xref: /OK3568_Linux_fs/kernel/include/uapi/sound/emu10k1.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ WITH Linux-syscall-note */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
4*4882a593Smuzhiyun  *		     Creative Labs, Inc.
5*4882a593Smuzhiyun  *  Definitions for EMU10K1 (SB Live!) chips
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *   This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  *   it under the terms of the GNU General Public License as published by
10*4882a593Smuzhiyun  *   the Free Software Foundation; either version 2 of the License, or
11*4882a593Smuzhiyun  *   (at your option) any later version.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *   This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun  *   but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun  *   GNU General Public License for more details.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *   You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun  *   along with this program; if not, write to the Free Software
20*4882a593Smuzhiyun  *   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #ifndef _UAPI__SOUND_EMU10K1_H
24*4882a593Smuzhiyun #define _UAPI__SOUND_EMU10K1_H
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifdef __linux__
27*4882a593Smuzhiyun #include <linux/types.h>
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * ---- FX8010 ----
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define EMU10K1_CARD_CREATIVE			0x00000000
35*4882a593Smuzhiyun #define EMU10K1_CARD_EMUAPS			0x00000001
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define EMU10K1_FX8010_PCM_COUNT		8
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Following definition is copied from linux/types.h to support compiling
41*4882a593Smuzhiyun  * this header file in userspace since they are not generally available for
42*4882a593Smuzhiyun  * uapi headers.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define __EMU10K1_DECLARE_BITMAP(name,bits) \
45*4882a593Smuzhiyun 	unsigned long name[(bits) / (sizeof(unsigned long) * 8)]
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* instruction set */
48*4882a593Smuzhiyun #define iMAC0	 0x00	/* R = A + (X * Y >> 31)   ; saturation */
49*4882a593Smuzhiyun #define iMAC1	 0x01	/* R = A + (-X * Y >> 31)  ; saturation */
50*4882a593Smuzhiyun #define iMAC2	 0x02	/* R = A + (X * Y >> 31)   ; wraparound */
51*4882a593Smuzhiyun #define iMAC3	 0x03	/* R = A + (-X * Y >> 31)  ; wraparound */
52*4882a593Smuzhiyun #define iMACINT0 0x04	/* R = A + X * Y	   ; saturation */
53*4882a593Smuzhiyun #define iMACINT1 0x05	/* R = A + X * Y	   ; wraparound (31-bit) */
54*4882a593Smuzhiyun #define iACC3	 0x06	/* R = A + X + Y	   ; saturation */
55*4882a593Smuzhiyun #define iMACMV   0x07	/* R = A, acc += X * Y >> 31 */
56*4882a593Smuzhiyun #define iANDXOR  0x08	/* R = (A & X) ^ Y */
57*4882a593Smuzhiyun #define iTSTNEG  0x09	/* R = (A >= Y) ? X : ~X */
58*4882a593Smuzhiyun #define iLIMITGE 0x0a	/* R = (A >= Y) ? X : Y */
59*4882a593Smuzhiyun #define iLIMITLT 0x0b	/* R = (A < Y) ? X : Y */
60*4882a593Smuzhiyun #define iLOG	 0x0c	/* R = linear_data, A (log_data), X (max_exp), Y (format_word) */
61*4882a593Smuzhiyun #define iEXP	 0x0d	/* R = log_data, A (linear_data), X (max_exp), Y (format_word) */
62*4882a593Smuzhiyun #define iINTERP  0x0e	/* R = A + (X * (Y - A) >> 31)  ; saturation */
63*4882a593Smuzhiyun #define iSKIP    0x0f	/* R = A (cc_reg), X (count), Y (cc_test) */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* GPRs */
66*4882a593Smuzhiyun #define FXBUS(x)	(0x00 + (x))	/* x = 0x00 - 0x0f */
67*4882a593Smuzhiyun #define EXTIN(x)	(0x10 + (x))	/* x = 0x00 - 0x0f */
68*4882a593Smuzhiyun #define EXTOUT(x)	(0x20 + (x))	/* x = 0x00 - 0x0f physical outs -> FXWC low 16 bits */
69*4882a593Smuzhiyun #define FXBUS2(x)	(0x30 + (x))	/* x = 0x00 - 0x0f copies of fx buses for capture -> FXWC high 16 bits */
70*4882a593Smuzhiyun 					/* NB: 0x31 and 0x32 are shared with Center/LFE on SB live 5.1 */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define C_00000000	0x40
73*4882a593Smuzhiyun #define C_00000001	0x41
74*4882a593Smuzhiyun #define C_00000002	0x42
75*4882a593Smuzhiyun #define C_00000003	0x43
76*4882a593Smuzhiyun #define C_00000004	0x44
77*4882a593Smuzhiyun #define C_00000008	0x45
78*4882a593Smuzhiyun #define C_00000010	0x46
79*4882a593Smuzhiyun #define C_00000020	0x47
80*4882a593Smuzhiyun #define C_00000100	0x48
81*4882a593Smuzhiyun #define C_00010000	0x49
82*4882a593Smuzhiyun #define C_00080000	0x4a
83*4882a593Smuzhiyun #define C_10000000	0x4b
84*4882a593Smuzhiyun #define C_20000000	0x4c
85*4882a593Smuzhiyun #define C_40000000	0x4d
86*4882a593Smuzhiyun #define C_80000000	0x4e
87*4882a593Smuzhiyun #define C_7fffffff	0x4f
88*4882a593Smuzhiyun #define C_ffffffff	0x50
89*4882a593Smuzhiyun #define C_fffffffe	0x51
90*4882a593Smuzhiyun #define C_c0000000	0x52
91*4882a593Smuzhiyun #define C_4f1bbcdc	0x53
92*4882a593Smuzhiyun #define C_5a7ef9db	0x54
93*4882a593Smuzhiyun #define C_00100000	0x55		/* ?? */
94*4882a593Smuzhiyun #define GPR_ACCU	0x56		/* ACCUM, accumulator */
95*4882a593Smuzhiyun #define GPR_COND	0x57		/* CCR, condition register */
96*4882a593Smuzhiyun #define GPR_NOISE0	0x58		/* noise source */
97*4882a593Smuzhiyun #define GPR_NOISE1	0x59		/* noise source */
98*4882a593Smuzhiyun #define GPR_IRQ		0x5a		/* IRQ register */
99*4882a593Smuzhiyun #define GPR_DBAC	0x5b		/* TRAM Delay Base Address Counter */
100*4882a593Smuzhiyun #define GPR(x)		(FXGPREGBASE + (x)) /* free GPRs: x = 0x00 - 0xff */
101*4882a593Smuzhiyun #define ITRAM_DATA(x)	(TANKMEMDATAREGBASE + 0x00 + (x)) /* x = 0x00 - 0x7f */
102*4882a593Smuzhiyun #define ETRAM_DATA(x)	(TANKMEMDATAREGBASE + 0x80 + (x)) /* x = 0x00 - 0x1f */
103*4882a593Smuzhiyun #define ITRAM_ADDR(x)	(TANKMEMADDRREGBASE + 0x00 + (x)) /* x = 0x00 - 0x7f */
104*4882a593Smuzhiyun #define ETRAM_ADDR(x)	(TANKMEMADDRREGBASE + 0x80 + (x)) /* x = 0x00 - 0x1f */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define A_ITRAM_DATA(x)	(TANKMEMDATAREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
107*4882a593Smuzhiyun #define A_ETRAM_DATA(x)	(TANKMEMDATAREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
108*4882a593Smuzhiyun #define A_ITRAM_ADDR(x)	(TANKMEMADDRREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
109*4882a593Smuzhiyun #define A_ETRAM_ADDR(x)	(TANKMEMADDRREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
110*4882a593Smuzhiyun #define A_ITRAM_CTL(x)	(A_TANKMEMCTLREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
111*4882a593Smuzhiyun #define A_ETRAM_CTL(x)	(A_TANKMEMCTLREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define A_FXBUS(x)	(0x00 + (x))	/* x = 0x00 - 0x3f FX buses */
114*4882a593Smuzhiyun #define A_EXTIN(x)	(0x40 + (x))	/* x = 0x00 - 0x0f physical ins */
115*4882a593Smuzhiyun #define A_P16VIN(x)	(0x50 + (x))	/* x = 0x00 - 0x0f p16v ins (A2 only) "EMU32 inputs" */
116*4882a593Smuzhiyun #define A_EXTOUT(x)	(0x60 + (x))	/* x = 0x00 - 0x1f physical outs -> A_FXWC1 0x79-7f unknown   */
117*4882a593Smuzhiyun #define A_FXBUS2(x)	(0x80 + (x))	/* x = 0x00 - 0x1f extra outs used for EFX capture -> A_FXWC2 */
118*4882a593Smuzhiyun #define A_EMU32OUTH(x)	(0xa0 + (x))	/* x = 0x00 - 0x0f "EMU32_OUT_10 - _1F" - ??? */
119*4882a593Smuzhiyun #define A_EMU32OUTL(x)	(0xb0 + (x))	/* x = 0x00 - 0x0f "EMU32_OUT_1 - _F" - ??? */
120*4882a593Smuzhiyun #define A3_EMU32IN(x)	(0x160 + (x))	/* x = 0x00 - 0x3f "EMU32_IN_00 - _3F" - Only when .device = 0x0008 */
121*4882a593Smuzhiyun #define A3_EMU32OUT(x)	(0x1E0 + (x))	/* x = 0x00 - 0x0f "EMU32_OUT_00 - _3F" - Only when .device = 0x0008 */
122*4882a593Smuzhiyun #define A_GPR(x)	(A_FXGPREGBASE + (x))
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* cc_reg constants */
125*4882a593Smuzhiyun #define CC_REG_NORMALIZED C_00000001
126*4882a593Smuzhiyun #define CC_REG_BORROW	C_00000002
127*4882a593Smuzhiyun #define CC_REG_MINUS	C_00000004
128*4882a593Smuzhiyun #define CC_REG_ZERO	C_00000008
129*4882a593Smuzhiyun #define CC_REG_SATURATE	C_00000010
130*4882a593Smuzhiyun #define CC_REG_NONZERO	C_00000100
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* FX buses */
133*4882a593Smuzhiyun #define FXBUS_PCM_LEFT		0x00
134*4882a593Smuzhiyun #define FXBUS_PCM_RIGHT		0x01
135*4882a593Smuzhiyun #define FXBUS_PCM_LEFT_REAR	0x02
136*4882a593Smuzhiyun #define FXBUS_PCM_RIGHT_REAR	0x03
137*4882a593Smuzhiyun #define FXBUS_MIDI_LEFT		0x04
138*4882a593Smuzhiyun #define FXBUS_MIDI_RIGHT	0x05
139*4882a593Smuzhiyun #define FXBUS_PCM_CENTER	0x06
140*4882a593Smuzhiyun #define FXBUS_PCM_LFE		0x07
141*4882a593Smuzhiyun #define FXBUS_PCM_LEFT_FRONT	0x08
142*4882a593Smuzhiyun #define FXBUS_PCM_RIGHT_FRONT	0x09
143*4882a593Smuzhiyun #define FXBUS_MIDI_REVERB	0x0c
144*4882a593Smuzhiyun #define FXBUS_MIDI_CHORUS	0x0d
145*4882a593Smuzhiyun #define FXBUS_PCM_LEFT_SIDE	0x0e
146*4882a593Smuzhiyun #define FXBUS_PCM_RIGHT_SIDE	0x0f
147*4882a593Smuzhiyun #define FXBUS_PT_LEFT		0x14
148*4882a593Smuzhiyun #define FXBUS_PT_RIGHT		0x15
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Inputs */
151*4882a593Smuzhiyun #define EXTIN_AC97_L	   0x00	/* AC'97 capture channel - left */
152*4882a593Smuzhiyun #define EXTIN_AC97_R	   0x01	/* AC'97 capture channel - right */
153*4882a593Smuzhiyun #define EXTIN_SPDIF_CD_L   0x02	/* internal S/PDIF CD - onboard - left */
154*4882a593Smuzhiyun #define EXTIN_SPDIF_CD_R   0x03	/* internal S/PDIF CD - onboard - right */
155*4882a593Smuzhiyun #define EXTIN_ZOOM_L	   0x04	/* Zoom Video I2S - left */
156*4882a593Smuzhiyun #define EXTIN_ZOOM_R	   0x05	/* Zoom Video I2S - right */
157*4882a593Smuzhiyun #define EXTIN_TOSLINK_L	   0x06	/* LiveDrive - TOSLink Optical - left */
158*4882a593Smuzhiyun #define EXTIN_TOSLINK_R    0x07	/* LiveDrive - TOSLink Optical - right */
159*4882a593Smuzhiyun #define EXTIN_LINE1_L	   0x08	/* LiveDrive - Line/Mic 1 - left */
160*4882a593Smuzhiyun #define EXTIN_LINE1_R	   0x09	/* LiveDrive - Line/Mic 1 - right */
161*4882a593Smuzhiyun #define EXTIN_COAX_SPDIF_L 0x0a	/* LiveDrive - Coaxial S/PDIF - left */
162*4882a593Smuzhiyun #define EXTIN_COAX_SPDIF_R 0x0b /* LiveDrive - Coaxial S/PDIF - right */
163*4882a593Smuzhiyun #define EXTIN_LINE2_L	   0x0c	/* LiveDrive - Line/Mic 2 - left */
164*4882a593Smuzhiyun #define EXTIN_LINE2_R	   0x0d	/* LiveDrive - Line/Mic 2 - right */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Outputs */
167*4882a593Smuzhiyun #define EXTOUT_AC97_L	   0x00	/* AC'97 playback channel - left */
168*4882a593Smuzhiyun #define EXTOUT_AC97_R	   0x01	/* AC'97 playback channel - right */
169*4882a593Smuzhiyun #define EXTOUT_TOSLINK_L   0x02	/* LiveDrive - TOSLink Optical - left */
170*4882a593Smuzhiyun #define EXTOUT_TOSLINK_R   0x03	/* LiveDrive - TOSLink Optical - right */
171*4882a593Smuzhiyun #define EXTOUT_AC97_CENTER 0x04	/* SB Live 5.1 - center */
172*4882a593Smuzhiyun #define EXTOUT_AC97_LFE	   0x05 /* SB Live 5.1 - LFE */
173*4882a593Smuzhiyun #define EXTOUT_HEADPHONE_L 0x06	/* LiveDrive - Headphone - left */
174*4882a593Smuzhiyun #define EXTOUT_HEADPHONE_R 0x07	/* LiveDrive - Headphone - right */
175*4882a593Smuzhiyun #define EXTOUT_REAR_L	   0x08	/* Rear channel - left */
176*4882a593Smuzhiyun #define EXTOUT_REAR_R	   0x09	/* Rear channel - right */
177*4882a593Smuzhiyun #define EXTOUT_ADC_CAP_L   0x0a	/* ADC Capture buffer - left */
178*4882a593Smuzhiyun #define EXTOUT_ADC_CAP_R   0x0b	/* ADC Capture buffer - right */
179*4882a593Smuzhiyun #define EXTOUT_MIC_CAP	   0x0c	/* MIC Capture buffer */
180*4882a593Smuzhiyun #define EXTOUT_AC97_REAR_L 0x0d	/* SB Live 5.1 (c) 2003 - Rear Left */
181*4882a593Smuzhiyun #define EXTOUT_AC97_REAR_R 0x0e	/* SB Live 5.1 (c) 2003 - Rear Right */
182*4882a593Smuzhiyun #define EXTOUT_ACENTER	   0x11 /* Analog Center */
183*4882a593Smuzhiyun #define EXTOUT_ALFE	   0x12 /* Analog LFE */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Audigy Inputs */
186*4882a593Smuzhiyun #define A_EXTIN_AC97_L		0x00	/* AC'97 capture channel - left */
187*4882a593Smuzhiyun #define A_EXTIN_AC97_R		0x01	/* AC'97 capture channel - right */
188*4882a593Smuzhiyun #define A_EXTIN_SPDIF_CD_L	0x02	/* digital CD left */
189*4882a593Smuzhiyun #define A_EXTIN_SPDIF_CD_R	0x03	/* digital CD left */
190*4882a593Smuzhiyun #define A_EXTIN_OPT_SPDIF_L     0x04    /* audigy drive Optical SPDIF - left */
191*4882a593Smuzhiyun #define A_EXTIN_OPT_SPDIF_R     0x05    /*                              right */
192*4882a593Smuzhiyun #define A_EXTIN_LINE2_L		0x08	/* audigy drive line2/mic2 - left */
193*4882a593Smuzhiyun #define A_EXTIN_LINE2_R		0x09	/*                           right */
194*4882a593Smuzhiyun #define A_EXTIN_ADC_L		0x0a    /* Philips ADC - left */
195*4882a593Smuzhiyun #define A_EXTIN_ADC_R		0x0b    /*               right */
196*4882a593Smuzhiyun #define A_EXTIN_AUX2_L		0x0c	/* audigy drive aux2 - left */
197*4882a593Smuzhiyun #define A_EXTIN_AUX2_R		0x0d	/*                   - right */
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Audigiy Outputs */
200*4882a593Smuzhiyun #define A_EXTOUT_FRONT_L	0x00	/* digital front left */
201*4882a593Smuzhiyun #define A_EXTOUT_FRONT_R	0x01	/*               right */
202*4882a593Smuzhiyun #define A_EXTOUT_CENTER		0x02	/* digital front center */
203*4882a593Smuzhiyun #define A_EXTOUT_LFE		0x03	/* digital front lfe */
204*4882a593Smuzhiyun #define A_EXTOUT_HEADPHONE_L	0x04	/* headphone audigy drive left */
205*4882a593Smuzhiyun #define A_EXTOUT_HEADPHONE_R	0x05	/*                        right */
206*4882a593Smuzhiyun #define A_EXTOUT_REAR_L		0x06	/* digital rear left */
207*4882a593Smuzhiyun #define A_EXTOUT_REAR_R		0x07	/*              right */
208*4882a593Smuzhiyun #define A_EXTOUT_AFRONT_L	0x08	/* analog front left */
209*4882a593Smuzhiyun #define A_EXTOUT_AFRONT_R	0x09	/*              right */
210*4882a593Smuzhiyun #define A_EXTOUT_ACENTER	0x0a	/* analog center */
211*4882a593Smuzhiyun #define A_EXTOUT_ALFE		0x0b	/* analog LFE */
212*4882a593Smuzhiyun #define A_EXTOUT_ASIDE_L	0x0c	/* analog side left  - Audigy 2 ZS */
213*4882a593Smuzhiyun #define A_EXTOUT_ASIDE_R	0x0d	/*             right - Audigy 2 ZS */
214*4882a593Smuzhiyun #define A_EXTOUT_AREAR_L	0x0e	/* analog rear left */
215*4882a593Smuzhiyun #define A_EXTOUT_AREAR_R	0x0f	/*             right */
216*4882a593Smuzhiyun #define A_EXTOUT_AC97_L		0x10	/* AC97 left (front) */
217*4882a593Smuzhiyun #define A_EXTOUT_AC97_R		0x11	/*      right */
218*4882a593Smuzhiyun #define A_EXTOUT_ADC_CAP_L	0x16	/* ADC capture buffer left */
219*4882a593Smuzhiyun #define A_EXTOUT_ADC_CAP_R	0x17	/*                    right */
220*4882a593Smuzhiyun #define A_EXTOUT_MIC_CAP	0x18	/* Mic capture buffer */
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* Audigy constants */
223*4882a593Smuzhiyun #define A_C_00000000	0xc0
224*4882a593Smuzhiyun #define A_C_00000001	0xc1
225*4882a593Smuzhiyun #define A_C_00000002	0xc2
226*4882a593Smuzhiyun #define A_C_00000003	0xc3
227*4882a593Smuzhiyun #define A_C_00000004	0xc4
228*4882a593Smuzhiyun #define A_C_00000008	0xc5
229*4882a593Smuzhiyun #define A_C_00000010	0xc6
230*4882a593Smuzhiyun #define A_C_00000020	0xc7
231*4882a593Smuzhiyun #define A_C_00000100	0xc8
232*4882a593Smuzhiyun #define A_C_00010000	0xc9
233*4882a593Smuzhiyun #define A_C_00000800	0xca
234*4882a593Smuzhiyun #define A_C_10000000	0xcb
235*4882a593Smuzhiyun #define A_C_20000000	0xcc
236*4882a593Smuzhiyun #define A_C_40000000	0xcd
237*4882a593Smuzhiyun #define A_C_80000000	0xce
238*4882a593Smuzhiyun #define A_C_7fffffff	0xcf
239*4882a593Smuzhiyun #define A_C_ffffffff	0xd0
240*4882a593Smuzhiyun #define A_C_fffffffe	0xd1
241*4882a593Smuzhiyun #define A_C_c0000000	0xd2
242*4882a593Smuzhiyun #define A_C_4f1bbcdc	0xd3
243*4882a593Smuzhiyun #define A_C_5a7ef9db	0xd4
244*4882a593Smuzhiyun #define A_C_00100000	0xd5
245*4882a593Smuzhiyun #define A_GPR_ACCU	0xd6		/* ACCUM, accumulator */
246*4882a593Smuzhiyun #define A_GPR_COND	0xd7		/* CCR, condition register */
247*4882a593Smuzhiyun #define A_GPR_NOISE0	0xd8		/* noise source */
248*4882a593Smuzhiyun #define A_GPR_NOISE1	0xd9		/* noise source */
249*4882a593Smuzhiyun #define A_GPR_IRQ	0xda		/* IRQ register */
250*4882a593Smuzhiyun #define A_GPR_DBAC	0xdb		/* TRAM Delay Base Address Counter - internal */
251*4882a593Smuzhiyun #define A_GPR_DBACE	0xde		/* TRAM Delay Base Address Counter - external */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* definitions for debug register */
254*4882a593Smuzhiyun #define EMU10K1_DBG_ZC			0x80000000	/* zero tram counter */
255*4882a593Smuzhiyun #define EMU10K1_DBG_SATURATION_OCCURED	0x02000000	/* saturation control */
256*4882a593Smuzhiyun #define EMU10K1_DBG_SATURATION_ADDR	0x01ff0000	/* saturation address */
257*4882a593Smuzhiyun #define EMU10K1_DBG_SINGLE_STEP		0x00008000	/* single step mode */
258*4882a593Smuzhiyun #define EMU10K1_DBG_STEP		0x00004000	/* start single step */
259*4882a593Smuzhiyun #define EMU10K1_DBG_CONDITION_CODE	0x00003e00	/* condition code */
260*4882a593Smuzhiyun #define EMU10K1_DBG_SINGLE_STEP_ADDR	0x000001ff	/* single step address */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* tank memory address line */
263*4882a593Smuzhiyun #ifndef __KERNEL__
264*4882a593Smuzhiyun #define TANKMEMADDRREG_ADDR_MASK 0x000fffff	/* 20 bit tank address field			*/
265*4882a593Smuzhiyun #define TANKMEMADDRREG_CLEAR	 0x00800000	/* Clear tank memory				*/
266*4882a593Smuzhiyun #define TANKMEMADDRREG_ALIGN	 0x00400000	/* Align read or write relative to tank access	*/
267*4882a593Smuzhiyun #define TANKMEMADDRREG_WRITE	 0x00200000	/* Write to tank memory				*/
268*4882a593Smuzhiyun #define TANKMEMADDRREG_READ	 0x00100000	/* Read from tank memory			*/
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun struct snd_emu10k1_fx8010_info {
272*4882a593Smuzhiyun 	unsigned int internal_tram_size;	/* in samples */
273*4882a593Smuzhiyun 	unsigned int external_tram_size;	/* in samples */
274*4882a593Smuzhiyun 	char fxbus_names[16][32];		/* names of FXBUSes */
275*4882a593Smuzhiyun 	char extin_names[16][32];		/* names of external inputs */
276*4882a593Smuzhiyun 	char extout_names[32][32];		/* names of external outputs */
277*4882a593Smuzhiyun 	unsigned int gpr_controls;		/* count of GPR controls */
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define EMU10K1_GPR_TRANSLATION_NONE		0
281*4882a593Smuzhiyun #define EMU10K1_GPR_TRANSLATION_TABLE100	1
282*4882a593Smuzhiyun #define EMU10K1_GPR_TRANSLATION_BASS		2
283*4882a593Smuzhiyun #define EMU10K1_GPR_TRANSLATION_TREBLE		3
284*4882a593Smuzhiyun #define EMU10K1_GPR_TRANSLATION_ONOFF		4
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun enum emu10k1_ctl_elem_iface {
287*4882a593Smuzhiyun 	EMU10K1_CTL_ELEM_IFACE_MIXER = 2,	/* virtual mixer device */
288*4882a593Smuzhiyun 	EMU10K1_CTL_ELEM_IFACE_PCM = 3,		/* PCM device */
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun struct emu10k1_ctl_elem_id {
292*4882a593Smuzhiyun 	unsigned int pad;		/* don't use */
293*4882a593Smuzhiyun 	int iface;			/* interface identifier */
294*4882a593Smuzhiyun 	unsigned int device;		/* device/client number */
295*4882a593Smuzhiyun 	unsigned int subdevice;		/* subdevice (substream) number */
296*4882a593Smuzhiyun 	unsigned char name[44];		/* ASCII name of item */
297*4882a593Smuzhiyun 	unsigned int index;		/* index of item */
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun struct snd_emu10k1_fx8010_control_gpr {
301*4882a593Smuzhiyun 	struct emu10k1_ctl_elem_id id;	/* full control ID definition */
302*4882a593Smuzhiyun 	unsigned int vcount;		/* visible count */
303*4882a593Smuzhiyun 	unsigned int count;		/* count of GPR (1..16) */
304*4882a593Smuzhiyun 	unsigned short gpr[32];		/* GPR number(s) */
305*4882a593Smuzhiyun 	unsigned int value[32];		/* initial values */
306*4882a593Smuzhiyun 	unsigned int min;		/* minimum range */
307*4882a593Smuzhiyun 	unsigned int max;		/* maximum range */
308*4882a593Smuzhiyun 	unsigned int translation;	/* translation type (EMU10K1_GPR_TRANSLATION*) */
309*4882a593Smuzhiyun 	const unsigned int *tlv;
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* old ABI without TLV support */
313*4882a593Smuzhiyun struct snd_emu10k1_fx8010_control_old_gpr {
314*4882a593Smuzhiyun 	struct emu10k1_ctl_elem_id id;
315*4882a593Smuzhiyun 	unsigned int vcount;
316*4882a593Smuzhiyun 	unsigned int count;
317*4882a593Smuzhiyun 	unsigned short gpr[32];
318*4882a593Smuzhiyun 	unsigned int value[32];
319*4882a593Smuzhiyun 	unsigned int min;
320*4882a593Smuzhiyun 	unsigned int max;
321*4882a593Smuzhiyun 	unsigned int translation;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun struct snd_emu10k1_fx8010_code {
325*4882a593Smuzhiyun 	char name[128];
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	__EMU10K1_DECLARE_BITMAP(gpr_valid, 0x200); /* bitmask of valid initializers */
328*4882a593Smuzhiyun 	__u32 *gpr_map;			/* initializers */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	unsigned int gpr_add_control_count; /* count of GPR controls to add/replace */
331*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_control_gpr *gpr_add_controls; /* GPR controls to add/replace */
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	unsigned int gpr_del_control_count; /* count of GPR controls to remove */
334*4882a593Smuzhiyun 	struct emu10k1_ctl_elem_id *gpr_del_controls; /* IDs of GPR controls to remove */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	unsigned int gpr_list_control_count; /* count of GPR controls to list */
337*4882a593Smuzhiyun 	unsigned int gpr_list_control_total; /* total count of GPR controls */
338*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_control_gpr *gpr_list_controls; /* listed GPR controls */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	__EMU10K1_DECLARE_BITMAP(tram_valid, 0x100); /* bitmask of valid initializers */
341*4882a593Smuzhiyun 	__u32 *tram_data_map;		  /* data initializers */
342*4882a593Smuzhiyun 	__u32 *tram_addr_map;		  /* map initializers */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	__EMU10K1_DECLARE_BITMAP(code_valid, 1024); /* bitmask of valid instructions */
345*4882a593Smuzhiyun 	__u32 *code;			  /* one instruction - 64 bits */
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun struct snd_emu10k1_fx8010_tram {
349*4882a593Smuzhiyun 	unsigned int address;		/* 31.bit == 1 -> external TRAM */
350*4882a593Smuzhiyun 	unsigned int size;		/* size in samples (4 bytes) */
351*4882a593Smuzhiyun 	unsigned int *samples;		/* pointer to samples (20-bit) */
352*4882a593Smuzhiyun 					/* NULL->clear memory */
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun struct snd_emu10k1_fx8010_pcm_rec {
356*4882a593Smuzhiyun 	unsigned int substream;		/* substream number */
357*4882a593Smuzhiyun 	unsigned int res1;		/* reserved */
358*4882a593Smuzhiyun 	unsigned int channels;		/* 16-bit channels count, zero = remove this substream */
359*4882a593Smuzhiyun 	unsigned int tram_start;	/* ring buffer position in TRAM (in samples) */
360*4882a593Smuzhiyun 	unsigned int buffer_size;	/* count of buffered samples */
361*4882a593Smuzhiyun 	unsigned short gpr_size;		/* GPR containing size of ringbuffer in samples (host) */
362*4882a593Smuzhiyun 	unsigned short gpr_ptr;		/* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
363*4882a593Smuzhiyun 	unsigned short gpr_count;	/* GPR containing count of samples between two interrupts (host) */
364*4882a593Smuzhiyun 	unsigned short gpr_tmpcount;	/* GPR containing current count of samples to interrupt (host = set, FX8010) */
365*4882a593Smuzhiyun 	unsigned short gpr_trigger;	/* GPR containing trigger (activate) information (host) */
366*4882a593Smuzhiyun 	unsigned short gpr_running;	/* GPR containing info if PCM is running (FX8010) */
367*4882a593Smuzhiyun 	unsigned char pad;		/* reserved */
368*4882a593Smuzhiyun 	unsigned char etram[32];	/* external TRAM address & data (one per channel) */
369*4882a593Smuzhiyun 	unsigned int res2;		/* reserved */
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define SNDRV_EMU10K1_VERSION		SNDRV_PROTOCOL_VERSION(1, 0, 1)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_INFO	_IOR ('H', 0x10, struct snd_emu10k1_fx8010_info)
375*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_CODE_POKE	_IOW ('H', 0x11, struct snd_emu10k1_fx8010_code)
376*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_CODE_PEEK	_IOWR('H', 0x12, struct snd_emu10k1_fx8010_code)
377*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_TRAM_SETUP	_IOW ('H', 0x20, int)
378*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_TRAM_POKE	_IOW ('H', 0x21, struct snd_emu10k1_fx8010_tram)
379*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_TRAM_PEEK	_IOWR('H', 0x22, struct snd_emu10k1_fx8010_tram)
380*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_PCM_POKE	_IOW ('H', 0x30, struct snd_emu10k1_fx8010_pcm_rec)
381*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_PCM_PEEK	_IOWR('H', 0x31, struct snd_emu10k1_fx8010_pcm_rec)
382*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_PVERSION	_IOR ('H', 0x40, int)
383*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_STOP	_IO  ('H', 0x80)
384*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_CONTINUE	_IO  ('H', 0x81)
385*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_ZERO_TRAM_COUNTER _IO ('H', 0x82)
386*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_SINGLE_STEP	_IOW ('H', 0x83, int)
387*4882a593Smuzhiyun #define SNDRV_EMU10K1_IOCTL_DBG_READ	_IOR ('H', 0x84, int)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #endif /* _UAPI__SOUND_EMU10K1_H */
390