xref: /OK3568_Linux_fs/kernel/include/uapi/drm/savage_drm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* savage_drm.h -- Public header for the savage driver
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright 2004  Felix Kuehling
4*4882a593Smuzhiyun  * All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sub license,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
15*4882a593Smuzhiyun  * of the Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
20*4882a593Smuzhiyun  * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
21*4882a593Smuzhiyun  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
22*4882a593Smuzhiyun  * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __SAVAGE_DRM_H__
27*4882a593Smuzhiyun #define __SAVAGE_DRM_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "drm.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if defined(__cplusplus)
32*4882a593Smuzhiyun extern "C" {
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef __SAVAGE_SAREA_DEFINES__
36*4882a593Smuzhiyun #define __SAVAGE_SAREA_DEFINES__
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* 2 heaps (1 for card, 1 for agp), each divided into up to 128
39*4882a593Smuzhiyun  * regions, subject to a minimum region size of (1<<16) == 64k.
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  * Clients may subdivide regions internally, but when sharing between
42*4882a593Smuzhiyun  * clients, the region size is the minimum granularity.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SAVAGE_CARD_HEAP		0
46*4882a593Smuzhiyun #define SAVAGE_AGP_HEAP			1
47*4882a593Smuzhiyun #define SAVAGE_NR_TEX_HEAPS		2
48*4882a593Smuzhiyun #define SAVAGE_NR_TEX_REGIONS		16
49*4882a593Smuzhiyun #define SAVAGE_LOG_MIN_TEX_REGION_SIZE	16
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #endif				/* __SAVAGE_SAREA_DEFINES__ */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun typedef struct _drm_savage_sarea {
54*4882a593Smuzhiyun 	/* LRU lists for texture memory in agp space and on the card.
55*4882a593Smuzhiyun 	 */
56*4882a593Smuzhiyun 	struct drm_tex_region texList[SAVAGE_NR_TEX_HEAPS][SAVAGE_NR_TEX_REGIONS +
57*4882a593Smuzhiyun 						      1];
58*4882a593Smuzhiyun 	unsigned int texAge[SAVAGE_NR_TEX_HEAPS];
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* Mechanism to validate card state.
61*4882a593Smuzhiyun 	 */
62*4882a593Smuzhiyun 	int ctxOwner;
63*4882a593Smuzhiyun } drm_savage_sarea_t, *drm_savage_sarea_ptr;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Savage-specific ioctls
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun #define DRM_SAVAGE_BCI_INIT		0x00
68*4882a593Smuzhiyun #define DRM_SAVAGE_BCI_CMDBUF           0x01
69*4882a593Smuzhiyun #define DRM_SAVAGE_BCI_EVENT_EMIT	0x02
70*4882a593Smuzhiyun #define DRM_SAVAGE_BCI_EVENT_WAIT	0x03
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define DRM_IOCTL_SAVAGE_BCI_INIT		DRM_IOW( DRM_COMMAND_BASE + DRM_SAVAGE_BCI_INIT, drm_savage_init_t)
73*4882a593Smuzhiyun #define DRM_IOCTL_SAVAGE_BCI_CMDBUF		DRM_IOW( DRM_COMMAND_BASE + DRM_SAVAGE_BCI_CMDBUF, drm_savage_cmdbuf_t)
74*4882a593Smuzhiyun #define DRM_IOCTL_SAVAGE_BCI_EVENT_EMIT	DRM_IOWR(DRM_COMMAND_BASE + DRM_SAVAGE_BCI_EVENT_EMIT, drm_savage_event_emit_t)
75*4882a593Smuzhiyun #define DRM_IOCTL_SAVAGE_BCI_EVENT_WAIT	DRM_IOW( DRM_COMMAND_BASE + DRM_SAVAGE_BCI_EVENT_WAIT, drm_savage_event_wait_t)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define SAVAGE_DMA_PCI	1
78*4882a593Smuzhiyun #define SAVAGE_DMA_AGP	3
79*4882a593Smuzhiyun typedef struct drm_savage_init {
80*4882a593Smuzhiyun 	enum {
81*4882a593Smuzhiyun 		SAVAGE_INIT_BCI = 1,
82*4882a593Smuzhiyun 		SAVAGE_CLEANUP_BCI = 2
83*4882a593Smuzhiyun 	} func;
84*4882a593Smuzhiyun 	unsigned int sarea_priv_offset;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* some parameters */
87*4882a593Smuzhiyun 	unsigned int cob_size;
88*4882a593Smuzhiyun 	unsigned int bci_threshold_lo, bci_threshold_hi;
89*4882a593Smuzhiyun 	unsigned int dma_type;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* frame buffer layout */
92*4882a593Smuzhiyun 	unsigned int fb_bpp;
93*4882a593Smuzhiyun 	unsigned int front_offset, front_pitch;
94*4882a593Smuzhiyun 	unsigned int back_offset, back_pitch;
95*4882a593Smuzhiyun 	unsigned int depth_bpp;
96*4882a593Smuzhiyun 	unsigned int depth_offset, depth_pitch;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* local textures */
99*4882a593Smuzhiyun 	unsigned int texture_offset;
100*4882a593Smuzhiyun 	unsigned int texture_size;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* physical locations of non-permanent maps */
103*4882a593Smuzhiyun 	unsigned long status_offset;
104*4882a593Smuzhiyun 	unsigned long buffers_offset;
105*4882a593Smuzhiyun 	unsigned long agp_textures_offset;
106*4882a593Smuzhiyun 	unsigned long cmd_dma_offset;
107*4882a593Smuzhiyun } drm_savage_init_t;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun typedef union drm_savage_cmd_header drm_savage_cmd_header_t;
110*4882a593Smuzhiyun typedef struct drm_savage_cmdbuf {
111*4882a593Smuzhiyun 	/* command buffer in client's address space */
112*4882a593Smuzhiyun 	drm_savage_cmd_header_t __user *cmd_addr;
113*4882a593Smuzhiyun 	unsigned int size;	/* size of the command buffer in 64bit units */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	unsigned int dma_idx;	/* DMA buffer index to use */
116*4882a593Smuzhiyun 	int discard;		/* discard DMA buffer when done */
117*4882a593Smuzhiyun 	/* vertex buffer in client's address space */
118*4882a593Smuzhiyun 	unsigned int __user *vb_addr;
119*4882a593Smuzhiyun 	unsigned int vb_size;	/* size of client vertex buffer in bytes */
120*4882a593Smuzhiyun 	unsigned int vb_stride;	/* stride of vertices in 32bit words */
121*4882a593Smuzhiyun 	/* boxes in client's address space */
122*4882a593Smuzhiyun 	struct drm_clip_rect __user *box_addr;
123*4882a593Smuzhiyun 	unsigned int nbox;	/* number of clipping boxes */
124*4882a593Smuzhiyun } drm_savage_cmdbuf_t;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define SAVAGE_WAIT_2D  0x1	/* wait for 2D idle before updating event tag */
127*4882a593Smuzhiyun #define SAVAGE_WAIT_3D  0x2	/* wait for 3D idle before updating event tag */
128*4882a593Smuzhiyun #define SAVAGE_WAIT_IRQ 0x4	/* emit or wait for IRQ, not implemented yet */
129*4882a593Smuzhiyun typedef struct drm_savage_event {
130*4882a593Smuzhiyun 	unsigned int count;
131*4882a593Smuzhiyun 	unsigned int flags;
132*4882a593Smuzhiyun } drm_savage_event_emit_t, drm_savage_event_wait_t;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Commands for the cmdbuf ioctl
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #define SAVAGE_CMD_STATE	0	/* a range of state registers */
137*4882a593Smuzhiyun #define SAVAGE_CMD_DMA_PRIM	1	/* vertices from DMA buffer */
138*4882a593Smuzhiyun #define SAVAGE_CMD_VB_PRIM	2	/* vertices from client vertex buffer */
139*4882a593Smuzhiyun #define SAVAGE_CMD_DMA_IDX	3	/* indexed vertices from DMA buffer */
140*4882a593Smuzhiyun #define SAVAGE_CMD_VB_IDX	4	/* indexed vertices client vertex buffer */
141*4882a593Smuzhiyun #define SAVAGE_CMD_CLEAR	5	/* clear buffers */
142*4882a593Smuzhiyun #define SAVAGE_CMD_SWAP		6	/* swap buffers */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Primitive types
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun #define SAVAGE_PRIM_TRILIST	0	/* triangle list */
147*4882a593Smuzhiyun #define SAVAGE_PRIM_TRISTRIP	1	/* triangle strip */
148*4882a593Smuzhiyun #define SAVAGE_PRIM_TRIFAN	2	/* triangle fan */
149*4882a593Smuzhiyun #define SAVAGE_PRIM_TRILIST_201	3	/* reorder verts for correct flat
150*4882a593Smuzhiyun 					 * shading on s3d */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Skip flags (vertex format)
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun #define SAVAGE_SKIP_Z		0x01
155*4882a593Smuzhiyun #define SAVAGE_SKIP_W		0x02
156*4882a593Smuzhiyun #define SAVAGE_SKIP_C0		0x04
157*4882a593Smuzhiyun #define SAVAGE_SKIP_C1		0x08
158*4882a593Smuzhiyun #define SAVAGE_SKIP_S0		0x10
159*4882a593Smuzhiyun #define SAVAGE_SKIP_T0		0x20
160*4882a593Smuzhiyun #define SAVAGE_SKIP_ST0		0x30
161*4882a593Smuzhiyun #define SAVAGE_SKIP_S1		0x40
162*4882a593Smuzhiyun #define SAVAGE_SKIP_T1		0x80
163*4882a593Smuzhiyun #define SAVAGE_SKIP_ST1		0xc0
164*4882a593Smuzhiyun #define SAVAGE_SKIP_ALL_S3D	0x3f
165*4882a593Smuzhiyun #define SAVAGE_SKIP_ALL_S4	0xff
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Buffer names for clear command
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun #define SAVAGE_FRONT		0x1
170*4882a593Smuzhiyun #define SAVAGE_BACK		0x2
171*4882a593Smuzhiyun #define SAVAGE_DEPTH		0x4
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* 64-bit command header
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun union drm_savage_cmd_header {
176*4882a593Smuzhiyun 	struct {
177*4882a593Smuzhiyun 		unsigned char cmd;	/* command */
178*4882a593Smuzhiyun 		unsigned char pad0;
179*4882a593Smuzhiyun 		unsigned short pad1;
180*4882a593Smuzhiyun 		unsigned short pad2;
181*4882a593Smuzhiyun 		unsigned short pad3;
182*4882a593Smuzhiyun 	} cmd;			/* generic */
183*4882a593Smuzhiyun 	struct {
184*4882a593Smuzhiyun 		unsigned char cmd;
185*4882a593Smuzhiyun 		unsigned char global;	/* need idle engine? */
186*4882a593Smuzhiyun 		unsigned short count;	/* number of consecutive registers */
187*4882a593Smuzhiyun 		unsigned short start;	/* first register */
188*4882a593Smuzhiyun 		unsigned short pad3;
189*4882a593Smuzhiyun 	} state;		/* SAVAGE_CMD_STATE */
190*4882a593Smuzhiyun 	struct {
191*4882a593Smuzhiyun 		unsigned char cmd;
192*4882a593Smuzhiyun 		unsigned char prim;	/* primitive type */
193*4882a593Smuzhiyun 		unsigned short skip;	/* vertex format (skip flags) */
194*4882a593Smuzhiyun 		unsigned short count;	/* number of vertices */
195*4882a593Smuzhiyun 		unsigned short start;	/* first vertex in DMA/vertex buffer */
196*4882a593Smuzhiyun 	} prim;			/* SAVAGE_CMD_DMA_PRIM, SAVAGE_CMD_VB_PRIM */
197*4882a593Smuzhiyun 	struct {
198*4882a593Smuzhiyun 		unsigned char cmd;
199*4882a593Smuzhiyun 		unsigned char prim;
200*4882a593Smuzhiyun 		unsigned short skip;
201*4882a593Smuzhiyun 		unsigned short count;	/* number of indices that follow */
202*4882a593Smuzhiyun 		unsigned short pad3;
203*4882a593Smuzhiyun 	} idx;			/* SAVAGE_CMD_DMA_IDX, SAVAGE_CMD_VB_IDX */
204*4882a593Smuzhiyun 	struct {
205*4882a593Smuzhiyun 		unsigned char cmd;
206*4882a593Smuzhiyun 		unsigned char pad0;
207*4882a593Smuzhiyun 		unsigned short pad1;
208*4882a593Smuzhiyun 		unsigned int flags;
209*4882a593Smuzhiyun 	} clear0;		/* SAVAGE_CMD_CLEAR */
210*4882a593Smuzhiyun 	struct {
211*4882a593Smuzhiyun 		unsigned int mask;
212*4882a593Smuzhiyun 		unsigned int value;
213*4882a593Smuzhiyun 	} clear1;		/* SAVAGE_CMD_CLEAR data */
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #if defined(__cplusplus)
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #endif
221