xref: /OK3568_Linux_fs/kernel/include/uapi/drm/msm_drm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Red Hat
3*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
13*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
14*4882a593Smuzhiyun  * Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22*4882a593Smuzhiyun  * SOFTWARE.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifndef __MSM_DRM_H__
26*4882a593Smuzhiyun #define __MSM_DRM_H__
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "drm.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #if defined(__cplusplus)
31*4882a593Smuzhiyun extern "C" {
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Please note that modifications to all structs defined here are
35*4882a593Smuzhiyun  * subject to backwards-compatibility constraints:
36*4882a593Smuzhiyun  *  1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
37*4882a593Smuzhiyun  *     user/kernel compatibility
38*4882a593Smuzhiyun  *  2) Keep fields aligned to their size
39*4882a593Smuzhiyun  *  3) Because of how drm_ioctl() works, we can add new fields at
40*4882a593Smuzhiyun  *     the end of an ioctl if some care is taken: drm_ioctl() will
41*4882a593Smuzhiyun  *     zero out the new fields at the tail of the ioctl, so a zero
42*4882a593Smuzhiyun  *     value should have a backwards compatible meaning.  And for
43*4882a593Smuzhiyun  *     output params, userspace won't see the newly added output
44*4882a593Smuzhiyun  *     fields.. so that has to be somehow ok.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MSM_PIPE_NONE        0x00
48*4882a593Smuzhiyun #define MSM_PIPE_2D0         0x01
49*4882a593Smuzhiyun #define MSM_PIPE_2D1         0x02
50*4882a593Smuzhiyun #define MSM_PIPE_3D0         0x10
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* The pipe-id just uses the lower bits, so can be OR'd with flags in
53*4882a593Smuzhiyun  * the upper 16 bits (which could be extended further, if needed, maybe
54*4882a593Smuzhiyun  * we extend/overload the pipe-id some day to deal with multiple rings,
55*4882a593Smuzhiyun  * but even then I don't think we need the full lower 16 bits).
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define MSM_PIPE_ID_MASK     0xffff
58*4882a593Smuzhiyun #define MSM_PIPE_ID(x)       ((x) & MSM_PIPE_ID_MASK)
59*4882a593Smuzhiyun #define MSM_PIPE_FLAGS(x)    ((x) & ~MSM_PIPE_ID_MASK)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* timeouts are specified in clock-monotonic absolute times (to simplify
62*4882a593Smuzhiyun  * restarting interrupted ioctls).  The following struct is logically the
63*4882a593Smuzhiyun  * same as 'struct timespec' but 32/64b ABI safe.
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun struct drm_msm_timespec {
66*4882a593Smuzhiyun 	__s64 tv_sec;          /* seconds */
67*4882a593Smuzhiyun 	__s64 tv_nsec;         /* nanoseconds */
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MSM_PARAM_GPU_ID     0x01
71*4882a593Smuzhiyun #define MSM_PARAM_GMEM_SIZE  0x02
72*4882a593Smuzhiyun #define MSM_PARAM_CHIP_ID    0x03
73*4882a593Smuzhiyun #define MSM_PARAM_MAX_FREQ   0x04
74*4882a593Smuzhiyun #define MSM_PARAM_TIMESTAMP  0x05
75*4882a593Smuzhiyun #define MSM_PARAM_GMEM_BASE  0x06
76*4882a593Smuzhiyun #define MSM_PARAM_NR_RINGS   0x07
77*4882a593Smuzhiyun #define MSM_PARAM_PP_PGTABLE 0x08  /* => 1 for per-process pagetables, else 0 */
78*4882a593Smuzhiyun #define MSM_PARAM_FAULTS     0x09
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct drm_msm_param {
81*4882a593Smuzhiyun 	__u32 pipe;           /* in, MSM_PIPE_x */
82*4882a593Smuzhiyun 	__u32 param;          /* in, MSM_PARAM_x */
83*4882a593Smuzhiyun 	__u64 value;          /* out (get_param) or in (set_param) */
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * GEM buffers:
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define MSM_BO_SCANOUT       0x00000001     /* scanout capable */
91*4882a593Smuzhiyun #define MSM_BO_GPU_READONLY  0x00000002
92*4882a593Smuzhiyun #define MSM_BO_CACHE_MASK    0x000f0000
93*4882a593Smuzhiyun /* cache modes */
94*4882a593Smuzhiyun #define MSM_BO_CACHED        0x00010000
95*4882a593Smuzhiyun #define MSM_BO_WC            0x00020000
96*4882a593Smuzhiyun #define MSM_BO_UNCACHED      0x00040000
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MSM_BO_FLAGS         (MSM_BO_SCANOUT | \
99*4882a593Smuzhiyun                               MSM_BO_GPU_READONLY | \
100*4882a593Smuzhiyun                               MSM_BO_CACHED | \
101*4882a593Smuzhiyun                               MSM_BO_WC | \
102*4882a593Smuzhiyun                               MSM_BO_UNCACHED)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct drm_msm_gem_new {
105*4882a593Smuzhiyun 	__u64 size;           /* in */
106*4882a593Smuzhiyun 	__u32 flags;          /* in, mask of MSM_BO_x */
107*4882a593Smuzhiyun 	__u32 handle;         /* out */
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Get or set GEM buffer info.  The requested value can be passed
111*4882a593Smuzhiyun  * directly in 'value', or for data larger than 64b 'value' is a
112*4882a593Smuzhiyun  * pointer to userspace buffer, with 'len' specifying the number of
113*4882a593Smuzhiyun  * bytes copied into that buffer.  For info returned by pointer,
114*4882a593Smuzhiyun  * calling the GEM_INFO ioctl with null 'value' will return the
115*4882a593Smuzhiyun  * required buffer size in 'len'
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define MSM_INFO_GET_OFFSET	0x00   /* get mmap() offset, returned by value */
118*4882a593Smuzhiyun #define MSM_INFO_GET_IOVA	0x01   /* get iova, returned by value */
119*4882a593Smuzhiyun #define MSM_INFO_SET_NAME	0x02   /* set the debug name (by pointer) */
120*4882a593Smuzhiyun #define MSM_INFO_GET_NAME	0x03   /* get debug name, returned by pointer */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct drm_msm_gem_info {
123*4882a593Smuzhiyun 	__u32 handle;         /* in */
124*4882a593Smuzhiyun 	__u32 info;           /* in - one of MSM_INFO_* */
125*4882a593Smuzhiyun 	__u64 value;          /* in or out */
126*4882a593Smuzhiyun 	__u32 len;            /* in or out */
127*4882a593Smuzhiyun 	__u32 pad;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define MSM_PREP_READ        0x01
131*4882a593Smuzhiyun #define MSM_PREP_WRITE       0x02
132*4882a593Smuzhiyun #define MSM_PREP_NOSYNC      0x04
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define MSM_PREP_FLAGS       (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct drm_msm_gem_cpu_prep {
137*4882a593Smuzhiyun 	__u32 handle;         /* in */
138*4882a593Smuzhiyun 	__u32 op;             /* in, mask of MSM_PREP_x */
139*4882a593Smuzhiyun 	struct drm_msm_timespec timeout;   /* in */
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct drm_msm_gem_cpu_fini {
143*4882a593Smuzhiyun 	__u32 handle;         /* in */
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * Cmdstream Submission:
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* The value written into the cmdstream is logically:
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  *   ((relocbuf->gpuaddr + reloc_offset) << shift) | or
153*4882a593Smuzhiyun  *
154*4882a593Smuzhiyun  * When we have GPU's w/ >32bit ptrs, it should be possible to deal
155*4882a593Smuzhiyun  * with this by emit'ing two reloc entries with appropriate shift
156*4882a593Smuzhiyun  * values.  Or a new MSM_SUBMIT_CMD_x type would also be an option.
157*4882a593Smuzhiyun  *
158*4882a593Smuzhiyun  * NOTE that reloc's must be sorted by order of increasing submit_offset,
159*4882a593Smuzhiyun  * otherwise EINVAL.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun struct drm_msm_gem_submit_reloc {
162*4882a593Smuzhiyun 	__u32 submit_offset;  /* in, offset from submit_bo */
163*4882a593Smuzhiyun 	__u32 or;             /* in, value OR'd with result */
164*4882a593Smuzhiyun 	__s32 shift;          /* in, amount of left shift (can be negative) */
165*4882a593Smuzhiyun 	__u32 reloc_idx;      /* in, index of reloc_bo buffer */
166*4882a593Smuzhiyun 	__u64 reloc_offset;   /* in, offset from start of reloc_bo */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* submit-types:
170*4882a593Smuzhiyun  *   BUF - this cmd buffer is executed normally.
171*4882a593Smuzhiyun  *   IB_TARGET_BUF - this cmd buffer is an IB target.  Reloc's are
172*4882a593Smuzhiyun  *      processed normally, but the kernel does not setup an IB to
173*4882a593Smuzhiyun  *      this buffer in the first-level ringbuffer
174*4882a593Smuzhiyun  *   CTX_RESTORE_BUF - only executed if there has been a GPU context
175*4882a593Smuzhiyun  *      switch since the last SUBMIT ioctl
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun #define MSM_SUBMIT_CMD_BUF             0x0001
178*4882a593Smuzhiyun #define MSM_SUBMIT_CMD_IB_TARGET_BUF   0x0002
179*4882a593Smuzhiyun #define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
180*4882a593Smuzhiyun struct drm_msm_gem_submit_cmd {
181*4882a593Smuzhiyun 	__u32 type;           /* in, one of MSM_SUBMIT_CMD_x */
182*4882a593Smuzhiyun 	__u32 submit_idx;     /* in, index of submit_bo cmdstream buffer */
183*4882a593Smuzhiyun 	__u32 submit_offset;  /* in, offset into submit_bo */
184*4882a593Smuzhiyun 	__u32 size;           /* in, cmdstream size */
185*4882a593Smuzhiyun 	__u32 pad;
186*4882a593Smuzhiyun 	__u32 nr_relocs;      /* in, number of submit_reloc's */
187*4882a593Smuzhiyun 	__u64 relocs;         /* in, ptr to array of submit_reloc's */
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* Each buffer referenced elsewhere in the cmdstream submit (ie. the
191*4882a593Smuzhiyun  * cmdstream buffer(s) themselves or reloc entries) has one (and only
192*4882a593Smuzhiyun  * one) entry in the submit->bos[] table.
193*4882a593Smuzhiyun  *
194*4882a593Smuzhiyun  * As a optimization, the current buffer (gpu virtual address) can be
195*4882a593Smuzhiyun  * passed back through the 'presumed' field.  If on a subsequent reloc,
196*4882a593Smuzhiyun  * userspace passes back a 'presumed' address that is still valid,
197*4882a593Smuzhiyun  * then patching the cmdstream for this entry is skipped.  This can
198*4882a593Smuzhiyun  * avoid kernel needing to map/access the cmdstream bo in the common
199*4882a593Smuzhiyun  * case.
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun #define MSM_SUBMIT_BO_READ             0x0001
202*4882a593Smuzhiyun #define MSM_SUBMIT_BO_WRITE            0x0002
203*4882a593Smuzhiyun #define MSM_SUBMIT_BO_DUMP             0x0004
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define MSM_SUBMIT_BO_FLAGS            (MSM_SUBMIT_BO_READ | \
206*4882a593Smuzhiyun 					MSM_SUBMIT_BO_WRITE | \
207*4882a593Smuzhiyun 					MSM_SUBMIT_BO_DUMP)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun struct drm_msm_gem_submit_bo {
210*4882a593Smuzhiyun 	__u32 flags;          /* in, mask of MSM_SUBMIT_BO_x */
211*4882a593Smuzhiyun 	__u32 handle;         /* in, GEM handle */
212*4882a593Smuzhiyun 	__u64 presumed;       /* in/out, presumed buffer address */
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Valid submit ioctl flags: */
216*4882a593Smuzhiyun #define MSM_SUBMIT_NO_IMPLICIT   0x80000000 /* disable implicit sync */
217*4882a593Smuzhiyun #define MSM_SUBMIT_FENCE_FD_IN   0x40000000 /* enable input fence_fd */
218*4882a593Smuzhiyun #define MSM_SUBMIT_FENCE_FD_OUT  0x20000000 /* enable output fence_fd */
219*4882a593Smuzhiyun #define MSM_SUBMIT_SUDO          0x10000000 /* run submitted cmds from RB */
220*4882a593Smuzhiyun #define MSM_SUBMIT_SYNCOBJ_IN    0x08000000 /* enable input syncobj */
221*4882a593Smuzhiyun #define MSM_SUBMIT_SYNCOBJ_OUT   0x04000000 /* enable output syncobj */
222*4882a593Smuzhiyun #define MSM_SUBMIT_FLAGS                ( \
223*4882a593Smuzhiyun 		MSM_SUBMIT_NO_IMPLICIT   | \
224*4882a593Smuzhiyun 		MSM_SUBMIT_FENCE_FD_IN   | \
225*4882a593Smuzhiyun 		MSM_SUBMIT_FENCE_FD_OUT  | \
226*4882a593Smuzhiyun 		MSM_SUBMIT_SUDO          | \
227*4882a593Smuzhiyun 		MSM_SUBMIT_SYNCOBJ_IN    | \
228*4882a593Smuzhiyun 		MSM_SUBMIT_SYNCOBJ_OUT   | \
229*4882a593Smuzhiyun 		0)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define MSM_SUBMIT_SYNCOBJ_RESET 0x00000001 /* Reset syncobj after wait. */
232*4882a593Smuzhiyun #define MSM_SUBMIT_SYNCOBJ_FLAGS        ( \
233*4882a593Smuzhiyun 		MSM_SUBMIT_SYNCOBJ_RESET | \
234*4882a593Smuzhiyun 		0)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun struct drm_msm_gem_submit_syncobj {
237*4882a593Smuzhiyun 	__u32 handle;     /* in, syncobj handle. */
238*4882a593Smuzhiyun 	__u32 flags;      /* in, from MSM_SUBMIT_SYNCOBJ_FLAGS */
239*4882a593Smuzhiyun 	__u64 point;      /* in, timepoint for timeline syncobjs. */
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* Each cmdstream submit consists of a table of buffers involved, and
243*4882a593Smuzhiyun  * one or more cmdstream buffers.  This allows for conditional execution
244*4882a593Smuzhiyun  * (context-restore), and IB buffers needed for per tile/bin draw cmds.
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun struct drm_msm_gem_submit {
247*4882a593Smuzhiyun 	__u32 flags;          /* MSM_PIPE_x | MSM_SUBMIT_x */
248*4882a593Smuzhiyun 	__u32 fence;          /* out */
249*4882a593Smuzhiyun 	__u32 nr_bos;         /* in, number of submit_bo's */
250*4882a593Smuzhiyun 	__u32 nr_cmds;        /* in, number of submit_cmd's */
251*4882a593Smuzhiyun 	__u64 bos;            /* in, ptr to array of submit_bo's */
252*4882a593Smuzhiyun 	__u64 cmds;           /* in, ptr to array of submit_cmd's */
253*4882a593Smuzhiyun 	__s32 fence_fd;       /* in/out fence fd (see MSM_SUBMIT_FENCE_FD_IN/OUT) */
254*4882a593Smuzhiyun 	__u32 queueid;        /* in, submitqueue id */
255*4882a593Smuzhiyun 	__u64 in_syncobjs;    /* in, ptr to array of drm_msm_gem_submit_syncobj */
256*4882a593Smuzhiyun 	__u64 out_syncobjs;   /* in, ptr to array of drm_msm_gem_submit_syncobj */
257*4882a593Smuzhiyun 	__u32 nr_in_syncobjs; /* in, number of entries in in_syncobj */
258*4882a593Smuzhiyun 	__u32 nr_out_syncobjs; /* in, number of entries in out_syncobj. */
259*4882a593Smuzhiyun 	__u32 syncobj_stride; /* in, stride of syncobj arrays. */
260*4882a593Smuzhiyun 	__u32 pad;            /*in, reserved for future use, always 0. */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* The normal way to synchronize with the GPU is just to CPU_PREP on
265*4882a593Smuzhiyun  * a buffer if you need to access it from the CPU (other cmdstream
266*4882a593Smuzhiyun  * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
267*4882a593Smuzhiyun  * handle the required synchronization under the hood).  This ioctl
268*4882a593Smuzhiyun  * mainly just exists as a way to implement the gallium pipe_fence
269*4882a593Smuzhiyun  * APIs without requiring a dummy bo to synchronize on.
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun struct drm_msm_wait_fence {
272*4882a593Smuzhiyun 	__u32 fence;          /* in */
273*4882a593Smuzhiyun 	__u32 pad;
274*4882a593Smuzhiyun 	struct drm_msm_timespec timeout;   /* in */
275*4882a593Smuzhiyun 	__u32 queueid;         /* in, submitqueue id */
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* madvise provides a way to tell the kernel in case a buffers contents
279*4882a593Smuzhiyun  * can be discarded under memory pressure, which is useful for userspace
280*4882a593Smuzhiyun  * bo cache where we want to optimistically hold on to buffer allocate
281*4882a593Smuzhiyun  * and potential mmap, but allow the pages to be discarded under memory
282*4882a593Smuzhiyun  * pressure.
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  * Typical usage would involve madvise(DONTNEED) when buffer enters BO
285*4882a593Smuzhiyun  * cache, and madvise(WILLNEED) if trying to recycle buffer from BO cache.
286*4882a593Smuzhiyun  * In the WILLNEED case, 'retained' indicates to userspace whether the
287*4882a593Smuzhiyun  * backing pages still exist.
288*4882a593Smuzhiyun  */
289*4882a593Smuzhiyun #define MSM_MADV_WILLNEED 0       /* backing pages are needed, status returned in 'retained' */
290*4882a593Smuzhiyun #define MSM_MADV_DONTNEED 1       /* backing pages not needed */
291*4882a593Smuzhiyun #define __MSM_MADV_PURGED 2       /* internal state */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun struct drm_msm_gem_madvise {
294*4882a593Smuzhiyun 	__u32 handle;         /* in, GEM handle */
295*4882a593Smuzhiyun 	__u32 madv;           /* in, MSM_MADV_x */
296*4882a593Smuzhiyun 	__u32 retained;       /* out, whether backing store still exists */
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun  * Draw queues allow the user to set specific submission parameter. Command
301*4882a593Smuzhiyun  * submissions specify a specific submitqueue to use.  ID 0 is reserved for
302*4882a593Smuzhiyun  * backwards compatibility as a "default" submitqueue
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define MSM_SUBMITQUEUE_FLAGS (0)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun struct drm_msm_submitqueue {
308*4882a593Smuzhiyun 	__u32 flags;   /* in, MSM_SUBMITQUEUE_x */
309*4882a593Smuzhiyun 	__u32 prio;    /* in, Priority level */
310*4882a593Smuzhiyun 	__u32 id;      /* out, identifier */
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define MSM_SUBMITQUEUE_PARAM_FAULTS   0
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct drm_msm_submitqueue_query {
316*4882a593Smuzhiyun 	__u64 data;
317*4882a593Smuzhiyun 	__u32 id;
318*4882a593Smuzhiyun 	__u32 param;
319*4882a593Smuzhiyun 	__u32 len;
320*4882a593Smuzhiyun 	__u32 pad;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define DRM_MSM_GET_PARAM              0x00
324*4882a593Smuzhiyun /* placeholder:
325*4882a593Smuzhiyun #define DRM_MSM_SET_PARAM              0x01
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun #define DRM_MSM_GEM_NEW                0x02
328*4882a593Smuzhiyun #define DRM_MSM_GEM_INFO               0x03
329*4882a593Smuzhiyun #define DRM_MSM_GEM_CPU_PREP           0x04
330*4882a593Smuzhiyun #define DRM_MSM_GEM_CPU_FINI           0x05
331*4882a593Smuzhiyun #define DRM_MSM_GEM_SUBMIT             0x06
332*4882a593Smuzhiyun #define DRM_MSM_WAIT_FENCE             0x07
333*4882a593Smuzhiyun #define DRM_MSM_GEM_MADVISE            0x08
334*4882a593Smuzhiyun /* placeholder:
335*4882a593Smuzhiyun #define DRM_MSM_GEM_SVM_NEW            0x09
336*4882a593Smuzhiyun  */
337*4882a593Smuzhiyun #define DRM_MSM_SUBMITQUEUE_NEW        0x0A
338*4882a593Smuzhiyun #define DRM_MSM_SUBMITQUEUE_CLOSE      0x0B
339*4882a593Smuzhiyun #define DRM_MSM_SUBMITQUEUE_QUERY      0x0C
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GET_PARAM        DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
342*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_NEW          DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
343*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_INFO         DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
344*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_CPU_PREP     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
345*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_CPU_FINI     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
346*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_SUBMIT       DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
347*4882a593Smuzhiyun #define DRM_IOCTL_MSM_WAIT_FENCE       DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
348*4882a593Smuzhiyun #define DRM_IOCTL_MSM_GEM_MADVISE      DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
349*4882a593Smuzhiyun #define DRM_IOCTL_MSM_SUBMITQUEUE_NEW    DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
350*4882a593Smuzhiyun #define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
351*4882a593Smuzhiyun #define DRM_IOCTL_MSM_SUBMITQUEUE_QUERY  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_QUERY, struct drm_msm_submitqueue_query)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #if defined(__cplusplus)
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #endif /* __MSM_DRM_H__ */
358