1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* exynos_drm.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5*4882a593Smuzhiyun * Authors: 6*4882a593Smuzhiyun * Inki Dae <inki.dae@samsung.com> 7*4882a593Smuzhiyun * Joonyoung Shim <jy0922.shim@samsung.com> 8*4882a593Smuzhiyun * Seung-Woo Kim <sw0312.kim@samsung.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 11*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the 12*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your 13*4882a593Smuzhiyun * option) any later version. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef _UAPI_EXYNOS_DRM_H_ 17*4882a593Smuzhiyun #define _UAPI_EXYNOS_DRM_H_ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #include "drm.h" 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #if defined(__cplusplus) 22*4882a593Smuzhiyun extern "C" { 23*4882a593Smuzhiyun #endif 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /** 26*4882a593Smuzhiyun * User-desired buffer creation information structure. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * @size: user-desired memory allocation size. 29*4882a593Smuzhiyun * - this size value would be page-aligned internally. 30*4882a593Smuzhiyun * @flags: user request for setting memory type or cache attributes. 31*4882a593Smuzhiyun * @handle: returned a handle to created gem object. 32*4882a593Smuzhiyun * - this handle will be set by gem module of kernel side. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun struct drm_exynos_gem_create { 35*4882a593Smuzhiyun __u64 size; 36*4882a593Smuzhiyun __u32 flags; 37*4882a593Smuzhiyun __u32 handle; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /** 41*4882a593Smuzhiyun * A structure for getting a fake-offset that can be used with mmap. 42*4882a593Smuzhiyun * 43*4882a593Smuzhiyun * @handle: handle of gem object. 44*4882a593Smuzhiyun * @reserved: just padding to be 64-bit aligned. 45*4882a593Smuzhiyun * @offset: a fake-offset of gem object. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun struct drm_exynos_gem_map { 48*4882a593Smuzhiyun __u32 handle; 49*4882a593Smuzhiyun __u32 reserved; 50*4882a593Smuzhiyun __u64 offset; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /** 54*4882a593Smuzhiyun * A structure to gem information. 55*4882a593Smuzhiyun * 56*4882a593Smuzhiyun * @handle: a handle to gem object created. 57*4882a593Smuzhiyun * @flags: flag value including memory type and cache attribute and 58*4882a593Smuzhiyun * this value would be set by driver. 59*4882a593Smuzhiyun * @size: size to memory region allocated by gem and this size would 60*4882a593Smuzhiyun * be set by driver. 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun struct drm_exynos_gem_info { 63*4882a593Smuzhiyun __u32 handle; 64*4882a593Smuzhiyun __u32 flags; 65*4882a593Smuzhiyun __u64 size; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /** 69*4882a593Smuzhiyun * A structure for user connection request of virtual display. 70*4882a593Smuzhiyun * 71*4882a593Smuzhiyun * @connection: indicate whether doing connection or not by user. 72*4882a593Smuzhiyun * @extensions: if this value is 1 then the vidi driver would need additional 73*4882a593Smuzhiyun * 128bytes edid data. 74*4882a593Smuzhiyun * @edid: the edid data pointer from user side. 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun struct drm_exynos_vidi_connection { 77*4882a593Smuzhiyun __u32 connection; 78*4882a593Smuzhiyun __u32 extensions; 79*4882a593Smuzhiyun __u64 edid; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* memory type definitions. */ 83*4882a593Smuzhiyun enum e_drm_exynos_gem_mem_type { 84*4882a593Smuzhiyun /* Physically Continuous memory and used as default. */ 85*4882a593Smuzhiyun EXYNOS_BO_CONTIG = 0 << 0, 86*4882a593Smuzhiyun /* Physically Non-Continuous memory. */ 87*4882a593Smuzhiyun EXYNOS_BO_NONCONTIG = 1 << 0, 88*4882a593Smuzhiyun /* non-cachable mapping and used as default. */ 89*4882a593Smuzhiyun EXYNOS_BO_NONCACHABLE = 0 << 1, 90*4882a593Smuzhiyun /* cachable mapping. */ 91*4882a593Smuzhiyun EXYNOS_BO_CACHABLE = 1 << 1, 92*4882a593Smuzhiyun /* write-combine mapping. */ 93*4882a593Smuzhiyun EXYNOS_BO_WC = 1 << 2, 94*4882a593Smuzhiyun EXYNOS_BO_MASK = EXYNOS_BO_NONCONTIG | EXYNOS_BO_CACHABLE | 95*4882a593Smuzhiyun EXYNOS_BO_WC 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun struct drm_exynos_g2d_get_ver { 99*4882a593Smuzhiyun __u32 major; 100*4882a593Smuzhiyun __u32 minor; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun struct drm_exynos_g2d_cmd { 104*4882a593Smuzhiyun __u32 offset; 105*4882a593Smuzhiyun __u32 data; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun enum drm_exynos_g2d_buf_type { 109*4882a593Smuzhiyun G2D_BUF_USERPTR = 1 << 31, 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun enum drm_exynos_g2d_event_type { 113*4882a593Smuzhiyun G2D_EVENT_NOT, 114*4882a593Smuzhiyun G2D_EVENT_NONSTOP, 115*4882a593Smuzhiyun G2D_EVENT_STOP, /* not yet */ 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun struct drm_exynos_g2d_userptr { 119*4882a593Smuzhiyun unsigned long userptr; 120*4882a593Smuzhiyun unsigned long size; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun struct drm_exynos_g2d_set_cmdlist { 124*4882a593Smuzhiyun __u64 cmd; 125*4882a593Smuzhiyun __u64 cmd_buf; 126*4882a593Smuzhiyun __u32 cmd_nr; 127*4882a593Smuzhiyun __u32 cmd_buf_nr; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* for g2d event */ 130*4882a593Smuzhiyun __u64 event_type; 131*4882a593Smuzhiyun __u64 user_data; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun struct drm_exynos_g2d_exec { 135*4882a593Smuzhiyun __u64 async; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Exynos DRM IPP v2 API */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /** 141*4882a593Smuzhiyun * Enumerate available IPP hardware modules. 142*4882a593Smuzhiyun * 143*4882a593Smuzhiyun * @count_ipps: size of ipp_id array / number of ipp modules (set by driver) 144*4882a593Smuzhiyun * @reserved: padding 145*4882a593Smuzhiyun * @ipp_id_ptr: pointer to ipp_id array or NULL 146*4882a593Smuzhiyun */ 147*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_get_res { 148*4882a593Smuzhiyun __u32 count_ipps; 149*4882a593Smuzhiyun __u32 reserved; 150*4882a593Smuzhiyun __u64 ipp_id_ptr; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun enum drm_exynos_ipp_format_type { 154*4882a593Smuzhiyun DRM_EXYNOS_IPP_FORMAT_SOURCE = 0x01, 155*4882a593Smuzhiyun DRM_EXYNOS_IPP_FORMAT_DESTINATION = 0x02, 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun struct drm_exynos_ipp_format { 159*4882a593Smuzhiyun __u32 fourcc; 160*4882a593Smuzhiyun __u32 type; 161*4882a593Smuzhiyun __u64 modifier; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun enum drm_exynos_ipp_capability { 165*4882a593Smuzhiyun DRM_EXYNOS_IPP_CAP_CROP = 0x01, 166*4882a593Smuzhiyun DRM_EXYNOS_IPP_CAP_ROTATE = 0x02, 167*4882a593Smuzhiyun DRM_EXYNOS_IPP_CAP_SCALE = 0x04, 168*4882a593Smuzhiyun DRM_EXYNOS_IPP_CAP_CONVERT = 0x08, 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /** 172*4882a593Smuzhiyun * Get IPP hardware capabilities and supported image formats. 173*4882a593Smuzhiyun * 174*4882a593Smuzhiyun * @ipp_id: id of IPP module to query 175*4882a593Smuzhiyun * @capabilities: bitmask of drm_exynos_ipp_capability (set by driver) 176*4882a593Smuzhiyun * @reserved: padding 177*4882a593Smuzhiyun * @formats_count: size of formats array (in entries) / number of filled 178*4882a593Smuzhiyun * formats (set by driver) 179*4882a593Smuzhiyun * @formats_ptr: pointer to formats array or NULL 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_get_caps { 182*4882a593Smuzhiyun __u32 ipp_id; 183*4882a593Smuzhiyun __u32 capabilities; 184*4882a593Smuzhiyun __u32 reserved; 185*4882a593Smuzhiyun __u32 formats_count; 186*4882a593Smuzhiyun __u64 formats_ptr; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun enum drm_exynos_ipp_limit_type { 190*4882a593Smuzhiyun /* size (horizontal/vertial) limits, in pixels (min, max, alignment) */ 191*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_TYPE_SIZE = 0x0001, 192*4882a593Smuzhiyun /* scale ratio (horizonta/vertial), 16.16 fixed point (min, max) */ 193*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_TYPE_SCALE = 0x0002, 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* image buffer area */ 196*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_SIZE_BUFFER = 0x0001 << 16, 197*4882a593Smuzhiyun /* src/dst rectangle area */ 198*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_SIZE_AREA = 0x0002 << 16, 199*4882a593Smuzhiyun /* src/dst rectangle area when rotation enabled */ 200*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_SIZE_ROTATED = 0x0003 << 16, 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_TYPE_MASK = 0x000f, 203*4882a593Smuzhiyun DRM_EXYNOS_IPP_LIMIT_SIZE_MASK = 0x000f << 16, 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun struct drm_exynos_ipp_limit_val { 207*4882a593Smuzhiyun __u32 min; 208*4882a593Smuzhiyun __u32 max; 209*4882a593Smuzhiyun __u32 align; 210*4882a593Smuzhiyun __u32 reserved; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /** 214*4882a593Smuzhiyun * IPP module limitation. 215*4882a593Smuzhiyun * 216*4882a593Smuzhiyun * @type: limit type (see drm_exynos_ipp_limit_type enum) 217*4882a593Smuzhiyun * @reserved: padding 218*4882a593Smuzhiyun * @h: horizontal limits 219*4882a593Smuzhiyun * @v: vertical limits 220*4882a593Smuzhiyun */ 221*4882a593Smuzhiyun struct drm_exynos_ipp_limit { 222*4882a593Smuzhiyun __u32 type; 223*4882a593Smuzhiyun __u32 reserved; 224*4882a593Smuzhiyun struct drm_exynos_ipp_limit_val h; 225*4882a593Smuzhiyun struct drm_exynos_ipp_limit_val v; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /** 229*4882a593Smuzhiyun * Get IPP limits for given image format. 230*4882a593Smuzhiyun * 231*4882a593Smuzhiyun * @ipp_id: id of IPP module to query 232*4882a593Smuzhiyun * @fourcc: image format code (see DRM_FORMAT_* in drm_fourcc.h) 233*4882a593Smuzhiyun * @modifier: image format modifier (see DRM_FORMAT_MOD_* in drm_fourcc.h) 234*4882a593Smuzhiyun * @type: source/destination identifier (drm_exynos_ipp_format_flag enum) 235*4882a593Smuzhiyun * @limits_count: size of limits array (in entries) / number of filled entries 236*4882a593Smuzhiyun * (set by driver) 237*4882a593Smuzhiyun * @limits_ptr: pointer to limits array or NULL 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_get_limits { 240*4882a593Smuzhiyun __u32 ipp_id; 241*4882a593Smuzhiyun __u32 fourcc; 242*4882a593Smuzhiyun __u64 modifier; 243*4882a593Smuzhiyun __u32 type; 244*4882a593Smuzhiyun __u32 limits_count; 245*4882a593Smuzhiyun __u64 limits_ptr; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun enum drm_exynos_ipp_task_id { 249*4882a593Smuzhiyun /* buffer described by struct drm_exynos_ipp_task_buffer */ 250*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_BUFFER = 0x0001, 251*4882a593Smuzhiyun /* rectangle described by struct drm_exynos_ipp_task_rect */ 252*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_RECTANGLE = 0x0002, 253*4882a593Smuzhiyun /* transformation described by struct drm_exynos_ipp_task_transform */ 254*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_TRANSFORM = 0x0003, 255*4882a593Smuzhiyun /* alpha configuration described by struct drm_exynos_ipp_task_alpha */ 256*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_ALPHA = 0x0004, 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* source image data (for buffer and rectangle chunks) */ 259*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_TYPE_SOURCE = 0x0001 << 16, 260*4882a593Smuzhiyun /* destination image data (for buffer and rectangle chunks) */ 261*4882a593Smuzhiyun DRM_EXYNOS_IPP_TASK_TYPE_DESTINATION = 0x0002 << 16, 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /** 265*4882a593Smuzhiyun * Memory buffer with image data. 266*4882a593Smuzhiyun * 267*4882a593Smuzhiyun * @id: must be DRM_EXYNOS_IPP_TASK_BUFFER 268*4882a593Smuzhiyun * other parameters are same as for AddFB2 generic DRM ioctl 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun struct drm_exynos_ipp_task_buffer { 271*4882a593Smuzhiyun __u32 id; 272*4882a593Smuzhiyun __u32 fourcc; 273*4882a593Smuzhiyun __u32 width, height; 274*4882a593Smuzhiyun __u32 gem_id[4]; 275*4882a593Smuzhiyun __u32 offset[4]; 276*4882a593Smuzhiyun __u32 pitch[4]; 277*4882a593Smuzhiyun __u64 modifier; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /** 281*4882a593Smuzhiyun * Rectangle for processing. 282*4882a593Smuzhiyun * 283*4882a593Smuzhiyun * @id: must be DRM_EXYNOS_IPP_TASK_RECTANGLE 284*4882a593Smuzhiyun * @reserved: padding 285*4882a593Smuzhiyun * @x,@y: left corner in pixels 286*4882a593Smuzhiyun * @w,@h: width/height in pixels 287*4882a593Smuzhiyun */ 288*4882a593Smuzhiyun struct drm_exynos_ipp_task_rect { 289*4882a593Smuzhiyun __u32 id; 290*4882a593Smuzhiyun __u32 reserved; 291*4882a593Smuzhiyun __u32 x; 292*4882a593Smuzhiyun __u32 y; 293*4882a593Smuzhiyun __u32 w; 294*4882a593Smuzhiyun __u32 h; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /** 298*4882a593Smuzhiyun * Image tranformation description. 299*4882a593Smuzhiyun * 300*4882a593Smuzhiyun * @id: must be DRM_EXYNOS_IPP_TASK_TRANSFORM 301*4882a593Smuzhiyun * @rotation: DRM_MODE_ROTATE_* and DRM_MODE_REFLECT_* values 302*4882a593Smuzhiyun */ 303*4882a593Smuzhiyun struct drm_exynos_ipp_task_transform { 304*4882a593Smuzhiyun __u32 id; 305*4882a593Smuzhiyun __u32 rotation; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /** 309*4882a593Smuzhiyun * Image global alpha configuration for formats without alpha values. 310*4882a593Smuzhiyun * 311*4882a593Smuzhiyun * @id: must be DRM_EXYNOS_IPP_TASK_ALPHA 312*4882a593Smuzhiyun * @value: global alpha value (0-255) 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun struct drm_exynos_ipp_task_alpha { 315*4882a593Smuzhiyun __u32 id; 316*4882a593Smuzhiyun __u32 value; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun enum drm_exynos_ipp_flag { 320*4882a593Smuzhiyun /* generate DRM event after processing */ 321*4882a593Smuzhiyun DRM_EXYNOS_IPP_FLAG_EVENT = 0x01, 322*4882a593Smuzhiyun /* dry run, only check task parameters */ 323*4882a593Smuzhiyun DRM_EXYNOS_IPP_FLAG_TEST_ONLY = 0x02, 324*4882a593Smuzhiyun /* non-blocking processing */ 325*4882a593Smuzhiyun DRM_EXYNOS_IPP_FLAG_NONBLOCK = 0x04, 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_FLAGS (DRM_EXYNOS_IPP_FLAG_EVENT |\ 329*4882a593Smuzhiyun DRM_EXYNOS_IPP_FLAG_TEST_ONLY | DRM_EXYNOS_IPP_FLAG_NONBLOCK) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /** 332*4882a593Smuzhiyun * Perform image processing described by array of drm_exynos_ipp_task_* 333*4882a593Smuzhiyun * structures (parameters array). 334*4882a593Smuzhiyun * 335*4882a593Smuzhiyun * @ipp_id: id of IPP module to run the task 336*4882a593Smuzhiyun * @flags: bitmask of drm_exynos_ipp_flag values 337*4882a593Smuzhiyun * @reserved: padding 338*4882a593Smuzhiyun * @params_size: size of parameters array (in bytes) 339*4882a593Smuzhiyun * @params_ptr: pointer to parameters array or NULL 340*4882a593Smuzhiyun * @user_data: (optional) data for drm event 341*4882a593Smuzhiyun */ 342*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_commit { 343*4882a593Smuzhiyun __u32 ipp_id; 344*4882a593Smuzhiyun __u32 flags; 345*4882a593Smuzhiyun __u32 reserved; 346*4882a593Smuzhiyun __u32 params_size; 347*4882a593Smuzhiyun __u64 params_ptr; 348*4882a593Smuzhiyun __u64 user_data; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #define DRM_EXYNOS_GEM_CREATE 0x00 352*4882a593Smuzhiyun #define DRM_EXYNOS_GEM_MAP 0x01 353*4882a593Smuzhiyun /* Reserved 0x03 ~ 0x05 for exynos specific gem ioctl */ 354*4882a593Smuzhiyun #define DRM_EXYNOS_GEM_GET 0x04 355*4882a593Smuzhiyun #define DRM_EXYNOS_VIDI_CONNECTION 0x07 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* G2D */ 358*4882a593Smuzhiyun #define DRM_EXYNOS_G2D_GET_VER 0x20 359*4882a593Smuzhiyun #define DRM_EXYNOS_G2D_SET_CMDLIST 0x21 360*4882a593Smuzhiyun #define DRM_EXYNOS_G2D_EXEC 0x22 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* Reserved 0x30 ~ 0x33 for obsolete Exynos IPP ioctls */ 363*4882a593Smuzhiyun /* IPP - Image Post Processing */ 364*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_GET_RESOURCES 0x40 365*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_GET_CAPS 0x41 366*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_GET_LIMITS 0x42 367*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_COMMIT 0x43 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + \ 370*4882a593Smuzhiyun DRM_EXYNOS_GEM_CREATE, struct drm_exynos_gem_create) 371*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_GEM_MAP DRM_IOWR(DRM_COMMAND_BASE + \ 372*4882a593Smuzhiyun DRM_EXYNOS_GEM_MAP, struct drm_exynos_gem_map) 373*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_GEM_GET DRM_IOWR(DRM_COMMAND_BASE + \ 374*4882a593Smuzhiyun DRM_EXYNOS_GEM_GET, struct drm_exynos_gem_info) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_VIDI_CONNECTION DRM_IOWR(DRM_COMMAND_BASE + \ 377*4882a593Smuzhiyun DRM_EXYNOS_VIDI_CONNECTION, struct drm_exynos_vidi_connection) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_G2D_GET_VER DRM_IOWR(DRM_COMMAND_BASE + \ 380*4882a593Smuzhiyun DRM_EXYNOS_G2D_GET_VER, struct drm_exynos_g2d_get_ver) 381*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_G2D_SET_CMDLIST DRM_IOWR(DRM_COMMAND_BASE + \ 382*4882a593Smuzhiyun DRM_EXYNOS_G2D_SET_CMDLIST, struct drm_exynos_g2d_set_cmdlist) 383*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_G2D_EXEC DRM_IOWR(DRM_COMMAND_BASE + \ 384*4882a593Smuzhiyun DRM_EXYNOS_G2D_EXEC, struct drm_exynos_g2d_exec) 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_IPP_GET_RESOURCES DRM_IOWR(DRM_COMMAND_BASE + \ 387*4882a593Smuzhiyun DRM_EXYNOS_IPP_GET_RESOURCES, \ 388*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_get_res) 389*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_IPP_GET_CAPS DRM_IOWR(DRM_COMMAND_BASE + \ 390*4882a593Smuzhiyun DRM_EXYNOS_IPP_GET_CAPS, struct drm_exynos_ioctl_ipp_get_caps) 391*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_IPP_GET_LIMITS DRM_IOWR(DRM_COMMAND_BASE + \ 392*4882a593Smuzhiyun DRM_EXYNOS_IPP_GET_LIMITS, \ 393*4882a593Smuzhiyun struct drm_exynos_ioctl_ipp_get_limits) 394*4882a593Smuzhiyun #define DRM_IOCTL_EXYNOS_IPP_COMMIT DRM_IOWR(DRM_COMMAND_BASE + \ 395*4882a593Smuzhiyun DRM_EXYNOS_IPP_COMMIT, struct drm_exynos_ioctl_ipp_commit) 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* Exynos specific events */ 398*4882a593Smuzhiyun #define DRM_EXYNOS_G2D_EVENT 0x80000000 399*4882a593Smuzhiyun #define DRM_EXYNOS_IPP_EVENT 0x80000002 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun struct drm_exynos_g2d_event { 402*4882a593Smuzhiyun struct drm_event base; 403*4882a593Smuzhiyun __u64 user_data; 404*4882a593Smuzhiyun __u32 tv_sec; 405*4882a593Smuzhiyun __u32 tv_usec; 406*4882a593Smuzhiyun __u32 cmdlist_no; 407*4882a593Smuzhiyun __u32 reserved; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun struct drm_exynos_ipp_event { 411*4882a593Smuzhiyun struct drm_event base; 412*4882a593Smuzhiyun __u64 user_data; 413*4882a593Smuzhiyun __u32 tv_sec; 414*4882a593Smuzhiyun __u32 tv_usec; 415*4882a593Smuzhiyun __u32 ipp_id; 416*4882a593Smuzhiyun __u32 sequence; 417*4882a593Smuzhiyun __u64 reserved; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #if defined(__cplusplus) 421*4882a593Smuzhiyun } 422*4882a593Smuzhiyun #endif 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #endif /* _UAPI_EXYNOS_DRM_H_ */ 425