xref: /OK3568_Linux_fs/kernel/include/sound/wm8904.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Platform data for WM8904
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __MFD_WM8994_PDATA_H__
11*4882a593Smuzhiyun #define __MFD_WM8994_PDATA_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Used to enable configuration of a GPIO to all zeros */
14*4882a593Smuzhiyun #define WM8904_GPIO_NO_CONFIG 0x8000
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * R6 (0x06) - Mic Bias Control 0
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define WM8904_MICDET_THR_MASK                  0x0070  /* MICDET_THR - [6:4] */
20*4882a593Smuzhiyun #define WM8904_MICDET_THR_SHIFT                      4  /* MICDET_THR - [6:4] */
21*4882a593Smuzhiyun #define WM8904_MICDET_THR_WIDTH                      3  /* MICDET_THR - [6:4] */
22*4882a593Smuzhiyun #define WM8904_MICSHORT_THR_MASK                0x000C  /* MICSHORT_THR - [3:2] */
23*4882a593Smuzhiyun #define WM8904_MICSHORT_THR_SHIFT                    2  /* MICSHORT_THR - [3:2] */
24*4882a593Smuzhiyun #define WM8904_MICSHORT_THR_WIDTH                    2  /* MICSHORT_THR - [3:2] */
25*4882a593Smuzhiyun #define WM8904_MICDET_ENA                       0x0002  /* MICDET_ENA */
26*4882a593Smuzhiyun #define WM8904_MICDET_ENA_MASK                  0x0002  /* MICDET_ENA */
27*4882a593Smuzhiyun #define WM8904_MICDET_ENA_SHIFT                      1  /* MICDET_ENA */
28*4882a593Smuzhiyun #define WM8904_MICDET_ENA_WIDTH                      1  /* MICDET_ENA */
29*4882a593Smuzhiyun #define WM8904_MICBIAS_ENA                      0x0001  /* MICBIAS_ENA */
30*4882a593Smuzhiyun #define WM8904_MICBIAS_ENA_MASK                 0x0001  /* MICBIAS_ENA */
31*4882a593Smuzhiyun #define WM8904_MICBIAS_ENA_SHIFT                     0  /* MICBIAS_ENA */
32*4882a593Smuzhiyun #define WM8904_MICBIAS_ENA_WIDTH                     1  /* MICBIAS_ENA */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * R7 (0x07) - Mic Bias Control 1
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define WM8904_MIC_DET_FILTER_ENA               0x8000  /* MIC_DET_FILTER_ENA */
38*4882a593Smuzhiyun #define WM8904_MIC_DET_FILTER_ENA_MASK          0x8000  /* MIC_DET_FILTER_ENA */
39*4882a593Smuzhiyun #define WM8904_MIC_DET_FILTER_ENA_SHIFT             15  /* MIC_DET_FILTER_ENA */
40*4882a593Smuzhiyun #define WM8904_MIC_DET_FILTER_ENA_WIDTH              1  /* MIC_DET_FILTER_ENA */
41*4882a593Smuzhiyun #define WM8904_MIC_SHORT_FILTER_ENA             0x4000  /* MIC_SHORT_FILTER_ENA */
42*4882a593Smuzhiyun #define WM8904_MIC_SHORT_FILTER_ENA_MASK        0x4000  /* MIC_SHORT_FILTER_ENA */
43*4882a593Smuzhiyun #define WM8904_MIC_SHORT_FILTER_ENA_SHIFT           14  /* MIC_SHORT_FILTER_ENA */
44*4882a593Smuzhiyun #define WM8904_MIC_SHORT_FILTER_ENA_WIDTH            1  /* MIC_SHORT_FILTER_ENA */
45*4882a593Smuzhiyun #define WM8904_MICBIAS_SEL_MASK                 0x0007  /* MICBIAS_SEL - [2:0] */
46*4882a593Smuzhiyun #define WM8904_MICBIAS_SEL_SHIFT                     0  /* MICBIAS_SEL - [2:0] */
47*4882a593Smuzhiyun #define WM8904_MICBIAS_SEL_WIDTH                     3  /* MICBIAS_SEL - [2:0] */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * R121 (0x79) - GPIO Control 1
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun #define WM8904_GPIO1_PU                         0x0020  /* GPIO1_PU */
54*4882a593Smuzhiyun #define WM8904_GPIO1_PU_MASK                    0x0020  /* GPIO1_PU */
55*4882a593Smuzhiyun #define WM8904_GPIO1_PU_SHIFT                        5  /* GPIO1_PU */
56*4882a593Smuzhiyun #define WM8904_GPIO1_PU_WIDTH                        1  /* GPIO1_PU */
57*4882a593Smuzhiyun #define WM8904_GPIO1_PD                         0x0010  /* GPIO1_PD */
58*4882a593Smuzhiyun #define WM8904_GPIO1_PD_MASK                    0x0010  /* GPIO1_PD */
59*4882a593Smuzhiyun #define WM8904_GPIO1_PD_SHIFT                        4  /* GPIO1_PD */
60*4882a593Smuzhiyun #define WM8904_GPIO1_PD_WIDTH                        1  /* GPIO1_PD */
61*4882a593Smuzhiyun #define WM8904_GPIO1_SEL_MASK                   0x000F  /* GPIO1_SEL - [3:0] */
62*4882a593Smuzhiyun #define WM8904_GPIO1_SEL_SHIFT                       0  /* GPIO1_SEL - [3:0] */
63*4882a593Smuzhiyun #define WM8904_GPIO1_SEL_WIDTH                       4  /* GPIO1_SEL - [3:0] */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * R122 (0x7A) - GPIO Control 2
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun #define WM8904_GPIO2_PU                         0x0020  /* GPIO2_PU */
69*4882a593Smuzhiyun #define WM8904_GPIO2_PU_MASK                    0x0020  /* GPIO2_PU */
70*4882a593Smuzhiyun #define WM8904_GPIO2_PU_SHIFT                        5  /* GPIO2_PU */
71*4882a593Smuzhiyun #define WM8904_GPIO2_PU_WIDTH                        1  /* GPIO2_PU */
72*4882a593Smuzhiyun #define WM8904_GPIO2_PD                         0x0010  /* GPIO2_PD */
73*4882a593Smuzhiyun #define WM8904_GPIO2_PD_MASK                    0x0010  /* GPIO2_PD */
74*4882a593Smuzhiyun #define WM8904_GPIO2_PD_SHIFT                        4  /* GPIO2_PD */
75*4882a593Smuzhiyun #define WM8904_GPIO2_PD_WIDTH                        1  /* GPIO2_PD */
76*4882a593Smuzhiyun #define WM8904_GPIO2_SEL_MASK                   0x000F  /* GPIO2_SEL - [3:0] */
77*4882a593Smuzhiyun #define WM8904_GPIO2_SEL_SHIFT                       0  /* GPIO2_SEL - [3:0] */
78*4882a593Smuzhiyun #define WM8904_GPIO2_SEL_WIDTH                       4  /* GPIO2_SEL - [3:0] */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * R123 (0x7B) - GPIO Control 3
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun #define WM8904_GPIO3_PU                         0x0020  /* GPIO3_PU */
84*4882a593Smuzhiyun #define WM8904_GPIO3_PU_MASK                    0x0020  /* GPIO3_PU */
85*4882a593Smuzhiyun #define WM8904_GPIO3_PU_SHIFT                        5  /* GPIO3_PU */
86*4882a593Smuzhiyun #define WM8904_GPIO3_PU_WIDTH                        1  /* GPIO3_PU */
87*4882a593Smuzhiyun #define WM8904_GPIO3_PD                         0x0010  /* GPIO3_PD */
88*4882a593Smuzhiyun #define WM8904_GPIO3_PD_MASK                    0x0010  /* GPIO3_PD */
89*4882a593Smuzhiyun #define WM8904_GPIO3_PD_SHIFT                        4  /* GPIO3_PD */
90*4882a593Smuzhiyun #define WM8904_GPIO3_PD_WIDTH                        1  /* GPIO3_PD */
91*4882a593Smuzhiyun #define WM8904_GPIO3_SEL_MASK                   0x000F  /* GPIO3_SEL - [3:0] */
92*4882a593Smuzhiyun #define WM8904_GPIO3_SEL_SHIFT                       0  /* GPIO3_SEL - [3:0] */
93*4882a593Smuzhiyun #define WM8904_GPIO3_SEL_WIDTH                       4  /* GPIO3_SEL - [3:0] */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * R124 (0x7C) - GPIO Control 4
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun #define WM8904_GPI7_ENA                         0x0200  /* GPI7_ENA */
99*4882a593Smuzhiyun #define WM8904_GPI7_ENA_MASK                    0x0200  /* GPI7_ENA */
100*4882a593Smuzhiyun #define WM8904_GPI7_ENA_SHIFT                        9  /* GPI7_ENA */
101*4882a593Smuzhiyun #define WM8904_GPI7_ENA_WIDTH                        1  /* GPI7_ENA */
102*4882a593Smuzhiyun #define WM8904_GPI8_ENA                         0x0100  /* GPI8_ENA */
103*4882a593Smuzhiyun #define WM8904_GPI8_ENA_MASK                    0x0100  /* GPI8_ENA */
104*4882a593Smuzhiyun #define WM8904_GPI8_ENA_SHIFT                        8  /* GPI8_ENA */
105*4882a593Smuzhiyun #define WM8904_GPI8_ENA_WIDTH                        1  /* GPI8_ENA */
106*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_MODE_ENA               0x0080  /* GPIO_BCLK_MODE_ENA */
107*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_MODE_ENA_MASK          0x0080  /* GPIO_BCLK_MODE_ENA */
108*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_MODE_ENA_SHIFT              7  /* GPIO_BCLK_MODE_ENA */
109*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_MODE_ENA_WIDTH              1  /* GPIO_BCLK_MODE_ENA */
110*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_SEL_MASK               0x000F  /* GPIO_BCLK_SEL - [3:0] */
111*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_SEL_SHIFT                   0  /* GPIO_BCLK_SEL - [3:0] */
112*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_SEL_WIDTH                   4  /* GPIO_BCLK_SEL - [3:0] */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define WM8904_MIC_REGS  2
115*4882a593Smuzhiyun #define WM8904_GPIO_REGS 4
116*4882a593Smuzhiyun #define WM8904_DRC_REGS  4
117*4882a593Smuzhiyun #define WM8904_EQ_REGS   24
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /**
120*4882a593Smuzhiyun  * DRC configurations are specified with a label and a set of register
121*4882a593Smuzhiyun  * values to write (the enable bits will be ignored).  At runtime an
122*4882a593Smuzhiyun  * enumerated control will be presented for each DRC block allowing
123*4882a593Smuzhiyun  * the user to choose the configuration to use.
124*4882a593Smuzhiyun  *
125*4882a593Smuzhiyun  * Configurations may be generated by hand or by using the DRC control
126*4882a593Smuzhiyun  * panel provided by the WISCE - see  http://www.wolfsonmicro.com/wisce/
127*4882a593Smuzhiyun  * for details.
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun struct wm8904_drc_cfg {
130*4882a593Smuzhiyun 	const char *name;
131*4882a593Smuzhiyun 	u16 regs[WM8904_DRC_REGS];
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /**
135*4882a593Smuzhiyun  * ReTune Mobile configurations are specified with a label, sample
136*4882a593Smuzhiyun  * rate and set of values to write (the enable bits will be ignored).
137*4882a593Smuzhiyun  *
138*4882a593Smuzhiyun  * Configurations are expected to be generated using the ReTune Mobile
139*4882a593Smuzhiyun  * control panel in WISCE - see http://www.wolfsonmicro.com/wisce/
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun struct wm8904_retune_mobile_cfg {
142*4882a593Smuzhiyun 	const char *name;
143*4882a593Smuzhiyun 	unsigned int rate;
144*4882a593Smuzhiyun 	u16 regs[WM8904_EQ_REGS];
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun struct wm8904_pdata {
148*4882a593Smuzhiyun 	int num_drc_cfgs;
149*4882a593Smuzhiyun 	struct wm8904_drc_cfg *drc_cfgs;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	int num_retune_mobile_cfgs;
152*4882a593Smuzhiyun 	struct wm8904_retune_mobile_cfg *retune_mobile_cfgs;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	u32 gpio_cfg[WM8904_GPIO_REGS];
155*4882a593Smuzhiyun 	u32 mic_cfg[WM8904_MIC_REGS];
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #endif
159