xref: /OK3568_Linux_fs/kernel/include/sound/vx_core.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Digigram VX soundcards
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Hardware core part
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2002 by Takashi Iwai <tiwai@suse.de>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __SOUND_VX_COMMON_H
11*4882a593Smuzhiyun #define __SOUND_VX_COMMON_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <sound/pcm.h>
14*4882a593Smuzhiyun #include <sound/hwdep.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct firmware;
18*4882a593Smuzhiyun struct device;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define VX_DRIVER_VERSION	0x010000	/* 1.0.0 */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define SIZE_MAX_CMD    0x10
25*4882a593Smuzhiyun #define SIZE_MAX_STATUS 0x10
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct vx_rmh {
28*4882a593Smuzhiyun 	u16	LgCmd;		/* length of the command to send (WORDs) */
29*4882a593Smuzhiyun 	u16	LgStat;		/* length of the status received (WORDs) */
30*4882a593Smuzhiyun 	u32	Cmd[SIZE_MAX_CMD];
31*4882a593Smuzhiyun 	u32	Stat[SIZE_MAX_STATUS];
32*4882a593Smuzhiyun 	u16	DspStat;	/* status type, RMP_SSIZE_XXX */
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun typedef u64 pcx_time_t;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define VX_MAX_PIPES	16
38*4882a593Smuzhiyun #define VX_MAX_PERIODS	32
39*4882a593Smuzhiyun #define VX_MAX_CODECS	2
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct vx_ibl_info {
42*4882a593Smuzhiyun 	int size;	/* the current IBL size (0 = query) in bytes */
43*4882a593Smuzhiyun 	int max_size;	/* max. IBL size in bytes */
44*4882a593Smuzhiyun 	int min_size;	/* min. IBL size in bytes */
45*4882a593Smuzhiyun 	int granularity;	/* granularity */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct vx_pipe {
49*4882a593Smuzhiyun 	int number;
50*4882a593Smuzhiyun 	unsigned int is_capture: 1;
51*4882a593Smuzhiyun 	unsigned int data_mode: 1;
52*4882a593Smuzhiyun 	unsigned int running: 1;
53*4882a593Smuzhiyun 	unsigned int prepared: 1;
54*4882a593Smuzhiyun 	int channels;
55*4882a593Smuzhiyun 	unsigned int differed_type;
56*4882a593Smuzhiyun 	pcx_time_t pcx_time;
57*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	int hbuf_size;		/* H-buffer size in bytes */
60*4882a593Smuzhiyun 	int buffer_bytes;	/* the ALSA pcm buffer size in bytes */
61*4882a593Smuzhiyun 	int period_bytes;	/* the ALSA pcm period size in bytes */
62*4882a593Smuzhiyun 	int hw_ptr;		/* the current hardware pointer in bytes */
63*4882a593Smuzhiyun 	int position;		/* the current position in frames (playback only) */
64*4882a593Smuzhiyun 	int transferred;	/* the transferred size (per period) in frames */
65*4882a593Smuzhiyun 	int align;		/* size of alignment */
66*4882a593Smuzhiyun 	u64 cur_count;		/* current sample position (for playback) */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	unsigned int references;     /* an output pipe may be used for monitoring and/or playback */
69*4882a593Smuzhiyun 	struct vx_pipe *monitoring_pipe;  /* pointer to the monitoring pipe (capture pipe only)*/
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct vx_core;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct snd_vx_ops {
75*4882a593Smuzhiyun 	/* low-level i/o */
76*4882a593Smuzhiyun 	unsigned char (*in8)(struct vx_core *chip, int reg);
77*4882a593Smuzhiyun 	unsigned int (*in32)(struct vx_core *chip, int reg);
78*4882a593Smuzhiyun 	void (*out8)(struct vx_core *chip, int reg, unsigned char val);
79*4882a593Smuzhiyun 	void (*out32)(struct vx_core *chip, int reg, unsigned int val);
80*4882a593Smuzhiyun 	/* irq */
81*4882a593Smuzhiyun 	int (*test_and_ack)(struct vx_core *chip);
82*4882a593Smuzhiyun 	void (*validate_irq)(struct vx_core *chip, int enable);
83*4882a593Smuzhiyun 	/* codec */
84*4882a593Smuzhiyun 	void (*write_codec)(struct vx_core *chip, int codec, unsigned int data);
85*4882a593Smuzhiyun 	void (*akm_write)(struct vx_core *chip, int reg, unsigned int data);
86*4882a593Smuzhiyun 	void (*reset_codec)(struct vx_core *chip);
87*4882a593Smuzhiyun 	void (*change_audio_source)(struct vx_core *chip, int src);
88*4882a593Smuzhiyun 	void (*set_clock_source)(struct vx_core *chp, int src);
89*4882a593Smuzhiyun 	/* chip init */
90*4882a593Smuzhiyun 	int (*load_dsp)(struct vx_core *chip, int idx, const struct firmware *fw);
91*4882a593Smuzhiyun 	void (*reset_dsp)(struct vx_core *chip);
92*4882a593Smuzhiyun 	void (*reset_board)(struct vx_core *chip, int cold_reset);
93*4882a593Smuzhiyun 	int (*add_controls)(struct vx_core *chip);
94*4882a593Smuzhiyun 	/* pcm */
95*4882a593Smuzhiyun 	void (*dma_write)(struct vx_core *chip, struct snd_pcm_runtime *runtime,
96*4882a593Smuzhiyun 			  struct vx_pipe *pipe, int count);
97*4882a593Smuzhiyun 	void (*dma_read)(struct vx_core *chip, struct snd_pcm_runtime *runtime,
98*4882a593Smuzhiyun 			  struct vx_pipe *pipe, int count);
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct snd_vx_hardware {
102*4882a593Smuzhiyun 	const char *name;
103*4882a593Smuzhiyun 	int type;	/* VX_TYPE_XXX */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* hardware specs */
106*4882a593Smuzhiyun 	unsigned int num_codecs;
107*4882a593Smuzhiyun 	unsigned int num_ins;
108*4882a593Smuzhiyun 	unsigned int num_outs;
109*4882a593Smuzhiyun 	unsigned int output_level_max;
110*4882a593Smuzhiyun 	const unsigned int *output_level_db_scale;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* hwdep id string */
114*4882a593Smuzhiyun #define SND_VX_HWDEP_ID		"VX Loader"
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* hardware type */
117*4882a593Smuzhiyun enum {
118*4882a593Smuzhiyun 	/* VX222 PCI */
119*4882a593Smuzhiyun 	VX_TYPE_BOARD,		/* old VX222 PCI */
120*4882a593Smuzhiyun 	VX_TYPE_V2,		/* VX222 V2 PCI */
121*4882a593Smuzhiyun 	VX_TYPE_MIC,		/* VX222 Mic PCI */
122*4882a593Smuzhiyun 	/* VX-pocket */
123*4882a593Smuzhiyun 	VX_TYPE_VXPOCKET,	/* VXpocket V2 */
124*4882a593Smuzhiyun 	VX_TYPE_VXP440,		/* VXpocket 440 */
125*4882a593Smuzhiyun 	VX_TYPE_NUMS
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* chip status */
129*4882a593Smuzhiyun enum {
130*4882a593Smuzhiyun 	VX_STAT_XILINX_LOADED	= (1 << 0),	/* devices are registered */
131*4882a593Smuzhiyun 	VX_STAT_DEVICE_INIT	= (1 << 1),	/* devices are registered */
132*4882a593Smuzhiyun 	VX_STAT_CHIP_INIT	= (1 << 2),	/* all operational */
133*4882a593Smuzhiyun 	VX_STAT_IN_SUSPEND	= (1 << 10),	/* in suspend phase */
134*4882a593Smuzhiyun 	VX_STAT_IS_STALE	= (1 << 15)	/* device is stale */
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* min/max values for analog output for old codecs */
138*4882a593Smuzhiyun #define VX_ANALOG_OUT_LEVEL_MAX		0xe3
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct vx_core {
141*4882a593Smuzhiyun 	/* ALSA stuff */
142*4882a593Smuzhiyun 	struct snd_card *card;
143*4882a593Smuzhiyun 	struct snd_pcm *pcm[VX_MAX_CODECS];
144*4882a593Smuzhiyun 	int type;	/* VX_TYPE_XXX */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	int irq;
147*4882a593Smuzhiyun 	/* ports are defined externally */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* low-level functions */
150*4882a593Smuzhiyun 	const struct snd_vx_hardware *hw;
151*4882a593Smuzhiyun 	const struct snd_vx_ops *ops;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	struct mutex lock;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	unsigned int chip_status;
156*4882a593Smuzhiyun 	unsigned int pcm_running;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	struct device *dev;
159*4882a593Smuzhiyun 	struct snd_hwdep *hwdep;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	struct vx_rmh irq_rmh;	/* RMH used in interrupts */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	unsigned int audio_info; /* see VX_AUDIO_INFO */
164*4882a593Smuzhiyun 	unsigned int audio_ins;
165*4882a593Smuzhiyun 	unsigned int audio_outs;
166*4882a593Smuzhiyun 	struct vx_pipe **playback_pipes;
167*4882a593Smuzhiyun 	struct vx_pipe **capture_pipes;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* clock and audio sources */
170*4882a593Smuzhiyun 	unsigned int audio_source;	/* current audio input source */
171*4882a593Smuzhiyun 	unsigned int audio_source_target;
172*4882a593Smuzhiyun 	unsigned int clock_mode;	/* clock mode (VX_CLOCK_MODE_XXX) */
173*4882a593Smuzhiyun 	unsigned int clock_source;	/* current clock source (INTERNAL_QUARTZ or UER_SYNC) */
174*4882a593Smuzhiyun 	unsigned int freq;		/* current frequency */
175*4882a593Smuzhiyun 	unsigned int freq_detected;	/* detected frequency from digital in */
176*4882a593Smuzhiyun 	unsigned int uer_detected;	/* VX_UER_MODE_XXX */
177*4882a593Smuzhiyun 	unsigned int uer_bits;	/* IEC958 status bits */
178*4882a593Smuzhiyun 	struct vx_ibl_info ibl;	/* IBL information */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* mixer setting */
181*4882a593Smuzhiyun 	int output_level[VX_MAX_CODECS][2];	/* analog output level */
182*4882a593Smuzhiyun 	int audio_gain[2][4];			/* digital audio level (playback/capture) */
183*4882a593Smuzhiyun 	unsigned char audio_active[4];		/* mute/unmute on digital playback */
184*4882a593Smuzhiyun 	int audio_monitor[4];			/* playback hw-monitor level */
185*4882a593Smuzhiyun 	unsigned char audio_monitor_active[4];	/* playback hw-monitor mute/unmute */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	struct mutex mixer_mutex;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	const struct firmware *firmware[4]; /* loaded firmware data */
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * constructor
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun struct vx_core *snd_vx_create(struct snd_card *card,
197*4882a593Smuzhiyun 			      const struct snd_vx_hardware *hw,
198*4882a593Smuzhiyun 			      const struct snd_vx_ops *ops, int extra_size);
199*4882a593Smuzhiyun int snd_vx_setup_firmware(struct vx_core *chip);
200*4882a593Smuzhiyun int snd_vx_load_boot_image(struct vx_core *chip, const struct firmware *dsp);
201*4882a593Smuzhiyun int snd_vx_dsp_boot(struct vx_core *chip, const struct firmware *dsp);
202*4882a593Smuzhiyun int snd_vx_dsp_load(struct vx_core *chip, const struct firmware *dsp);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun void snd_vx_free_firmware(struct vx_core *chip);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * interrupt handler; exported for pcmcia
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun irqreturn_t snd_vx_irq_handler(int irq, void *dev);
210*4882a593Smuzhiyun irqreturn_t snd_vx_threaded_irq_handler(int irq, void *dev);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * lowlevel functions
214*4882a593Smuzhiyun  */
vx_test_and_ack(struct vx_core * chip)215*4882a593Smuzhiyun static inline int vx_test_and_ack(struct vx_core *chip)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	return chip->ops->test_and_ack(chip);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
vx_validate_irq(struct vx_core * chip,int enable)220*4882a593Smuzhiyun static inline void vx_validate_irq(struct vx_core *chip, int enable)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	chip->ops->validate_irq(chip, enable);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
snd_vx_inb(struct vx_core * chip,int reg)225*4882a593Smuzhiyun static inline unsigned char snd_vx_inb(struct vx_core *chip, int reg)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	return chip->ops->in8(chip, reg);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
snd_vx_inl(struct vx_core * chip,int reg)230*4882a593Smuzhiyun static inline unsigned int snd_vx_inl(struct vx_core *chip, int reg)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	return chip->ops->in32(chip, reg);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
snd_vx_outb(struct vx_core * chip,int reg,unsigned char val)235*4882a593Smuzhiyun static inline void snd_vx_outb(struct vx_core *chip, int reg, unsigned char val)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	chip->ops->out8(chip, reg, val);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
snd_vx_outl(struct vx_core * chip,int reg,unsigned int val)240*4882a593Smuzhiyun static inline void snd_vx_outl(struct vx_core *chip, int reg, unsigned int val)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	chip->ops->out32(chip, reg, val);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define vx_inb(chip,reg)	snd_vx_inb(chip, VX_##reg)
246*4882a593Smuzhiyun #define vx_outb(chip,reg,val)	snd_vx_outb(chip, VX_##reg,val)
247*4882a593Smuzhiyun #define vx_inl(chip,reg)	snd_vx_inl(chip, VX_##reg)
248*4882a593Smuzhiyun #define vx_outl(chip,reg,val)	snd_vx_outl(chip, VX_##reg,val)
249*4882a593Smuzhiyun 
vx_reset_dsp(struct vx_core * chip)250*4882a593Smuzhiyun static inline void vx_reset_dsp(struct vx_core *chip)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	chip->ops->reset_dsp(chip);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun int vx_send_msg(struct vx_core *chip, struct vx_rmh *rmh);
256*4882a593Smuzhiyun int vx_send_msg_nolock(struct vx_core *chip, struct vx_rmh *rmh);
257*4882a593Smuzhiyun int vx_send_rih(struct vx_core *chip, int cmd);
258*4882a593Smuzhiyun int vx_send_rih_nolock(struct vx_core *chip, int cmd);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun void vx_reset_codec(struct vx_core *chip, int cold_reset);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * check the bit on the specified register
264*4882a593Smuzhiyun  * returns zero if a bit matches, or a negative error code.
265*4882a593Smuzhiyun  * exported for vxpocket driver
266*4882a593Smuzhiyun  */
267*4882a593Smuzhiyun int snd_vx_check_reg_bit(struct vx_core *chip, int reg, int mask, int bit, int time);
268*4882a593Smuzhiyun #define vx_check_isr(chip,mask,bit,time) snd_vx_check_reg_bit(chip, VX_ISR, mask, bit, time)
269*4882a593Smuzhiyun #define vx_wait_isr_bit(chip,bit) vx_check_isr(chip, bit, bit, 200)
270*4882a593Smuzhiyun #define vx_wait_for_rx_full(chip) vx_wait_isr_bit(chip, ISR_RX_FULL)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  * pseudo-DMA transfer
275*4882a593Smuzhiyun  */
vx_pseudo_dma_write(struct vx_core * chip,struct snd_pcm_runtime * runtime,struct vx_pipe * pipe,int count)276*4882a593Smuzhiyun static inline void vx_pseudo_dma_write(struct vx_core *chip, struct snd_pcm_runtime *runtime,
277*4882a593Smuzhiyun 				       struct vx_pipe *pipe, int count)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	chip->ops->dma_write(chip, runtime, pipe, count);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
vx_pseudo_dma_read(struct vx_core * chip,struct snd_pcm_runtime * runtime,struct vx_pipe * pipe,int count)282*4882a593Smuzhiyun static inline void vx_pseudo_dma_read(struct vx_core *chip, struct snd_pcm_runtime *runtime,
283*4882a593Smuzhiyun 				      struct vx_pipe *pipe, int count)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	chip->ops->dma_read(chip, runtime, pipe, count);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* error with hardware code,
291*4882a593Smuzhiyun  * the return value is -(VX_ERR_MASK | actual-hw-error-code)
292*4882a593Smuzhiyun  */
293*4882a593Smuzhiyun #define VX_ERR_MASK	0x1000000
294*4882a593Smuzhiyun #define vx_get_error(err)	(-(err) & ~VX_ERR_MASK)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun  * pcm stuff
299*4882a593Smuzhiyun  */
300*4882a593Smuzhiyun int snd_vx_pcm_new(struct vx_core *chip);
301*4882a593Smuzhiyun void vx_pcm_update_intr(struct vx_core *chip, unsigned int events);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * mixer stuff
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun int snd_vx_mixer_new(struct vx_core *chip);
307*4882a593Smuzhiyun void vx_toggle_dac_mute(struct vx_core *chip, int mute);
308*4882a593Smuzhiyun int vx_sync_audio_source(struct vx_core *chip);
309*4882a593Smuzhiyun int vx_set_monitor_level(struct vx_core *chip, int audio, int level, int active);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun  * IEC958 & clock stuff
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun void vx_set_iec958_status(struct vx_core *chip, unsigned int bits);
315*4882a593Smuzhiyun int vx_set_clock(struct vx_core *chip, unsigned int freq);
316*4882a593Smuzhiyun void vx_set_internal_clock(struct vx_core *chip, unsigned int freq);
317*4882a593Smuzhiyun int vx_change_frequency(struct vx_core *chip);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * PM
322*4882a593Smuzhiyun  */
323*4882a593Smuzhiyun int snd_vx_suspend(struct vx_core *card);
324*4882a593Smuzhiyun int snd_vx_resume(struct vx_core *card);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  * hardware constants
328*4882a593Smuzhiyun  */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define vx_has_new_dsp(chip)	((chip)->type != VX_TYPE_BOARD)
331*4882a593Smuzhiyun #define vx_is_pcmcia(chip)	((chip)->type >= VX_TYPE_VXPOCKET)
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* audio input source */
334*4882a593Smuzhiyun enum {
335*4882a593Smuzhiyun 	VX_AUDIO_SRC_DIGITAL,
336*4882a593Smuzhiyun 	VX_AUDIO_SRC_LINE,
337*4882a593Smuzhiyun 	VX_AUDIO_SRC_MIC
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* clock source */
341*4882a593Smuzhiyun enum {
342*4882a593Smuzhiyun 	INTERNAL_QUARTZ,
343*4882a593Smuzhiyun 	UER_SYNC
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* clock mode */
347*4882a593Smuzhiyun enum {
348*4882a593Smuzhiyun 	VX_CLOCK_MODE_AUTO,	/* depending on the current audio source */
349*4882a593Smuzhiyun 	VX_CLOCK_MODE_INTERNAL,	/* fixed to internal quartz */
350*4882a593Smuzhiyun 	VX_CLOCK_MODE_EXTERNAL	/* fixed to UER sync */
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* SPDIF/UER type */
354*4882a593Smuzhiyun enum {
355*4882a593Smuzhiyun 	VX_UER_MODE_CONSUMER,
356*4882a593Smuzhiyun 	VX_UER_MODE_PROFESSIONAL,
357*4882a593Smuzhiyun 	VX_UER_MODE_NOT_PRESENT,
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /* register indices */
361*4882a593Smuzhiyun enum {
362*4882a593Smuzhiyun 	VX_ICR,
363*4882a593Smuzhiyun 	VX_CVR,
364*4882a593Smuzhiyun 	VX_ISR,
365*4882a593Smuzhiyun 	VX_IVR,
366*4882a593Smuzhiyun 	VX_RXH,
367*4882a593Smuzhiyun 	VX_TXH = VX_RXH,
368*4882a593Smuzhiyun 	VX_RXM,
369*4882a593Smuzhiyun 	VX_TXM = VX_RXM,
370*4882a593Smuzhiyun 	VX_RXL,
371*4882a593Smuzhiyun 	VX_TXL = VX_RXL,
372*4882a593Smuzhiyun 	VX_DMA,
373*4882a593Smuzhiyun 	VX_CDSP,
374*4882a593Smuzhiyun 	VX_RFREQ,
375*4882a593Smuzhiyun 	VX_RUER_V2,
376*4882a593Smuzhiyun 	VX_GAIN,
377*4882a593Smuzhiyun 	VX_DATA = VX_GAIN,
378*4882a593Smuzhiyun 	VX_MEMIRQ,
379*4882a593Smuzhiyun 	VX_ACQ,
380*4882a593Smuzhiyun 	VX_BIT0,
381*4882a593Smuzhiyun 	VX_BIT1,
382*4882a593Smuzhiyun 	VX_MIC0,
383*4882a593Smuzhiyun 	VX_MIC1,
384*4882a593Smuzhiyun 	VX_MIC2,
385*4882a593Smuzhiyun 	VX_MIC3,
386*4882a593Smuzhiyun 	VX_PLX0,
387*4882a593Smuzhiyun 	VX_PLX1,
388*4882a593Smuzhiyun 	VX_PLX2,
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	VX_LOFREQ,  // V2: ACQ, VP: RFREQ
391*4882a593Smuzhiyun 	VX_HIFREQ,  // V2: BIT0, VP: RUER_V2
392*4882a593Smuzhiyun 	VX_CSUER,   // V2: BIT1, VP: BIT0
393*4882a593Smuzhiyun 	VX_RUER,    // V2: RUER_V2, VP: BIT1
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	VX_REG_MAX,
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* aliases for VX board */
398*4882a593Smuzhiyun 	VX_RESET_DMA = VX_ISR,
399*4882a593Smuzhiyun 	VX_CFG = VX_RFREQ,
400*4882a593Smuzhiyun 	VX_STATUS = VX_MEMIRQ,
401*4882a593Smuzhiyun 	VX_SELMIC = VX_MIC0,
402*4882a593Smuzhiyun 	VX_COMPOT = VX_MIC1,
403*4882a593Smuzhiyun 	VX_SCOMPR = VX_MIC2,
404*4882a593Smuzhiyun 	VX_GLIMIT = VX_MIC3,
405*4882a593Smuzhiyun 	VX_INTCSR = VX_PLX0,
406*4882a593Smuzhiyun 	VX_CNTRL = VX_PLX1,
407*4882a593Smuzhiyun 	VX_GPIOC = VX_PLX2,
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* aliases for VXPOCKET board */
410*4882a593Smuzhiyun 	VX_MICRO = VX_MEMIRQ,
411*4882a593Smuzhiyun 	VX_CODEC2 = VX_MEMIRQ,
412*4882a593Smuzhiyun 	VX_DIALOG = VX_ACQ,
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /* RMH status type */
417*4882a593Smuzhiyun enum {
418*4882a593Smuzhiyun 	RMH_SSIZE_FIXED = 0,	/* status size given by the driver (in LgStat) */
419*4882a593Smuzhiyun 	RMH_SSIZE_ARG = 1,	/* status size given in the LSB byte */
420*4882a593Smuzhiyun 	RMH_SSIZE_MASK = 2,	/* status size given in bitmask */
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* bits for ICR register */
425*4882a593Smuzhiyun #define ICR_HF1		0x10
426*4882a593Smuzhiyun #define ICR_HF0		0x08
427*4882a593Smuzhiyun #define ICR_TREQ	0x02	/* Interrupt mode + HREQ set on for transfer (->DSP) request */
428*4882a593Smuzhiyun #define ICR_RREQ	0x01	/* Interrupt mode + RREQ set on for transfer (->PC) request */
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* bits for CVR register */
431*4882a593Smuzhiyun #define CVR_HC		0x80
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /* bits for ISR register */
434*4882a593Smuzhiyun #define ISR_HF3		0x10
435*4882a593Smuzhiyun #define ISR_HF2		0x08
436*4882a593Smuzhiyun #define ISR_CHK		0x10
437*4882a593Smuzhiyun #define ISR_ERR		0x08
438*4882a593Smuzhiyun #define ISR_TX_READY	0x04
439*4882a593Smuzhiyun #define ISR_TX_EMPTY	0x02
440*4882a593Smuzhiyun #define ISR_RX_FULL	0x01
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* Constants used to access the DATA register */
443*4882a593Smuzhiyun #define VX_DATA_CODEC_MASK	0x80
444*4882a593Smuzhiyun #define VX_DATA_XICOR_MASK	0x80
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* Constants used to access the CSUER register (both for VX2 and VXP) */
447*4882a593Smuzhiyun #define VX_SUER_FREQ_MASK		0x0c
448*4882a593Smuzhiyun #define VX_SUER_FREQ_32KHz_MASK		0x0c
449*4882a593Smuzhiyun #define VX_SUER_FREQ_44KHz_MASK		0x00
450*4882a593Smuzhiyun #define VX_SUER_FREQ_48KHz_MASK		0x04
451*4882a593Smuzhiyun #define VX_SUER_DATA_PRESENT_MASK	0x02
452*4882a593Smuzhiyun #define VX_SUER_CLOCK_PRESENT_MASK	0x01
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define VX_CUER_HH_BITC_SEL_MASK	0x08
455*4882a593Smuzhiyun #define VX_CUER_MH_BITC_SEL_MASK	0x04
456*4882a593Smuzhiyun #define VX_CUER_ML_BITC_SEL_MASK	0x02
457*4882a593Smuzhiyun #define VX_CUER_LL_BITC_SEL_MASK	0x01
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define XX_UER_CBITS_OFFSET_MASK	0x1f
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* bits for audio_info */
463*4882a593Smuzhiyun #define VX_AUDIO_INFO_REAL_TIME	(1<<0)	/* real-time processing available */
464*4882a593Smuzhiyun #define VX_AUDIO_INFO_OFFLINE	(1<<1)	/* offline processing available */
465*4882a593Smuzhiyun #define VX_AUDIO_INFO_MPEG1	(1<<5)
466*4882a593Smuzhiyun #define VX_AUDIO_INFO_MPEG2	(1<<6)
467*4882a593Smuzhiyun #define VX_AUDIO_INFO_LINEAR_8	(1<<7)
468*4882a593Smuzhiyun #define VX_AUDIO_INFO_LINEAR_16	(1<<8)
469*4882a593Smuzhiyun #define VX_AUDIO_INFO_LINEAR_24	(1<<9)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* DSP Interrupt Request values */
472*4882a593Smuzhiyun #define VXP_IRQ_OFFSET		0x40 /* add 0x40 offset for vxpocket and vx222/v2 */
473*4882a593Smuzhiyun /* call with vx_send_irq_dsp() */
474*4882a593Smuzhiyun #define IRQ_MESS_WRITE_END          0x30
475*4882a593Smuzhiyun #define IRQ_MESS_WRITE_NEXT         0x32
476*4882a593Smuzhiyun #define IRQ_MESS_READ_NEXT          0x34
477*4882a593Smuzhiyun #define IRQ_MESS_READ_END           0x36
478*4882a593Smuzhiyun #define IRQ_MESSAGE                 0x38
479*4882a593Smuzhiyun #define IRQ_RESET_CHK               0x3A
480*4882a593Smuzhiyun #define IRQ_CONNECT_STREAM_NEXT     0x26
481*4882a593Smuzhiyun #define IRQ_CONNECT_STREAM_END      0x28
482*4882a593Smuzhiyun #define IRQ_PAUSE_START_CONNECT     0x2A
483*4882a593Smuzhiyun #define IRQ_END_CONNECTION          0x2C
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /* Is there async. events pending ( IT Source Test ) */
486*4882a593Smuzhiyun #define ASYNC_EVENTS_PENDING            0x008000
487*4882a593Smuzhiyun #define HBUFFER_EVENTS_PENDING          0x004000   // Not always accurate
488*4882a593Smuzhiyun #define NOTIF_EVENTS_PENDING            0x002000
489*4882a593Smuzhiyun #define TIME_CODE_EVENT_PENDING         0x001000
490*4882a593Smuzhiyun #define FREQUENCY_CHANGE_EVENT_PENDING  0x000800
491*4882a593Smuzhiyun #define END_OF_BUFFER_EVENTS_PENDING    0x000400
492*4882a593Smuzhiyun #define FATAL_DSP_ERROR                 0xff0000
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* Stream Format Header Defines */
495*4882a593Smuzhiyun #define HEADER_FMT_BASE			0xFED00000
496*4882a593Smuzhiyun #define HEADER_FMT_MONO			0x000000C0
497*4882a593Smuzhiyun #define HEADER_FMT_INTEL		0x00008000
498*4882a593Smuzhiyun #define HEADER_FMT_16BITS		0x00002000
499*4882a593Smuzhiyun #define HEADER_FMT_24BITS		0x00004000
500*4882a593Smuzhiyun #define HEADER_FMT_UPTO11		0x00000200	/* frequency is less or equ. to 11k.*/
501*4882a593Smuzhiyun #define HEADER_FMT_UPTO32		0x00000100	/* frequency is over 11k and less then 32k.*/
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* Constants used to access the Codec */
504*4882a593Smuzhiyun #define XX_CODEC_SELECTOR               0x20
505*4882a593Smuzhiyun /* codec commands */
506*4882a593Smuzhiyun #define XX_CODEC_ADC_CONTROL_REGISTER   0x01
507*4882a593Smuzhiyun #define XX_CODEC_DAC_CONTROL_REGISTER   0x02
508*4882a593Smuzhiyun #define XX_CODEC_LEVEL_LEFT_REGISTER    0x03
509*4882a593Smuzhiyun #define XX_CODEC_LEVEL_RIGHT_REGISTER   0x04
510*4882a593Smuzhiyun #define XX_CODEC_PORT_MODE_REGISTER     0x05
511*4882a593Smuzhiyun #define XX_CODEC_STATUS_REPORT_REGISTER 0x06
512*4882a593Smuzhiyun #define XX_CODEC_CLOCK_CONTROL_REGISTER 0x07
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun  * Audio-level control values
516*4882a593Smuzhiyun  */
517*4882a593Smuzhiyun #define CVAL_M110DB		0x000	/* -110dB */
518*4882a593Smuzhiyun #define CVAL_M99DB		0x02C
519*4882a593Smuzhiyun #define CVAL_M21DB		0x163
520*4882a593Smuzhiyun #define CVAL_M18DB		0x16F
521*4882a593Smuzhiyun #define CVAL_M10DB		0x18F
522*4882a593Smuzhiyun #define CVAL_0DB		0x1B7
523*4882a593Smuzhiyun #define CVAL_18DB		0x1FF	/* +18dB */
524*4882a593Smuzhiyun #define CVAL_MAX		0x1FF
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #define AUDIO_IO_HAS_MUTE_LEVEL			0x400000
527*4882a593Smuzhiyun #define AUDIO_IO_HAS_MUTE_MONITORING_1		0x200000
528*4882a593Smuzhiyun #define AUDIO_IO_HAS_MUTE_MONITORING_2		0x100000
529*4882a593Smuzhiyun #define VALID_AUDIO_IO_DIGITAL_LEVEL		0x01
530*4882a593Smuzhiyun #define VALID_AUDIO_IO_MONITORING_LEVEL		0x02
531*4882a593Smuzhiyun #define VALID_AUDIO_IO_MUTE_LEVEL		0x04
532*4882a593Smuzhiyun #define VALID_AUDIO_IO_MUTE_MONITORING_1	0x08
533*4882a593Smuzhiyun #define VALID_AUDIO_IO_MUTE_MONITORING_2	0x10
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #endif /* __SOUND_VX_COMMON_H */
537