1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * HD-audio core stuff
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __SOUND_HDAUDIO_H
7*4882a593Smuzhiyun #define __SOUND_HDAUDIO_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/timecounter.h>
14*4882a593Smuzhiyun #include <sound/core.h>
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/memalloc.h>
17*4882a593Smuzhiyun #include <sound/hda_verbs.h>
18*4882a593Smuzhiyun #include <drm/i915_component.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* codec node id */
21*4882a593Smuzhiyun typedef u16 hda_nid_t;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct hdac_bus;
24*4882a593Smuzhiyun struct hdac_stream;
25*4882a593Smuzhiyun struct hdac_device;
26*4882a593Smuzhiyun struct hdac_driver;
27*4882a593Smuzhiyun struct hdac_widget_tree;
28*4882a593Smuzhiyun struct hda_device_id;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * exported bus type
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun extern struct bus_type snd_hda_bus_type;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * generic arrays
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun struct snd_array {
39*4882a593Smuzhiyun unsigned int used;
40*4882a593Smuzhiyun unsigned int alloced;
41*4882a593Smuzhiyun unsigned int elem_size;
42*4882a593Smuzhiyun unsigned int alloc_align;
43*4882a593Smuzhiyun void *list;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * HD-audio codec base device
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun struct hdac_device {
50*4882a593Smuzhiyun struct device dev;
51*4882a593Smuzhiyun int type;
52*4882a593Smuzhiyun struct hdac_bus *bus;
53*4882a593Smuzhiyun unsigned int addr; /* codec address */
54*4882a593Smuzhiyun struct list_head list; /* list point for bus codec_list */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun hda_nid_t afg; /* AFG node id */
57*4882a593Smuzhiyun hda_nid_t mfg; /* MFG node id */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* ids */
60*4882a593Smuzhiyun unsigned int vendor_id;
61*4882a593Smuzhiyun unsigned int subsystem_id;
62*4882a593Smuzhiyun unsigned int revision_id;
63*4882a593Smuzhiyun unsigned int afg_function_id;
64*4882a593Smuzhiyun unsigned int mfg_function_id;
65*4882a593Smuzhiyun unsigned int afg_unsol:1;
66*4882a593Smuzhiyun unsigned int mfg_unsol:1;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun unsigned int power_caps; /* FG power caps */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun const char *vendor_name; /* codec vendor name */
71*4882a593Smuzhiyun const char *chip_name; /* codec chip name */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* verb exec op override */
74*4882a593Smuzhiyun int (*exec_verb)(struct hdac_device *dev, unsigned int cmd,
75*4882a593Smuzhiyun unsigned int flags, unsigned int *res);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* widgets */
78*4882a593Smuzhiyun unsigned int num_nodes;
79*4882a593Smuzhiyun hda_nid_t start_nid, end_nid;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* misc flags */
82*4882a593Smuzhiyun atomic_t in_pm; /* suspend/resume being performed */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* sysfs */
85*4882a593Smuzhiyun struct mutex widget_lock;
86*4882a593Smuzhiyun struct hdac_widget_tree *widgets;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* regmap */
89*4882a593Smuzhiyun struct regmap *regmap;
90*4882a593Smuzhiyun struct mutex regmap_lock;
91*4882a593Smuzhiyun struct snd_array vendor_verbs;
92*4882a593Smuzhiyun bool lazy_cache:1; /* don't wake up for writes */
93*4882a593Smuzhiyun bool caps_overwriting:1; /* caps overwrite being in process */
94*4882a593Smuzhiyun bool cache_coef:1; /* cache COEF read/write too */
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* device/driver type used for matching */
98*4882a593Smuzhiyun enum {
99*4882a593Smuzhiyun HDA_DEV_CORE,
100*4882a593Smuzhiyun HDA_DEV_LEGACY,
101*4882a593Smuzhiyun HDA_DEV_ASOC,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun enum {
105*4882a593Smuzhiyun SND_SKL_PCI_BIND_AUTO, /* automatic selection based on pci class */
106*4882a593Smuzhiyun SND_SKL_PCI_BIND_LEGACY,/* bind only with legacy driver */
107*4882a593Smuzhiyun SND_SKL_PCI_BIND_ASOC /* bind only with ASoC driver */
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* direction */
111*4882a593Smuzhiyun enum {
112*4882a593Smuzhiyun HDA_INPUT, HDA_OUTPUT
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define dev_to_hdac_dev(_dev) container_of(_dev, struct hdac_device, dev)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun int snd_hdac_device_init(struct hdac_device *dev, struct hdac_bus *bus,
118*4882a593Smuzhiyun const char *name, unsigned int addr);
119*4882a593Smuzhiyun void snd_hdac_device_exit(struct hdac_device *dev);
120*4882a593Smuzhiyun int snd_hdac_device_register(struct hdac_device *codec);
121*4882a593Smuzhiyun void snd_hdac_device_unregister(struct hdac_device *codec);
122*4882a593Smuzhiyun int snd_hdac_device_set_chip_name(struct hdac_device *codec, const char *name);
123*4882a593Smuzhiyun int snd_hdac_codec_modalias(struct hdac_device *hdac, char *buf, size_t size);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun int snd_hdac_refresh_widgets(struct hdac_device *codec);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun int snd_hdac_read(struct hdac_device *codec, hda_nid_t nid,
128*4882a593Smuzhiyun unsigned int verb, unsigned int parm, unsigned int *res);
129*4882a593Smuzhiyun int _snd_hdac_read_parm(struct hdac_device *codec, hda_nid_t nid, int parm,
130*4882a593Smuzhiyun unsigned int *res);
131*4882a593Smuzhiyun int snd_hdac_read_parm_uncached(struct hdac_device *codec, hda_nid_t nid,
132*4882a593Smuzhiyun int parm);
133*4882a593Smuzhiyun int snd_hdac_override_parm(struct hdac_device *codec, hda_nid_t nid,
134*4882a593Smuzhiyun unsigned int parm, unsigned int val);
135*4882a593Smuzhiyun int snd_hdac_get_connections(struct hdac_device *codec, hda_nid_t nid,
136*4882a593Smuzhiyun hda_nid_t *conn_list, int max_conns);
137*4882a593Smuzhiyun int snd_hdac_get_sub_nodes(struct hdac_device *codec, hda_nid_t nid,
138*4882a593Smuzhiyun hda_nid_t *start_id);
139*4882a593Smuzhiyun unsigned int snd_hdac_calc_stream_format(unsigned int rate,
140*4882a593Smuzhiyun unsigned int channels,
141*4882a593Smuzhiyun snd_pcm_format_t format,
142*4882a593Smuzhiyun unsigned int maxbps,
143*4882a593Smuzhiyun unsigned short spdif_ctls);
144*4882a593Smuzhiyun int snd_hdac_query_supported_pcm(struct hdac_device *codec, hda_nid_t nid,
145*4882a593Smuzhiyun u32 *ratesp, u64 *formatsp, unsigned int *bpsp);
146*4882a593Smuzhiyun bool snd_hdac_is_supported_format(struct hdac_device *codec, hda_nid_t nid,
147*4882a593Smuzhiyun unsigned int format);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun int snd_hdac_codec_read(struct hdac_device *hdac, hda_nid_t nid,
150*4882a593Smuzhiyun int flags, unsigned int verb, unsigned int parm);
151*4882a593Smuzhiyun int snd_hdac_codec_write(struct hdac_device *hdac, hda_nid_t nid,
152*4882a593Smuzhiyun int flags, unsigned int verb, unsigned int parm);
153*4882a593Smuzhiyun bool snd_hdac_check_power_state(struct hdac_device *hdac,
154*4882a593Smuzhiyun hda_nid_t nid, unsigned int target_state);
155*4882a593Smuzhiyun unsigned int snd_hdac_sync_power_state(struct hdac_device *hdac,
156*4882a593Smuzhiyun hda_nid_t nid, unsigned int target_state);
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun * snd_hdac_read_parm - read a codec parameter
159*4882a593Smuzhiyun * @codec: the codec object
160*4882a593Smuzhiyun * @nid: NID to read a parameter
161*4882a593Smuzhiyun * @parm: parameter to read
162*4882a593Smuzhiyun *
163*4882a593Smuzhiyun * Returns -1 for error. If you need to distinguish the error more
164*4882a593Smuzhiyun * strictly, use _snd_hdac_read_parm() directly.
165*4882a593Smuzhiyun */
snd_hdac_read_parm(struct hdac_device * codec,hda_nid_t nid,int parm)166*4882a593Smuzhiyun static inline int snd_hdac_read_parm(struct hdac_device *codec, hda_nid_t nid,
167*4882a593Smuzhiyun int parm)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun unsigned int val;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return _snd_hdac_read_parm(codec, nid, parm, &val) < 0 ? -1 : val;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #ifdef CONFIG_PM
175*4882a593Smuzhiyun int snd_hdac_power_up(struct hdac_device *codec);
176*4882a593Smuzhiyun int snd_hdac_power_down(struct hdac_device *codec);
177*4882a593Smuzhiyun int snd_hdac_power_up_pm(struct hdac_device *codec);
178*4882a593Smuzhiyun int snd_hdac_power_down_pm(struct hdac_device *codec);
179*4882a593Smuzhiyun int snd_hdac_keep_power_up(struct hdac_device *codec);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* call this at entering into suspend/resume callbacks in codec driver */
snd_hdac_enter_pm(struct hdac_device * codec)182*4882a593Smuzhiyun static inline void snd_hdac_enter_pm(struct hdac_device *codec)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun atomic_inc(&codec->in_pm);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* call this at leaving from suspend/resume callbacks in codec driver */
snd_hdac_leave_pm(struct hdac_device * codec)188*4882a593Smuzhiyun static inline void snd_hdac_leave_pm(struct hdac_device *codec)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun atomic_dec(&codec->in_pm);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
snd_hdac_is_in_pm(struct hdac_device * codec)193*4882a593Smuzhiyun static inline bool snd_hdac_is_in_pm(struct hdac_device *codec)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return atomic_read(&codec->in_pm);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
snd_hdac_is_power_on(struct hdac_device * codec)198*4882a593Smuzhiyun static inline bool snd_hdac_is_power_on(struct hdac_device *codec)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return !pm_runtime_suspended(&codec->dev);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun #else
snd_hdac_power_up(struct hdac_device * codec)203*4882a593Smuzhiyun static inline int snd_hdac_power_up(struct hdac_device *codec) { return 0; }
snd_hdac_power_down(struct hdac_device * codec)204*4882a593Smuzhiyun static inline int snd_hdac_power_down(struct hdac_device *codec) { return 0; }
snd_hdac_power_up_pm(struct hdac_device * codec)205*4882a593Smuzhiyun static inline int snd_hdac_power_up_pm(struct hdac_device *codec) { return 0; }
snd_hdac_power_down_pm(struct hdac_device * codec)206*4882a593Smuzhiyun static inline int snd_hdac_power_down_pm(struct hdac_device *codec) { return 0; }
snd_hdac_keep_power_up(struct hdac_device * codec)207*4882a593Smuzhiyun static inline int snd_hdac_keep_power_up(struct hdac_device *codec) { return 0; }
snd_hdac_enter_pm(struct hdac_device * codec)208*4882a593Smuzhiyun static inline void snd_hdac_enter_pm(struct hdac_device *codec) {}
snd_hdac_leave_pm(struct hdac_device * codec)209*4882a593Smuzhiyun static inline void snd_hdac_leave_pm(struct hdac_device *codec) {}
snd_hdac_is_in_pm(struct hdac_device * codec)210*4882a593Smuzhiyun static inline bool snd_hdac_is_in_pm(struct hdac_device *codec) { return false; }
snd_hdac_is_power_on(struct hdac_device * codec)211*4882a593Smuzhiyun static inline bool snd_hdac_is_power_on(struct hdac_device *codec) { return true; }
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * HD-audio codec base driver
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun struct hdac_driver {
218*4882a593Smuzhiyun struct device_driver driver;
219*4882a593Smuzhiyun int type;
220*4882a593Smuzhiyun const struct hda_device_id *id_table;
221*4882a593Smuzhiyun int (*match)(struct hdac_device *dev, struct hdac_driver *drv);
222*4882a593Smuzhiyun void (*unsol_event)(struct hdac_device *dev, unsigned int event);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* fields used by ext bus APIs */
225*4882a593Smuzhiyun int (*probe)(struct hdac_device *dev);
226*4882a593Smuzhiyun int (*remove)(struct hdac_device *dev);
227*4882a593Smuzhiyun void (*shutdown)(struct hdac_device *dev);
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define drv_to_hdac_driver(_drv) container_of(_drv, struct hdac_driver, driver)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun const struct hda_device_id *
233*4882a593Smuzhiyun hdac_get_device_id(struct hdac_device *hdev, struct hdac_driver *drv);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * Bus verb operators
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun struct hdac_bus_ops {
239*4882a593Smuzhiyun /* send a single command */
240*4882a593Smuzhiyun int (*command)(struct hdac_bus *bus, unsigned int cmd);
241*4882a593Smuzhiyun /* get a response from the last command */
242*4882a593Smuzhiyun int (*get_response)(struct hdac_bus *bus, unsigned int addr,
243*4882a593Smuzhiyun unsigned int *res);
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * ops used for ASoC HDA codec drivers
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun struct hdac_ext_bus_ops {
250*4882a593Smuzhiyun int (*hdev_attach)(struct hdac_device *hdev);
251*4882a593Smuzhiyun int (*hdev_detach)(struct hdac_device *hdev);
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define HDA_UNSOL_QUEUE_SIZE 64
255*4882a593Smuzhiyun #define HDA_MAX_CODECS 8 /* limit by controller side */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * CORB/RIRB
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun * Each CORB entry is 4byte, RIRB is 8byte
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun struct hdac_rb {
263*4882a593Smuzhiyun __le32 *buf; /* virtual address of CORB/RIRB buffer */
264*4882a593Smuzhiyun dma_addr_t addr; /* physical address of CORB/RIRB buffer */
265*4882a593Smuzhiyun unsigned short rp, wp; /* RIRB read/write pointers */
266*4882a593Smuzhiyun int cmds[HDA_MAX_CODECS]; /* number of pending requests */
267*4882a593Smuzhiyun u32 res[HDA_MAX_CODECS]; /* last read value */
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * HD-audio bus base driver
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * @ppcap: pp capabilities pointer
274*4882a593Smuzhiyun * @spbcap: SPIB capabilities pointer
275*4882a593Smuzhiyun * @mlcap: MultiLink capabilities pointer
276*4882a593Smuzhiyun * @gtscap: gts capabilities pointer
277*4882a593Smuzhiyun * @drsmcap: dma resume capabilities pointer
278*4882a593Smuzhiyun * @num_streams: streams supported
279*4882a593Smuzhiyun * @idx: HDA link index
280*4882a593Smuzhiyun * @hlink_list: link list of HDA links
281*4882a593Smuzhiyun * @lock: lock for link and display power mgmt
282*4882a593Smuzhiyun * @cmd_dma_state: state of cmd DMAs: CORB and RIRB
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun struct hdac_bus {
285*4882a593Smuzhiyun struct device *dev;
286*4882a593Smuzhiyun const struct hdac_bus_ops *ops;
287*4882a593Smuzhiyun const struct hdac_ext_bus_ops *ext_ops;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* h/w resources */
290*4882a593Smuzhiyun unsigned long addr;
291*4882a593Smuzhiyun void __iomem *remap_addr;
292*4882a593Smuzhiyun int irq;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun void __iomem *ppcap;
295*4882a593Smuzhiyun void __iomem *spbcap;
296*4882a593Smuzhiyun void __iomem *mlcap;
297*4882a593Smuzhiyun void __iomem *gtscap;
298*4882a593Smuzhiyun void __iomem *drsmcap;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* codec linked list */
301*4882a593Smuzhiyun struct list_head codec_list;
302*4882a593Smuzhiyun unsigned int num_codecs;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* link caddr -> codec */
305*4882a593Smuzhiyun struct hdac_device *caddr_tbl[HDA_MAX_CODEC_ADDRESS + 1];
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* unsolicited event queue */
308*4882a593Smuzhiyun u32 unsol_queue[HDA_UNSOL_QUEUE_SIZE * 2]; /* ring buffer */
309*4882a593Smuzhiyun unsigned int unsol_rp, unsol_wp;
310*4882a593Smuzhiyun struct work_struct unsol_work;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* bit flags of detected codecs */
313*4882a593Smuzhiyun unsigned long codec_mask;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* bit flags of powered codecs */
316*4882a593Smuzhiyun unsigned long codec_powered;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* CORB/RIRB */
319*4882a593Smuzhiyun struct hdac_rb corb;
320*4882a593Smuzhiyun struct hdac_rb rirb;
321*4882a593Smuzhiyun unsigned int last_cmd[HDA_MAX_CODECS]; /* last sent command */
322*4882a593Smuzhiyun wait_queue_head_t rirb_wq;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* CORB/RIRB and position buffers */
325*4882a593Smuzhiyun struct snd_dma_buffer rb;
326*4882a593Smuzhiyun struct snd_dma_buffer posbuf;
327*4882a593Smuzhiyun int dma_type; /* SNDRV_DMA_TYPE_XXX for CORB/RIRB */
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* hdac_stream linked list */
330*4882a593Smuzhiyun struct list_head stream_list;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* operation state */
333*4882a593Smuzhiyun bool chip_init:1; /* h/w initialized */
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* behavior flags */
336*4882a593Smuzhiyun bool aligned_mmio:1; /* aligned MMIO access */
337*4882a593Smuzhiyun bool sync_write:1; /* sync after verb write */
338*4882a593Smuzhiyun bool use_posbuf:1; /* use position buffer */
339*4882a593Smuzhiyun bool snoop:1; /* enable snooping */
340*4882a593Smuzhiyun bool align_bdle_4k:1; /* BDLE align 4K boundary */
341*4882a593Smuzhiyun bool reverse_assign:1; /* assign devices in reverse order */
342*4882a593Smuzhiyun bool corbrp_self_clear:1; /* CORBRP clears itself after reset */
343*4882a593Smuzhiyun bool polling_mode:1;
344*4882a593Smuzhiyun bool needs_damn_long_delay:1;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun int poll_count;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun int bdl_pos_adj; /* BDL position adjustment */
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* delay time in us for dma stop */
351*4882a593Smuzhiyun unsigned int dma_stop_delay;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* locks */
354*4882a593Smuzhiyun spinlock_t reg_lock;
355*4882a593Smuzhiyun struct mutex cmd_mutex;
356*4882a593Smuzhiyun struct mutex lock;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* DRM component interface */
359*4882a593Smuzhiyun struct drm_audio_component *audio_component;
360*4882a593Smuzhiyun long display_power_status;
361*4882a593Smuzhiyun unsigned long display_power_active;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* parameters required for enhanced capabilities */
364*4882a593Smuzhiyun int num_streams;
365*4882a593Smuzhiyun int idx;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* link management */
368*4882a593Smuzhiyun struct list_head hlink_list;
369*4882a593Smuzhiyun bool cmd_dma_state;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* factor used to derive STRIPE control value */
372*4882a593Smuzhiyun unsigned int sdo_limit;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun int snd_hdac_bus_init(struct hdac_bus *bus, struct device *dev,
376*4882a593Smuzhiyun const struct hdac_bus_ops *ops);
377*4882a593Smuzhiyun void snd_hdac_bus_exit(struct hdac_bus *bus);
378*4882a593Smuzhiyun int snd_hdac_bus_exec_verb_unlocked(struct hdac_bus *bus, unsigned int addr,
379*4882a593Smuzhiyun unsigned int cmd, unsigned int *res);
380*4882a593Smuzhiyun
snd_hdac_codec_link_up(struct hdac_device * codec)381*4882a593Smuzhiyun static inline void snd_hdac_codec_link_up(struct hdac_device *codec)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun set_bit(codec->addr, &codec->bus->codec_powered);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
snd_hdac_codec_link_down(struct hdac_device * codec)386*4882a593Smuzhiyun static inline void snd_hdac_codec_link_down(struct hdac_device *codec)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun clear_bit(codec->addr, &codec->bus->codec_powered);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun int snd_hdac_bus_send_cmd(struct hdac_bus *bus, unsigned int val);
392*4882a593Smuzhiyun int snd_hdac_bus_get_response(struct hdac_bus *bus, unsigned int addr,
393*4882a593Smuzhiyun unsigned int *res);
394*4882a593Smuzhiyun int snd_hdac_bus_parse_capabilities(struct hdac_bus *bus);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun bool snd_hdac_bus_init_chip(struct hdac_bus *bus, bool full_reset);
397*4882a593Smuzhiyun void snd_hdac_bus_stop_chip(struct hdac_bus *bus);
398*4882a593Smuzhiyun void snd_hdac_bus_init_cmd_io(struct hdac_bus *bus);
399*4882a593Smuzhiyun void snd_hdac_bus_stop_cmd_io(struct hdac_bus *bus);
400*4882a593Smuzhiyun void snd_hdac_bus_enter_link_reset(struct hdac_bus *bus);
401*4882a593Smuzhiyun void snd_hdac_bus_exit_link_reset(struct hdac_bus *bus);
402*4882a593Smuzhiyun int snd_hdac_bus_reset_link(struct hdac_bus *bus, bool full_reset);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun void snd_hdac_bus_update_rirb(struct hdac_bus *bus);
405*4882a593Smuzhiyun int snd_hdac_bus_handle_stream_irq(struct hdac_bus *bus, unsigned int status,
406*4882a593Smuzhiyun void (*ack)(struct hdac_bus *,
407*4882a593Smuzhiyun struct hdac_stream *));
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun int snd_hdac_bus_alloc_stream_pages(struct hdac_bus *bus);
410*4882a593Smuzhiyun void snd_hdac_bus_free_stream_pages(struct hdac_bus *bus);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_ALIGNED_MMIO
413*4882a593Smuzhiyun unsigned int snd_hdac_aligned_read(void __iomem *addr, unsigned int mask);
414*4882a593Smuzhiyun void snd_hdac_aligned_write(unsigned int val, void __iomem *addr,
415*4882a593Smuzhiyun unsigned int mask);
416*4882a593Smuzhiyun #define snd_hdac_aligned_mmio(bus) (bus)->aligned_mmio
417*4882a593Smuzhiyun #else
418*4882a593Smuzhiyun #define snd_hdac_aligned_mmio(bus) false
419*4882a593Smuzhiyun #define snd_hdac_aligned_read(addr, mask) 0
420*4882a593Smuzhiyun #define snd_hdac_aligned_write(val, addr, mask) do {} while (0)
421*4882a593Smuzhiyun #endif
422*4882a593Smuzhiyun
snd_hdac_reg_writeb(struct hdac_bus * bus,void __iomem * addr,u8 val)423*4882a593Smuzhiyun static inline void snd_hdac_reg_writeb(struct hdac_bus *bus, void __iomem *addr,
424*4882a593Smuzhiyun u8 val)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun if (snd_hdac_aligned_mmio(bus))
427*4882a593Smuzhiyun snd_hdac_aligned_write(val, addr, 0xff);
428*4882a593Smuzhiyun else
429*4882a593Smuzhiyun writeb(val, addr);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
snd_hdac_reg_writew(struct hdac_bus * bus,void __iomem * addr,u16 val)432*4882a593Smuzhiyun static inline void snd_hdac_reg_writew(struct hdac_bus *bus, void __iomem *addr,
433*4882a593Smuzhiyun u16 val)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun if (snd_hdac_aligned_mmio(bus))
436*4882a593Smuzhiyun snd_hdac_aligned_write(val, addr, 0xffff);
437*4882a593Smuzhiyun else
438*4882a593Smuzhiyun writew(val, addr);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
snd_hdac_reg_readb(struct hdac_bus * bus,void __iomem * addr)441*4882a593Smuzhiyun static inline u8 snd_hdac_reg_readb(struct hdac_bus *bus, void __iomem *addr)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun return snd_hdac_aligned_mmio(bus) ?
444*4882a593Smuzhiyun snd_hdac_aligned_read(addr, 0xff) : readb(addr);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
snd_hdac_reg_readw(struct hdac_bus * bus,void __iomem * addr)447*4882a593Smuzhiyun static inline u16 snd_hdac_reg_readw(struct hdac_bus *bus, void __iomem *addr)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun return snd_hdac_aligned_mmio(bus) ?
450*4882a593Smuzhiyun snd_hdac_aligned_read(addr, 0xffff) : readw(addr);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define snd_hdac_reg_writel(bus, addr, val) writel(val, addr)
454*4882a593Smuzhiyun #define snd_hdac_reg_readl(bus, addr) readl(addr)
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun * macros for easy use
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun #define _snd_hdac_chip_writeb(chip, reg, value) \
460*4882a593Smuzhiyun snd_hdac_reg_writeb(chip, (chip)->remap_addr + (reg), value)
461*4882a593Smuzhiyun #define _snd_hdac_chip_readb(chip, reg) \
462*4882a593Smuzhiyun snd_hdac_reg_readb(chip, (chip)->remap_addr + (reg))
463*4882a593Smuzhiyun #define _snd_hdac_chip_writew(chip, reg, value) \
464*4882a593Smuzhiyun snd_hdac_reg_writew(chip, (chip)->remap_addr + (reg), value)
465*4882a593Smuzhiyun #define _snd_hdac_chip_readw(chip, reg) \
466*4882a593Smuzhiyun snd_hdac_reg_readw(chip, (chip)->remap_addr + (reg))
467*4882a593Smuzhiyun #define _snd_hdac_chip_writel(chip, reg, value) \
468*4882a593Smuzhiyun snd_hdac_reg_writel(chip, (chip)->remap_addr + (reg), value)
469*4882a593Smuzhiyun #define _snd_hdac_chip_readl(chip, reg) \
470*4882a593Smuzhiyun snd_hdac_reg_readl(chip, (chip)->remap_addr + (reg))
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* read/write a register, pass without AZX_REG_ prefix */
473*4882a593Smuzhiyun #define snd_hdac_chip_writel(chip, reg, value) \
474*4882a593Smuzhiyun _snd_hdac_chip_writel(chip, AZX_REG_ ## reg, value)
475*4882a593Smuzhiyun #define snd_hdac_chip_writew(chip, reg, value) \
476*4882a593Smuzhiyun _snd_hdac_chip_writew(chip, AZX_REG_ ## reg, value)
477*4882a593Smuzhiyun #define snd_hdac_chip_writeb(chip, reg, value) \
478*4882a593Smuzhiyun _snd_hdac_chip_writeb(chip, AZX_REG_ ## reg, value)
479*4882a593Smuzhiyun #define snd_hdac_chip_readl(chip, reg) \
480*4882a593Smuzhiyun _snd_hdac_chip_readl(chip, AZX_REG_ ## reg)
481*4882a593Smuzhiyun #define snd_hdac_chip_readw(chip, reg) \
482*4882a593Smuzhiyun _snd_hdac_chip_readw(chip, AZX_REG_ ## reg)
483*4882a593Smuzhiyun #define snd_hdac_chip_readb(chip, reg) \
484*4882a593Smuzhiyun _snd_hdac_chip_readb(chip, AZX_REG_ ## reg)
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* update a register, pass without AZX_REG_ prefix */
487*4882a593Smuzhiyun #define snd_hdac_chip_updatel(chip, reg, mask, val) \
488*4882a593Smuzhiyun snd_hdac_chip_writel(chip, reg, \
489*4882a593Smuzhiyun (snd_hdac_chip_readl(chip, reg) & ~(mask)) | (val))
490*4882a593Smuzhiyun #define snd_hdac_chip_updatew(chip, reg, mask, val) \
491*4882a593Smuzhiyun snd_hdac_chip_writew(chip, reg, \
492*4882a593Smuzhiyun (snd_hdac_chip_readw(chip, reg) & ~(mask)) | (val))
493*4882a593Smuzhiyun #define snd_hdac_chip_updateb(chip, reg, mask, val) \
494*4882a593Smuzhiyun snd_hdac_chip_writeb(chip, reg, \
495*4882a593Smuzhiyun (snd_hdac_chip_readb(chip, reg) & ~(mask)) | (val))
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * HD-audio stream
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun struct hdac_stream {
501*4882a593Smuzhiyun struct hdac_bus *bus;
502*4882a593Smuzhiyun struct snd_dma_buffer bdl; /* BDL buffer */
503*4882a593Smuzhiyun __le32 *posbuf; /* position buffer pointer */
504*4882a593Smuzhiyun int direction; /* playback / capture (SNDRV_PCM_STREAM_*) */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun unsigned int bufsize; /* size of the play buffer in bytes */
507*4882a593Smuzhiyun unsigned int period_bytes; /* size of the period in bytes */
508*4882a593Smuzhiyun unsigned int frags; /* number for period in the play buffer */
509*4882a593Smuzhiyun unsigned int fifo_size; /* FIFO size */
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun void __iomem *sd_addr; /* stream descriptor pointer */
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun u32 sd_int_sta_mask; /* stream int status mask */
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* pcm support */
516*4882a593Smuzhiyun struct snd_pcm_substream *substream; /* assigned substream,
517*4882a593Smuzhiyun * set in PCM open
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun struct snd_compr_stream *cstream;
520*4882a593Smuzhiyun unsigned int format_val; /* format value to be set in the
521*4882a593Smuzhiyun * controller and the codec
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun unsigned char stream_tag; /* assigned stream */
524*4882a593Smuzhiyun unsigned char index; /* stream index */
525*4882a593Smuzhiyun int assigned_key; /* last device# key assigned to */
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun bool opened:1;
528*4882a593Smuzhiyun bool running:1;
529*4882a593Smuzhiyun bool prepared:1;
530*4882a593Smuzhiyun bool no_period_wakeup:1;
531*4882a593Smuzhiyun bool locked:1;
532*4882a593Smuzhiyun bool stripe:1; /* apply stripe control */
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun u64 curr_pos;
535*4882a593Smuzhiyun /* timestamp */
536*4882a593Smuzhiyun unsigned long start_wallclk; /* start + minimum wallclk */
537*4882a593Smuzhiyun unsigned long period_wallclk; /* wallclk for period */
538*4882a593Smuzhiyun struct timecounter tc;
539*4882a593Smuzhiyun struct cyclecounter cc;
540*4882a593Smuzhiyun int delay_negative_threshold;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun struct list_head list;
543*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_DSP_LOADER
544*4882a593Smuzhiyun /* DSP access mutex */
545*4882a593Smuzhiyun struct mutex dsp_mutex;
546*4882a593Smuzhiyun #endif
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
550*4882a593Smuzhiyun int idx, int direction, int tag);
551*4882a593Smuzhiyun struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
552*4882a593Smuzhiyun struct snd_pcm_substream *substream);
553*4882a593Smuzhiyun void snd_hdac_stream_release(struct hdac_stream *azx_dev);
554*4882a593Smuzhiyun struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
555*4882a593Smuzhiyun int dir, int stream_tag);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun int snd_hdac_stream_setup(struct hdac_stream *azx_dev);
558*4882a593Smuzhiyun void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev);
559*4882a593Smuzhiyun int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev);
560*4882a593Smuzhiyun int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
561*4882a593Smuzhiyun unsigned int format_val);
562*4882a593Smuzhiyun void snd_hdac_stream_start(struct hdac_stream *azx_dev, bool fresh_start);
563*4882a593Smuzhiyun void snd_hdac_stream_clear(struct hdac_stream *azx_dev);
564*4882a593Smuzhiyun void snd_hdac_stream_stop(struct hdac_stream *azx_dev);
565*4882a593Smuzhiyun void snd_hdac_stream_reset(struct hdac_stream *azx_dev);
566*4882a593Smuzhiyun void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
567*4882a593Smuzhiyun unsigned int streams, unsigned int reg);
568*4882a593Smuzhiyun void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
569*4882a593Smuzhiyun unsigned int streams);
570*4882a593Smuzhiyun void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
571*4882a593Smuzhiyun unsigned int streams);
572*4882a593Smuzhiyun int snd_hdac_get_stream_stripe_ctl(struct hdac_bus *bus,
573*4882a593Smuzhiyun struct snd_pcm_substream *substream);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * macros for easy use
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun /* read/write a register, pass without AZX_REG_ prefix */
579*4882a593Smuzhiyun #define snd_hdac_stream_writel(dev, reg, value) \
580*4882a593Smuzhiyun snd_hdac_reg_writel((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg, value)
581*4882a593Smuzhiyun #define snd_hdac_stream_writew(dev, reg, value) \
582*4882a593Smuzhiyun snd_hdac_reg_writew((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg, value)
583*4882a593Smuzhiyun #define snd_hdac_stream_writeb(dev, reg, value) \
584*4882a593Smuzhiyun snd_hdac_reg_writeb((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg, value)
585*4882a593Smuzhiyun #define snd_hdac_stream_readl(dev, reg) \
586*4882a593Smuzhiyun snd_hdac_reg_readl((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg)
587*4882a593Smuzhiyun #define snd_hdac_stream_readw(dev, reg) \
588*4882a593Smuzhiyun snd_hdac_reg_readw((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg)
589*4882a593Smuzhiyun #define snd_hdac_stream_readb(dev, reg) \
590*4882a593Smuzhiyun snd_hdac_reg_readb((dev)->bus, (dev)->sd_addr + AZX_REG_ ## reg)
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* update a register, pass without AZX_REG_ prefix */
593*4882a593Smuzhiyun #define snd_hdac_stream_updatel(dev, reg, mask, val) \
594*4882a593Smuzhiyun snd_hdac_stream_writel(dev, reg, \
595*4882a593Smuzhiyun (snd_hdac_stream_readl(dev, reg) & \
596*4882a593Smuzhiyun ~(mask)) | (val))
597*4882a593Smuzhiyun #define snd_hdac_stream_updatew(dev, reg, mask, val) \
598*4882a593Smuzhiyun snd_hdac_stream_writew(dev, reg, \
599*4882a593Smuzhiyun (snd_hdac_stream_readw(dev, reg) & \
600*4882a593Smuzhiyun ~(mask)) | (val))
601*4882a593Smuzhiyun #define snd_hdac_stream_updateb(dev, reg, mask, val) \
602*4882a593Smuzhiyun snd_hdac_stream_writeb(dev, reg, \
603*4882a593Smuzhiyun (snd_hdac_stream_readb(dev, reg) & \
604*4882a593Smuzhiyun ~(mask)) | (val))
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_DSP_LOADER
607*4882a593Smuzhiyun /* DSP lock helpers */
608*4882a593Smuzhiyun #define snd_hdac_dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
609*4882a593Smuzhiyun #define snd_hdac_dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
610*4882a593Smuzhiyun #define snd_hdac_dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
611*4882a593Smuzhiyun #define snd_hdac_stream_is_locked(dev) ((dev)->locked)
612*4882a593Smuzhiyun /* DSP loader helpers */
613*4882a593Smuzhiyun int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
614*4882a593Smuzhiyun unsigned int byte_size, struct snd_dma_buffer *bufp);
615*4882a593Smuzhiyun void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start);
616*4882a593Smuzhiyun void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
617*4882a593Smuzhiyun struct snd_dma_buffer *dmab);
618*4882a593Smuzhiyun #else /* CONFIG_SND_HDA_DSP_LOADER */
619*4882a593Smuzhiyun #define snd_hdac_dsp_lock_init(dev) do {} while (0)
620*4882a593Smuzhiyun #define snd_hdac_dsp_lock(dev) do {} while (0)
621*4882a593Smuzhiyun #define snd_hdac_dsp_unlock(dev) do {} while (0)
622*4882a593Smuzhiyun #define snd_hdac_stream_is_locked(dev) 0
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static inline int
snd_hdac_dsp_prepare(struct hdac_stream * azx_dev,unsigned int format,unsigned int byte_size,struct snd_dma_buffer * bufp)625*4882a593Smuzhiyun snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
626*4882a593Smuzhiyun unsigned int byte_size, struct snd_dma_buffer *bufp)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
snd_hdac_dsp_trigger(struct hdac_stream * azx_dev,bool start)631*4882a593Smuzhiyun static inline void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
snd_hdac_dsp_cleanup(struct hdac_stream * azx_dev,struct snd_dma_buffer * dmab)635*4882a593Smuzhiyun static inline void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
636*4882a593Smuzhiyun struct snd_dma_buffer *dmab)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun #endif /* CONFIG_SND_HDA_DSP_LOADER */
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * generic array helpers
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun void *snd_array_new(struct snd_array *array);
646*4882a593Smuzhiyun void snd_array_free(struct snd_array *array);
snd_array_init(struct snd_array * array,unsigned int size,unsigned int align)647*4882a593Smuzhiyun static inline void snd_array_init(struct snd_array *array, unsigned int size,
648*4882a593Smuzhiyun unsigned int align)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun array->elem_size = size;
651*4882a593Smuzhiyun array->alloc_align = align;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
snd_array_elem(struct snd_array * array,unsigned int idx)654*4882a593Smuzhiyun static inline void *snd_array_elem(struct snd_array *array, unsigned int idx)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun return array->list + idx * array->elem_size;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
snd_array_index(struct snd_array * array,void * ptr)659*4882a593Smuzhiyun static inline unsigned int snd_array_index(struct snd_array *array, void *ptr)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun return (unsigned long)(ptr - array->list) / array->elem_size;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* a helper macro to iterate for each snd_array element */
665*4882a593Smuzhiyun #define snd_array_for_each(array, idx, ptr) \
666*4882a593Smuzhiyun for ((idx) = 0, (ptr) = (array)->list; (idx) < (array)->used; \
667*4882a593Smuzhiyun (ptr) = snd_array_elem(array, ++(idx)))
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #endif /* __SOUND_HDAUDIO_H */
670