1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * HD-audio codec verbs 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #ifndef __SOUND_HDA_VERBS_H 7*4882a593Smuzhiyun #define __SOUND_HDA_VERBS_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* 10*4882a593Smuzhiyun * nodes 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun #define AC_NODE_ROOT 0x00 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * function group types 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun enum { 18*4882a593Smuzhiyun AC_GRP_AUDIO_FUNCTION = 0x01, 19*4882a593Smuzhiyun AC_GRP_MODEM_FUNCTION = 0x02, 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* 23*4882a593Smuzhiyun * widget types 24*4882a593Smuzhiyun */ 25*4882a593Smuzhiyun enum { 26*4882a593Smuzhiyun AC_WID_AUD_OUT, /* Audio Out */ 27*4882a593Smuzhiyun AC_WID_AUD_IN, /* Audio In */ 28*4882a593Smuzhiyun AC_WID_AUD_MIX, /* Audio Mixer */ 29*4882a593Smuzhiyun AC_WID_AUD_SEL, /* Audio Selector */ 30*4882a593Smuzhiyun AC_WID_PIN, /* Pin Complex */ 31*4882a593Smuzhiyun AC_WID_POWER, /* Power */ 32*4882a593Smuzhiyun AC_WID_VOL_KNB, /* Volume Knob */ 33*4882a593Smuzhiyun AC_WID_BEEP, /* Beep Generator */ 34*4882a593Smuzhiyun AC_WID_VENDOR = 0x0f /* Vendor specific */ 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * GET verbs 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun #define AC_VERB_GET_STREAM_FORMAT 0x0a00 41*4882a593Smuzhiyun #define AC_VERB_GET_AMP_GAIN_MUTE 0x0b00 42*4882a593Smuzhiyun #define AC_VERB_GET_PROC_COEF 0x0c00 43*4882a593Smuzhiyun #define AC_VERB_GET_COEF_INDEX 0x0d00 44*4882a593Smuzhiyun #define AC_VERB_PARAMETERS 0x0f00 45*4882a593Smuzhiyun #define AC_VERB_GET_CONNECT_SEL 0x0f01 46*4882a593Smuzhiyun #define AC_VERB_GET_CONNECT_LIST 0x0f02 47*4882a593Smuzhiyun #define AC_VERB_GET_PROC_STATE 0x0f03 48*4882a593Smuzhiyun #define AC_VERB_GET_SDI_SELECT 0x0f04 49*4882a593Smuzhiyun #define AC_VERB_GET_POWER_STATE 0x0f05 50*4882a593Smuzhiyun #define AC_VERB_GET_CONV 0x0f06 51*4882a593Smuzhiyun #define AC_VERB_GET_PIN_WIDGET_CONTROL 0x0f07 52*4882a593Smuzhiyun #define AC_VERB_GET_UNSOLICITED_RESPONSE 0x0f08 53*4882a593Smuzhiyun #define AC_VERB_GET_PIN_SENSE 0x0f09 54*4882a593Smuzhiyun #define AC_VERB_GET_BEEP_CONTROL 0x0f0a 55*4882a593Smuzhiyun #define AC_VERB_GET_EAPD_BTLENABLE 0x0f0c 56*4882a593Smuzhiyun #define AC_VERB_GET_DIGI_CONVERT_1 0x0f0d 57*4882a593Smuzhiyun #define AC_VERB_GET_DIGI_CONVERT_2 0x0f0e /* unused */ 58*4882a593Smuzhiyun #define AC_VERB_GET_VOLUME_KNOB_CONTROL 0x0f0f 59*4882a593Smuzhiyun /* f10-f1a: GPIO */ 60*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_DATA 0x0f15 61*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_MASK 0x0f16 62*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_DIRECTION 0x0f17 63*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_WAKE_MASK 0x0f18 64*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_UNSOLICITED_RSP_MASK 0x0f19 65*4882a593Smuzhiyun #define AC_VERB_GET_GPIO_STICKY_MASK 0x0f1a 66*4882a593Smuzhiyun #define AC_VERB_GET_CONFIG_DEFAULT 0x0f1c 67*4882a593Smuzhiyun /* f20: AFG/MFG */ 68*4882a593Smuzhiyun #define AC_VERB_GET_SUBSYSTEM_ID 0x0f20 69*4882a593Smuzhiyun #define AC_VERB_GET_STRIPE_CONTROL 0x0f24 70*4882a593Smuzhiyun #define AC_VERB_GET_CVT_CHAN_COUNT 0x0f2d 71*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_DIP_SIZE 0x0f2e 72*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_ELDD 0x0f2f 73*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_DIP_INDEX 0x0f30 74*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_DIP_DATA 0x0f31 75*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_DIP_XMIT 0x0f32 76*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_CP_CTRL 0x0f33 77*4882a593Smuzhiyun #define AC_VERB_GET_HDMI_CHAN_SLOT 0x0f34 78*4882a593Smuzhiyun #define AC_VERB_GET_DEVICE_SEL 0xf35 79*4882a593Smuzhiyun #define AC_VERB_GET_DEVICE_LIST 0xf36 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* 82*4882a593Smuzhiyun * SET verbs 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun #define AC_VERB_SET_STREAM_FORMAT 0x200 85*4882a593Smuzhiyun #define AC_VERB_SET_AMP_GAIN_MUTE 0x300 86*4882a593Smuzhiyun #define AC_VERB_SET_PROC_COEF 0x400 87*4882a593Smuzhiyun #define AC_VERB_SET_COEF_INDEX 0x500 88*4882a593Smuzhiyun #define AC_VERB_SET_CONNECT_SEL 0x701 89*4882a593Smuzhiyun #define AC_VERB_SET_PROC_STATE 0x703 90*4882a593Smuzhiyun #define AC_VERB_SET_SDI_SELECT 0x704 91*4882a593Smuzhiyun #define AC_VERB_SET_POWER_STATE 0x705 92*4882a593Smuzhiyun #define AC_VERB_SET_CHANNEL_STREAMID 0x706 93*4882a593Smuzhiyun #define AC_VERB_SET_PIN_WIDGET_CONTROL 0x707 94*4882a593Smuzhiyun #define AC_VERB_SET_UNSOLICITED_ENABLE 0x708 95*4882a593Smuzhiyun #define AC_VERB_SET_PIN_SENSE 0x709 96*4882a593Smuzhiyun #define AC_VERB_SET_BEEP_CONTROL 0x70a 97*4882a593Smuzhiyun #define AC_VERB_SET_EAPD_BTLENABLE 0x70c 98*4882a593Smuzhiyun #define AC_VERB_SET_DIGI_CONVERT_1 0x70d 99*4882a593Smuzhiyun #define AC_VERB_SET_DIGI_CONVERT_2 0x70e 100*4882a593Smuzhiyun #define AC_VERB_SET_DIGI_CONVERT_3 0x73e 101*4882a593Smuzhiyun #define AC_VERB_SET_VOLUME_KNOB_CONTROL 0x70f 102*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_DATA 0x715 103*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_MASK 0x716 104*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_DIRECTION 0x717 105*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_WAKE_MASK 0x718 106*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_UNSOLICITED_RSP_MASK 0x719 107*4882a593Smuzhiyun #define AC_VERB_SET_GPIO_STICKY_MASK 0x71a 108*4882a593Smuzhiyun #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_0 0x71c 109*4882a593Smuzhiyun #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_1 0x71d 110*4882a593Smuzhiyun #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_2 0x71e 111*4882a593Smuzhiyun #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_3 0x71f 112*4882a593Smuzhiyun #define AC_VERB_SET_EAPD 0x788 113*4882a593Smuzhiyun #define AC_VERB_SET_CODEC_RESET 0x7ff 114*4882a593Smuzhiyun #define AC_VERB_SET_STRIPE_CONTROL 0x724 115*4882a593Smuzhiyun #define AC_VERB_SET_CVT_CHAN_COUNT 0x72d 116*4882a593Smuzhiyun #define AC_VERB_SET_HDMI_DIP_INDEX 0x730 117*4882a593Smuzhiyun #define AC_VERB_SET_HDMI_DIP_DATA 0x731 118*4882a593Smuzhiyun #define AC_VERB_SET_HDMI_DIP_XMIT 0x732 119*4882a593Smuzhiyun #define AC_VERB_SET_HDMI_CP_CTRL 0x733 120*4882a593Smuzhiyun #define AC_VERB_SET_HDMI_CHAN_SLOT 0x734 121*4882a593Smuzhiyun #define AC_VERB_SET_DEVICE_SEL 0x735 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* 124*4882a593Smuzhiyun * Parameter IDs 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun #define AC_PAR_VENDOR_ID 0x00 127*4882a593Smuzhiyun #define AC_PAR_SUBSYSTEM_ID 0x01 128*4882a593Smuzhiyun #define AC_PAR_REV_ID 0x02 129*4882a593Smuzhiyun #define AC_PAR_NODE_COUNT 0x04 130*4882a593Smuzhiyun #define AC_PAR_FUNCTION_TYPE 0x05 131*4882a593Smuzhiyun #define AC_PAR_AUDIO_FG_CAP 0x08 132*4882a593Smuzhiyun #define AC_PAR_AUDIO_WIDGET_CAP 0x09 133*4882a593Smuzhiyun #define AC_PAR_PCM 0x0a 134*4882a593Smuzhiyun #define AC_PAR_STREAM 0x0b 135*4882a593Smuzhiyun #define AC_PAR_PIN_CAP 0x0c 136*4882a593Smuzhiyun #define AC_PAR_AMP_IN_CAP 0x0d 137*4882a593Smuzhiyun #define AC_PAR_CONNLIST_LEN 0x0e 138*4882a593Smuzhiyun #define AC_PAR_POWER_STATE 0x0f 139*4882a593Smuzhiyun #define AC_PAR_PROC_CAP 0x10 140*4882a593Smuzhiyun #define AC_PAR_GPIO_CAP 0x11 141*4882a593Smuzhiyun #define AC_PAR_AMP_OUT_CAP 0x12 142*4882a593Smuzhiyun #define AC_PAR_VOL_KNB_CAP 0x13 143*4882a593Smuzhiyun #define AC_PAR_DEVLIST_LEN 0x15 144*4882a593Smuzhiyun #define AC_PAR_HDMI_LPCM_CAP 0x20 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* 147*4882a593Smuzhiyun * AC_VERB_PARAMETERS results (32bit) 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* Function Group Type */ 151*4882a593Smuzhiyun #define AC_FGT_TYPE (0xff<<0) 152*4882a593Smuzhiyun #define AC_FGT_TYPE_SHIFT 0 153*4882a593Smuzhiyun #define AC_FGT_UNSOL_CAP (1<<8) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* Audio Function Group Capabilities */ 156*4882a593Smuzhiyun #define AC_AFG_OUT_DELAY (0xf<<0) 157*4882a593Smuzhiyun #define AC_AFG_IN_DELAY (0xf<<8) 158*4882a593Smuzhiyun #define AC_AFG_BEEP_GEN (1<<16) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Audio Widget Capabilities */ 161*4882a593Smuzhiyun #define AC_WCAP_STEREO (1<<0) /* stereo I/O */ 162*4882a593Smuzhiyun #define AC_WCAP_IN_AMP (1<<1) /* AMP-in present */ 163*4882a593Smuzhiyun #define AC_WCAP_OUT_AMP (1<<2) /* AMP-out present */ 164*4882a593Smuzhiyun #define AC_WCAP_AMP_OVRD (1<<3) /* AMP-parameter override */ 165*4882a593Smuzhiyun #define AC_WCAP_FORMAT_OVRD (1<<4) /* format override */ 166*4882a593Smuzhiyun #define AC_WCAP_STRIPE (1<<5) /* stripe */ 167*4882a593Smuzhiyun #define AC_WCAP_PROC_WID (1<<6) /* Proc Widget */ 168*4882a593Smuzhiyun #define AC_WCAP_UNSOL_CAP (1<<7) /* Unsol capable */ 169*4882a593Smuzhiyun #define AC_WCAP_CONN_LIST (1<<8) /* connection list */ 170*4882a593Smuzhiyun #define AC_WCAP_DIGITAL (1<<9) /* digital I/O */ 171*4882a593Smuzhiyun #define AC_WCAP_POWER (1<<10) /* power control */ 172*4882a593Smuzhiyun #define AC_WCAP_LR_SWAP (1<<11) /* L/R swap */ 173*4882a593Smuzhiyun #define AC_WCAP_CP_CAPS (1<<12) /* content protection */ 174*4882a593Smuzhiyun #define AC_WCAP_CHAN_CNT_EXT (7<<13) /* channel count ext */ 175*4882a593Smuzhiyun #define AC_WCAP_DELAY (0xf<<16) 176*4882a593Smuzhiyun #define AC_WCAP_DELAY_SHIFT 16 177*4882a593Smuzhiyun #define AC_WCAP_TYPE (0xf<<20) 178*4882a593Smuzhiyun #define AC_WCAP_TYPE_SHIFT 20 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* supported PCM rates and bits */ 181*4882a593Smuzhiyun #define AC_SUPPCM_RATES (0xfff << 0) 182*4882a593Smuzhiyun #define AC_SUPPCM_BITS_8 (1<<16) 183*4882a593Smuzhiyun #define AC_SUPPCM_BITS_16 (1<<17) 184*4882a593Smuzhiyun #define AC_SUPPCM_BITS_20 (1<<18) 185*4882a593Smuzhiyun #define AC_SUPPCM_BITS_24 (1<<19) 186*4882a593Smuzhiyun #define AC_SUPPCM_BITS_32 (1<<20) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* supported PCM stream format */ 189*4882a593Smuzhiyun #define AC_SUPFMT_PCM (1<<0) 190*4882a593Smuzhiyun #define AC_SUPFMT_FLOAT32 (1<<1) 191*4882a593Smuzhiyun #define AC_SUPFMT_AC3 (1<<2) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* GP I/O count */ 194*4882a593Smuzhiyun #define AC_GPIO_IO_COUNT (0xff<<0) 195*4882a593Smuzhiyun #define AC_GPIO_O_COUNT (0xff<<8) 196*4882a593Smuzhiyun #define AC_GPIO_O_COUNT_SHIFT 8 197*4882a593Smuzhiyun #define AC_GPIO_I_COUNT (0xff<<16) 198*4882a593Smuzhiyun #define AC_GPIO_I_COUNT_SHIFT 16 199*4882a593Smuzhiyun #define AC_GPIO_UNSOLICITED (1<<30) 200*4882a593Smuzhiyun #define AC_GPIO_WAKE (1<<31) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* Converter stream, channel */ 203*4882a593Smuzhiyun #define AC_CONV_CHANNEL (0xf<<0) 204*4882a593Smuzhiyun #define AC_CONV_STREAM (0xf<<4) 205*4882a593Smuzhiyun #define AC_CONV_STREAM_SHIFT 4 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* Input converter SDI select */ 208*4882a593Smuzhiyun #define AC_SDI_SELECT (0xf<<0) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* stream format id */ 211*4882a593Smuzhiyun #define AC_FMT_CHAN_SHIFT 0 212*4882a593Smuzhiyun #define AC_FMT_CHAN_MASK (0x0f << 0) 213*4882a593Smuzhiyun #define AC_FMT_BITS_SHIFT 4 214*4882a593Smuzhiyun #define AC_FMT_BITS_MASK (7 << 4) 215*4882a593Smuzhiyun #define AC_FMT_BITS_8 (0 << 4) 216*4882a593Smuzhiyun #define AC_FMT_BITS_16 (1 << 4) 217*4882a593Smuzhiyun #define AC_FMT_BITS_20 (2 << 4) 218*4882a593Smuzhiyun #define AC_FMT_BITS_24 (3 << 4) 219*4882a593Smuzhiyun #define AC_FMT_BITS_32 (4 << 4) 220*4882a593Smuzhiyun #define AC_FMT_DIV_SHIFT 8 221*4882a593Smuzhiyun #define AC_FMT_DIV_MASK (7 << 8) 222*4882a593Smuzhiyun #define AC_FMT_MULT_SHIFT 11 223*4882a593Smuzhiyun #define AC_FMT_MULT_MASK (7 << 11) 224*4882a593Smuzhiyun #define AC_FMT_BASE_SHIFT 14 225*4882a593Smuzhiyun #define AC_FMT_BASE_48K (0 << 14) 226*4882a593Smuzhiyun #define AC_FMT_BASE_44K (1 << 14) 227*4882a593Smuzhiyun #define AC_FMT_TYPE_SHIFT 15 228*4882a593Smuzhiyun #define AC_FMT_TYPE_PCM (0 << 15) 229*4882a593Smuzhiyun #define AC_FMT_TYPE_NON_PCM (1 << 15) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Unsolicited response control */ 232*4882a593Smuzhiyun #define AC_UNSOL_TAG (0x3f<<0) 233*4882a593Smuzhiyun #define AC_UNSOL_ENABLED (1<<7) 234*4882a593Smuzhiyun #define AC_USRSP_EN AC_UNSOL_ENABLED 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* Unsolicited responses */ 237*4882a593Smuzhiyun #define AC_UNSOL_RES_TAG (0x3f<<26) 238*4882a593Smuzhiyun #define AC_UNSOL_RES_TAG_SHIFT 26 239*4882a593Smuzhiyun #define AC_UNSOL_RES_SUBTAG (0x1f<<21) 240*4882a593Smuzhiyun #define AC_UNSOL_RES_SUBTAG_SHIFT 21 241*4882a593Smuzhiyun #define AC_UNSOL_RES_DE (0x3f<<15) /* Device Entry 242*4882a593Smuzhiyun * (for DP1.2 MST) 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun #define AC_UNSOL_RES_DE_SHIFT 15 245*4882a593Smuzhiyun #define AC_UNSOL_RES_IA (1<<2) /* Inactive (for DP1.2 MST) */ 246*4882a593Smuzhiyun #define AC_UNSOL_RES_ELDV (1<<1) /* ELD Data valid (for HDMI) */ 247*4882a593Smuzhiyun #define AC_UNSOL_RES_PD (1<<0) /* pinsense detect */ 248*4882a593Smuzhiyun #define AC_UNSOL_RES_CP_STATE (1<<1) /* content protection */ 249*4882a593Smuzhiyun #define AC_UNSOL_RES_CP_READY (1<<0) /* content protection */ 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* Pin widget capabilies */ 252*4882a593Smuzhiyun #define AC_PINCAP_IMP_SENSE (1<<0) /* impedance sense capable */ 253*4882a593Smuzhiyun #define AC_PINCAP_TRIG_REQ (1<<1) /* trigger required */ 254*4882a593Smuzhiyun #define AC_PINCAP_PRES_DETECT (1<<2) /* presence detect capable */ 255*4882a593Smuzhiyun #define AC_PINCAP_HP_DRV (1<<3) /* headphone drive capable */ 256*4882a593Smuzhiyun #define AC_PINCAP_OUT (1<<4) /* output capable */ 257*4882a593Smuzhiyun #define AC_PINCAP_IN (1<<5) /* input capable */ 258*4882a593Smuzhiyun #define AC_PINCAP_BALANCE (1<<6) /* balanced I/O capable */ 259*4882a593Smuzhiyun /* Note: This LR_SWAP pincap is defined in the Realtek ALC883 specification, 260*4882a593Smuzhiyun * but is marked reserved in the Intel HDA specification. 261*4882a593Smuzhiyun */ 262*4882a593Smuzhiyun #define AC_PINCAP_LR_SWAP (1<<7) /* L/R swap */ 263*4882a593Smuzhiyun /* Note: The same bit as LR_SWAP is newly defined as HDMI capability 264*4882a593Smuzhiyun * in HD-audio specification 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun #define AC_PINCAP_HDMI (1<<7) /* HDMI pin */ 267*4882a593Smuzhiyun #define AC_PINCAP_DP (1<<24) /* DisplayPort pin, can 268*4882a593Smuzhiyun * coexist with AC_PINCAP_HDMI 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun #define AC_PINCAP_VREF (0x37<<8) 271*4882a593Smuzhiyun #define AC_PINCAP_VREF_SHIFT 8 272*4882a593Smuzhiyun #define AC_PINCAP_EAPD (1<<16) /* EAPD capable */ 273*4882a593Smuzhiyun #define AC_PINCAP_HBR (1<<27) /* High Bit Rate */ 274*4882a593Smuzhiyun /* Vref status (used in pin cap) */ 275*4882a593Smuzhiyun #define AC_PINCAP_VREF_HIZ (1<<0) /* Hi-Z */ 276*4882a593Smuzhiyun #define AC_PINCAP_VREF_50 (1<<1) /* 50% */ 277*4882a593Smuzhiyun #define AC_PINCAP_VREF_GRD (1<<2) /* ground */ 278*4882a593Smuzhiyun #define AC_PINCAP_VREF_80 (1<<4) /* 80% */ 279*4882a593Smuzhiyun #define AC_PINCAP_VREF_100 (1<<5) /* 100% */ 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* Amplifier capabilities */ 282*4882a593Smuzhiyun #define AC_AMPCAP_OFFSET (0x7f<<0) /* 0dB offset */ 283*4882a593Smuzhiyun #define AC_AMPCAP_OFFSET_SHIFT 0 284*4882a593Smuzhiyun #define AC_AMPCAP_NUM_STEPS (0x7f<<8) /* number of steps */ 285*4882a593Smuzhiyun #define AC_AMPCAP_NUM_STEPS_SHIFT 8 286*4882a593Smuzhiyun #define AC_AMPCAP_STEP_SIZE (0x7f<<16) /* step size 0-32dB 287*4882a593Smuzhiyun * in 0.25dB 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun #define AC_AMPCAP_STEP_SIZE_SHIFT 16 290*4882a593Smuzhiyun #define AC_AMPCAP_MUTE (1<<31) /* mute capable */ 291*4882a593Smuzhiyun #define AC_AMPCAP_MUTE_SHIFT 31 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* driver-specific amp-caps: using bits 24-30 */ 294*4882a593Smuzhiyun #define AC_AMPCAP_MIN_MUTE (1 << 30) /* min-volume = mute */ 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* Connection list */ 297*4882a593Smuzhiyun #define AC_CLIST_LENGTH (0x7f<<0) 298*4882a593Smuzhiyun #define AC_CLIST_LONG (1<<7) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* Supported power status */ 301*4882a593Smuzhiyun #define AC_PWRST_D0SUP (1<<0) 302*4882a593Smuzhiyun #define AC_PWRST_D1SUP (1<<1) 303*4882a593Smuzhiyun #define AC_PWRST_D2SUP (1<<2) 304*4882a593Smuzhiyun #define AC_PWRST_D3SUP (1<<3) 305*4882a593Smuzhiyun #define AC_PWRST_D3COLDSUP (1<<4) 306*4882a593Smuzhiyun #define AC_PWRST_S3D3COLDSUP (1<<29) 307*4882a593Smuzhiyun #define AC_PWRST_CLKSTOP (1<<30) 308*4882a593Smuzhiyun #define AC_PWRST_EPSS (1U<<31) 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* Power state values */ 311*4882a593Smuzhiyun #define AC_PWRST_SETTING (0xf<<0) 312*4882a593Smuzhiyun #define AC_PWRST_ACTUAL (0xf<<4) 313*4882a593Smuzhiyun #define AC_PWRST_ACTUAL_SHIFT 4 314*4882a593Smuzhiyun #define AC_PWRST_D0 0x00 315*4882a593Smuzhiyun #define AC_PWRST_D1 0x01 316*4882a593Smuzhiyun #define AC_PWRST_D2 0x02 317*4882a593Smuzhiyun #define AC_PWRST_D3 0x03 318*4882a593Smuzhiyun #define AC_PWRST_ERROR (1<<8) 319*4882a593Smuzhiyun #define AC_PWRST_CLK_STOP_OK (1<<9) 320*4882a593Smuzhiyun #define AC_PWRST_SETTING_RESET (1<<10) 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* Processing capabilies */ 323*4882a593Smuzhiyun #define AC_PCAP_BENIGN (1<<0) 324*4882a593Smuzhiyun #define AC_PCAP_NUM_COEF (0xff<<8) 325*4882a593Smuzhiyun #define AC_PCAP_NUM_COEF_SHIFT 8 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* Volume knobs capabilities */ 328*4882a593Smuzhiyun #define AC_KNBCAP_NUM_STEPS (0x7f<<0) 329*4882a593Smuzhiyun #define AC_KNBCAP_DELTA (1<<7) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* HDMI LPCM capabilities */ 332*4882a593Smuzhiyun #define AC_LPCMCAP_48K_CP_CHNS (0x0f<<0) /* max channels w/ CP-on */ 333*4882a593Smuzhiyun #define AC_LPCMCAP_48K_NO_CHNS (0x0f<<4) /* max channels w/o CP-on */ 334*4882a593Smuzhiyun #define AC_LPCMCAP_48K_20BIT (1<<8) /* 20b bitrate supported */ 335*4882a593Smuzhiyun #define AC_LPCMCAP_48K_24BIT (1<<9) /* 24b bitrate supported */ 336*4882a593Smuzhiyun #define AC_LPCMCAP_96K_CP_CHNS (0x0f<<10) /* max channels w/ CP-on */ 337*4882a593Smuzhiyun #define AC_LPCMCAP_96K_NO_CHNS (0x0f<<14) /* max channels w/o CP-on */ 338*4882a593Smuzhiyun #define AC_LPCMCAP_96K_20BIT (1<<18) /* 20b bitrate supported */ 339*4882a593Smuzhiyun #define AC_LPCMCAP_96K_24BIT (1<<19) /* 24b bitrate supported */ 340*4882a593Smuzhiyun #define AC_LPCMCAP_192K_CP_CHNS (0x0f<<20) /* max channels w/ CP-on */ 341*4882a593Smuzhiyun #define AC_LPCMCAP_192K_NO_CHNS (0x0f<<24) /* max channels w/o CP-on */ 342*4882a593Smuzhiyun #define AC_LPCMCAP_192K_20BIT (1<<28) /* 20b bitrate supported */ 343*4882a593Smuzhiyun #define AC_LPCMCAP_192K_24BIT (1<<29) /* 24b bitrate supported */ 344*4882a593Smuzhiyun #define AC_LPCMCAP_44K (1<<30) /* 44.1kHz support */ 345*4882a593Smuzhiyun #define AC_LPCMCAP_44K_MS (1<<31) /* 44.1kHz-multiplies support */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* Display pin's device list length */ 348*4882a593Smuzhiyun #define AC_DEV_LIST_LEN_MASK 0x3f 349*4882a593Smuzhiyun #define AC_MAX_DEV_LIST_LEN 64 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* 352*4882a593Smuzhiyun * Control Parameters 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* Amp gain/mute */ 356*4882a593Smuzhiyun #define AC_AMP_MUTE (1<<7) 357*4882a593Smuzhiyun #define AC_AMP_GAIN (0x7f) 358*4882a593Smuzhiyun #define AC_AMP_GET_INDEX (0xf<<0) 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define AC_AMP_GET_LEFT (1<<13) 361*4882a593Smuzhiyun #define AC_AMP_GET_RIGHT (0<<13) 362*4882a593Smuzhiyun #define AC_AMP_GET_OUTPUT (1<<15) 363*4882a593Smuzhiyun #define AC_AMP_GET_INPUT (0<<15) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define AC_AMP_SET_INDEX (0xf<<8) 366*4882a593Smuzhiyun #define AC_AMP_SET_INDEX_SHIFT 8 367*4882a593Smuzhiyun #define AC_AMP_SET_RIGHT (1<<12) 368*4882a593Smuzhiyun #define AC_AMP_SET_LEFT (1<<13) 369*4882a593Smuzhiyun #define AC_AMP_SET_INPUT (1<<14) 370*4882a593Smuzhiyun #define AC_AMP_SET_OUTPUT (1<<15) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* DIGITAL1 bits */ 373*4882a593Smuzhiyun #define AC_DIG1_ENABLE (1<<0) 374*4882a593Smuzhiyun #define AC_DIG1_V (1<<1) 375*4882a593Smuzhiyun #define AC_DIG1_VCFG (1<<2) 376*4882a593Smuzhiyun #define AC_DIG1_EMPHASIS (1<<3) 377*4882a593Smuzhiyun #define AC_DIG1_COPYRIGHT (1<<4) 378*4882a593Smuzhiyun #define AC_DIG1_NONAUDIO (1<<5) 379*4882a593Smuzhiyun #define AC_DIG1_PROFESSIONAL (1<<6) 380*4882a593Smuzhiyun #define AC_DIG1_LEVEL (1<<7) 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* DIGITAL2 bits */ 383*4882a593Smuzhiyun #define AC_DIG2_CC (0x7f<<0) 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* DIGITAL3 bits */ 386*4882a593Smuzhiyun #define AC_DIG3_ICT (0xf<<0) 387*4882a593Smuzhiyun #define AC_DIG3_KAE (1<<7) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* Pin widget control - 8bit */ 390*4882a593Smuzhiyun #define AC_PINCTL_EPT (0x3<<0) 391*4882a593Smuzhiyun #define AC_PINCTL_EPT_NATIVE 0 392*4882a593Smuzhiyun #define AC_PINCTL_EPT_HBR 3 393*4882a593Smuzhiyun #define AC_PINCTL_VREFEN (0x7<<0) 394*4882a593Smuzhiyun #define AC_PINCTL_VREF_HIZ 0 /* Hi-Z */ 395*4882a593Smuzhiyun #define AC_PINCTL_VREF_50 1 /* 50% */ 396*4882a593Smuzhiyun #define AC_PINCTL_VREF_GRD 2 /* ground */ 397*4882a593Smuzhiyun #define AC_PINCTL_VREF_80 4 /* 80% */ 398*4882a593Smuzhiyun #define AC_PINCTL_VREF_100 5 /* 100% */ 399*4882a593Smuzhiyun #define AC_PINCTL_IN_EN (1<<5) 400*4882a593Smuzhiyun #define AC_PINCTL_OUT_EN (1<<6) 401*4882a593Smuzhiyun #define AC_PINCTL_HP_EN (1<<7) 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* Pin sense - 32bit */ 404*4882a593Smuzhiyun #define AC_PINSENSE_IMPEDANCE_MASK (0x7fffffff) 405*4882a593Smuzhiyun #define AC_PINSENSE_PRESENCE (1<<31) 406*4882a593Smuzhiyun #define AC_PINSENSE_ELDV (1<<30) /* ELD valid (HDMI) */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* EAPD/BTL enable - 32bit */ 409*4882a593Smuzhiyun #define AC_EAPDBTL_BALANCED (1<<0) 410*4882a593Smuzhiyun #define AC_EAPDBTL_EAPD (1<<1) 411*4882a593Smuzhiyun #define AC_EAPDBTL_LR_SWAP (1<<2) 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun /* HDMI ELD data */ 414*4882a593Smuzhiyun #define AC_ELDD_ELD_VALID (1<<31) 415*4882a593Smuzhiyun #define AC_ELDD_ELD_DATA 0xff 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* HDMI DIP size */ 418*4882a593Smuzhiyun #define AC_DIPSIZE_ELD_BUF (1<<3) /* ELD buf size of packet size */ 419*4882a593Smuzhiyun #define AC_DIPSIZE_PACK_IDX (0x07<<0) /* packet index */ 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* HDMI DIP index */ 422*4882a593Smuzhiyun #define AC_DIPIDX_PACK_IDX (0x07<<5) /* packet idnex */ 423*4882a593Smuzhiyun #define AC_DIPIDX_BYTE_IDX (0x1f<<0) /* byte index */ 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* HDMI DIP xmit (transmit) control */ 426*4882a593Smuzhiyun #define AC_DIPXMIT_MASK (0x3<<6) 427*4882a593Smuzhiyun #define AC_DIPXMIT_DISABLE (0x0<<6) /* disable xmit */ 428*4882a593Smuzhiyun #define AC_DIPXMIT_ONCE (0x2<<6) /* xmit once then disable */ 429*4882a593Smuzhiyun #define AC_DIPXMIT_BEST (0x3<<6) /* best effort */ 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* HDMI content protection (CP) control */ 432*4882a593Smuzhiyun #define AC_CPCTRL_CES (1<<9) /* current encryption state */ 433*4882a593Smuzhiyun #define AC_CPCTRL_READY (1<<8) /* ready bit */ 434*4882a593Smuzhiyun #define AC_CPCTRL_SUBTAG (0x1f<<3) /* subtag for unsol-resp */ 435*4882a593Smuzhiyun #define AC_CPCTRL_STATE (3<<0) /* current CP request state */ 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* Converter channel <-> HDMI slot mapping */ 438*4882a593Smuzhiyun #define AC_CVTMAP_HDMI_SLOT (0xf<<0) /* HDMI slot number */ 439*4882a593Smuzhiyun #define AC_CVTMAP_CHAN (0xf<<4) /* converter channel number */ 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun /* configuration default - 32bit */ 442*4882a593Smuzhiyun #define AC_DEFCFG_SEQUENCE (0xf<<0) 443*4882a593Smuzhiyun #define AC_DEFCFG_DEF_ASSOC (0xf<<4) 444*4882a593Smuzhiyun #define AC_DEFCFG_ASSOC_SHIFT 4 445*4882a593Smuzhiyun #define AC_DEFCFG_MISC (0xf<<8) 446*4882a593Smuzhiyun #define AC_DEFCFG_MISC_SHIFT 8 447*4882a593Smuzhiyun #define AC_DEFCFG_MISC_NO_PRESENCE (1<<0) 448*4882a593Smuzhiyun #define AC_DEFCFG_COLOR (0xf<<12) 449*4882a593Smuzhiyun #define AC_DEFCFG_COLOR_SHIFT 12 450*4882a593Smuzhiyun #define AC_DEFCFG_CONN_TYPE (0xf<<16) 451*4882a593Smuzhiyun #define AC_DEFCFG_CONN_TYPE_SHIFT 16 452*4882a593Smuzhiyun #define AC_DEFCFG_DEVICE (0xf<<20) 453*4882a593Smuzhiyun #define AC_DEFCFG_DEVICE_SHIFT 20 454*4882a593Smuzhiyun #define AC_DEFCFG_LOCATION (0x3f<<24) 455*4882a593Smuzhiyun #define AC_DEFCFG_LOCATION_SHIFT 24 456*4882a593Smuzhiyun #define AC_DEFCFG_PORT_CONN (0x3<<30) 457*4882a593Smuzhiyun #define AC_DEFCFG_PORT_CONN_SHIFT 30 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /* Display pin's device list entry */ 460*4882a593Smuzhiyun #define AC_DE_PD (1<<0) 461*4882a593Smuzhiyun #define AC_DE_ELDV (1<<1) 462*4882a593Smuzhiyun #define AC_DE_IA (1<<2) 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* device device types (0x0-0xf) */ 465*4882a593Smuzhiyun enum { 466*4882a593Smuzhiyun AC_JACK_LINE_OUT, 467*4882a593Smuzhiyun AC_JACK_SPEAKER, 468*4882a593Smuzhiyun AC_JACK_HP_OUT, 469*4882a593Smuzhiyun AC_JACK_CD, 470*4882a593Smuzhiyun AC_JACK_SPDIF_OUT, 471*4882a593Smuzhiyun AC_JACK_DIG_OTHER_OUT, 472*4882a593Smuzhiyun AC_JACK_MODEM_LINE_SIDE, 473*4882a593Smuzhiyun AC_JACK_MODEM_HAND_SIDE, 474*4882a593Smuzhiyun AC_JACK_LINE_IN, 475*4882a593Smuzhiyun AC_JACK_AUX, 476*4882a593Smuzhiyun AC_JACK_MIC_IN, 477*4882a593Smuzhiyun AC_JACK_TELEPHONY, 478*4882a593Smuzhiyun AC_JACK_SPDIF_IN, 479*4882a593Smuzhiyun AC_JACK_DIG_OTHER_IN, 480*4882a593Smuzhiyun AC_JACK_OTHER = 0xf, 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* jack connection types (0x0-0xf) */ 484*4882a593Smuzhiyun enum { 485*4882a593Smuzhiyun AC_JACK_CONN_UNKNOWN, 486*4882a593Smuzhiyun AC_JACK_CONN_1_8, 487*4882a593Smuzhiyun AC_JACK_CONN_1_4, 488*4882a593Smuzhiyun AC_JACK_CONN_ATAPI, 489*4882a593Smuzhiyun AC_JACK_CONN_RCA, 490*4882a593Smuzhiyun AC_JACK_CONN_OPTICAL, 491*4882a593Smuzhiyun AC_JACK_CONN_OTHER_DIGITAL, 492*4882a593Smuzhiyun AC_JACK_CONN_OTHER_ANALOG, 493*4882a593Smuzhiyun AC_JACK_CONN_DIN, 494*4882a593Smuzhiyun AC_JACK_CONN_XLR, 495*4882a593Smuzhiyun AC_JACK_CONN_RJ11, 496*4882a593Smuzhiyun AC_JACK_CONN_COMB, 497*4882a593Smuzhiyun AC_JACK_CONN_OTHER = 0xf, 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /* jack colors (0x0-0xf) */ 501*4882a593Smuzhiyun enum { 502*4882a593Smuzhiyun AC_JACK_COLOR_UNKNOWN, 503*4882a593Smuzhiyun AC_JACK_COLOR_BLACK, 504*4882a593Smuzhiyun AC_JACK_COLOR_GREY, 505*4882a593Smuzhiyun AC_JACK_COLOR_BLUE, 506*4882a593Smuzhiyun AC_JACK_COLOR_GREEN, 507*4882a593Smuzhiyun AC_JACK_COLOR_RED, 508*4882a593Smuzhiyun AC_JACK_COLOR_ORANGE, 509*4882a593Smuzhiyun AC_JACK_COLOR_YELLOW, 510*4882a593Smuzhiyun AC_JACK_COLOR_PURPLE, 511*4882a593Smuzhiyun AC_JACK_COLOR_PINK, 512*4882a593Smuzhiyun AC_JACK_COLOR_WHITE = 0xe, 513*4882a593Smuzhiyun AC_JACK_COLOR_OTHER, 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* Jack location (0x0-0x3f) */ 517*4882a593Smuzhiyun /* common case */ 518*4882a593Smuzhiyun enum { 519*4882a593Smuzhiyun AC_JACK_LOC_NONE, 520*4882a593Smuzhiyun AC_JACK_LOC_REAR, 521*4882a593Smuzhiyun AC_JACK_LOC_FRONT, 522*4882a593Smuzhiyun AC_JACK_LOC_LEFT, 523*4882a593Smuzhiyun AC_JACK_LOC_RIGHT, 524*4882a593Smuzhiyun AC_JACK_LOC_TOP, 525*4882a593Smuzhiyun AC_JACK_LOC_BOTTOM, 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun /* bits 4-5 */ 528*4882a593Smuzhiyun enum { 529*4882a593Smuzhiyun AC_JACK_LOC_EXTERNAL = 0x00, 530*4882a593Smuzhiyun AC_JACK_LOC_INTERNAL = 0x10, 531*4882a593Smuzhiyun AC_JACK_LOC_SEPARATE = 0x20, 532*4882a593Smuzhiyun AC_JACK_LOC_OTHER = 0x30, 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun enum { 535*4882a593Smuzhiyun /* external on primary chasis */ 536*4882a593Smuzhiyun AC_JACK_LOC_REAR_PANEL = 0x07, 537*4882a593Smuzhiyun AC_JACK_LOC_DRIVE_BAY, 538*4882a593Smuzhiyun /* internal */ 539*4882a593Smuzhiyun AC_JACK_LOC_RISER = 0x17, 540*4882a593Smuzhiyun AC_JACK_LOC_HDMI, 541*4882a593Smuzhiyun AC_JACK_LOC_ATAPI, 542*4882a593Smuzhiyun /* others */ 543*4882a593Smuzhiyun AC_JACK_LOC_MOBILE_IN = 0x37, 544*4882a593Smuzhiyun AC_JACK_LOC_MOBILE_OUT, 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun /* Port connectivity (0-3) */ 548*4882a593Smuzhiyun enum { 549*4882a593Smuzhiyun AC_JACK_PORT_COMPLEX, 550*4882a593Smuzhiyun AC_JACK_PORT_NONE, 551*4882a593Smuzhiyun AC_JACK_PORT_FIXED, 552*4882a593Smuzhiyun AC_JACK_PORT_BOTH, 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun /* max. codec address */ 556*4882a593Smuzhiyun #define HDA_MAX_CODEC_ADDRESS 0x0f 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun #endif /* __SOUND_HDA_VERBS_H */ 559