xref: /OK3568_Linux_fs/kernel/include/sound/hda_register.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HD-audio controller (Azalia) registers and helpers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * For traditional reasons, we still use azx_ prefix here
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __SOUND_HDA_REGISTER_H
9*4882a593Smuzhiyun #define __SOUND_HDA_REGISTER_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <sound/hdaudio.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define AZX_REG_GCAP			0x00
15*4882a593Smuzhiyun #define   AZX_GCAP_64OK		(1 << 0)   /* 64bit address support */
16*4882a593Smuzhiyun #define   AZX_GCAP_NSDO		(3 << 1)   /* # of serial data out signals */
17*4882a593Smuzhiyun #define   AZX_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
18*4882a593Smuzhiyun #define   AZX_GCAP_ISS		(15 << 8)  /* # of input streams */
19*4882a593Smuzhiyun #define   AZX_GCAP_OSS		(15 << 12) /* # of output streams */
20*4882a593Smuzhiyun #define AZX_REG_VMIN			0x02
21*4882a593Smuzhiyun #define AZX_REG_VMAJ			0x03
22*4882a593Smuzhiyun #define AZX_REG_OUTPAY			0x04
23*4882a593Smuzhiyun #define AZX_REG_INPAY			0x06
24*4882a593Smuzhiyun #define AZX_REG_GCTL			0x08
25*4882a593Smuzhiyun #define   AZX_GCTL_RESET	(1 << 0)   /* controller reset */
26*4882a593Smuzhiyun #define   AZX_GCTL_FCNTRL	(1 << 1)   /* flush control */
27*4882a593Smuzhiyun #define   AZX_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
28*4882a593Smuzhiyun #define AZX_REG_WAKEEN			0x0c
29*4882a593Smuzhiyun #define AZX_REG_STATESTS		0x0e
30*4882a593Smuzhiyun #define AZX_REG_GSTS			0x10
31*4882a593Smuzhiyun #define   AZX_GSTS_FSTS		(1 << 1)   /* flush status */
32*4882a593Smuzhiyun #define AZX_REG_GCAP2			0x12
33*4882a593Smuzhiyun #define AZX_REG_LLCH			0x14
34*4882a593Smuzhiyun #define AZX_REG_OUTSTRMPAY		0x18
35*4882a593Smuzhiyun #define AZX_REG_INSTRMPAY		0x1A
36*4882a593Smuzhiyun #define AZX_REG_INTCTL			0x20
37*4882a593Smuzhiyun #define AZX_REG_INTSTS			0x24
38*4882a593Smuzhiyun #define AZX_REG_WALLCLK			0x30	/* 24Mhz source */
39*4882a593Smuzhiyun #define AZX_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
40*4882a593Smuzhiyun #define AZX_REG_SSYNC			0x38
41*4882a593Smuzhiyun #define AZX_REG_CORBLBASE		0x40
42*4882a593Smuzhiyun #define AZX_REG_CORBUBASE		0x44
43*4882a593Smuzhiyun #define AZX_REG_CORBWP			0x48
44*4882a593Smuzhiyun #define AZX_REG_CORBRP			0x4a
45*4882a593Smuzhiyun #define   AZX_CORBRP_RST	(1 << 15)  /* read pointer reset */
46*4882a593Smuzhiyun #define AZX_REG_CORBCTL			0x4c
47*4882a593Smuzhiyun #define   AZX_CORBCTL_RUN	(1 << 1)   /* enable DMA */
48*4882a593Smuzhiyun #define   AZX_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
49*4882a593Smuzhiyun #define AZX_REG_CORBSTS			0x4d
50*4882a593Smuzhiyun #define   AZX_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
51*4882a593Smuzhiyun #define AZX_REG_CORBSIZE		0x4e
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define AZX_REG_RIRBLBASE		0x50
54*4882a593Smuzhiyun #define AZX_REG_RIRBUBASE		0x54
55*4882a593Smuzhiyun #define AZX_REG_RIRBWP			0x58
56*4882a593Smuzhiyun #define   AZX_RIRBWP_RST	(1 << 15)  /* write pointer reset */
57*4882a593Smuzhiyun #define AZX_REG_RINTCNT			0x5a
58*4882a593Smuzhiyun #define AZX_REG_RIRBCTL			0x5c
59*4882a593Smuzhiyun #define   AZX_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
60*4882a593Smuzhiyun #define   AZX_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
61*4882a593Smuzhiyun #define   AZX_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
62*4882a593Smuzhiyun #define AZX_REG_RIRBSTS			0x5d
63*4882a593Smuzhiyun #define   AZX_RBSTS_IRQ		(1 << 0)   /* response irq */
64*4882a593Smuzhiyun #define   AZX_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
65*4882a593Smuzhiyun #define AZX_REG_RIRBSIZE		0x5e
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define AZX_REG_IC			0x60
68*4882a593Smuzhiyun #define AZX_REG_IR			0x64
69*4882a593Smuzhiyun #define AZX_REG_IRS			0x68
70*4882a593Smuzhiyun #define   AZX_IRS_VALID		(1<<1)
71*4882a593Smuzhiyun #define   AZX_IRS_BUSY		(1<<0)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define AZX_REG_DPLBASE			0x70
74*4882a593Smuzhiyun #define AZX_REG_DPUBASE			0x74
75*4882a593Smuzhiyun #define   AZX_DPLBASE_ENABLE	0x1	/* Enable position buffer */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
78*4882a593Smuzhiyun enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* stream register offsets from stream base */
81*4882a593Smuzhiyun #define AZX_REG_SD_CTL			0x00
82*4882a593Smuzhiyun #define AZX_REG_SD_CTL_3B		0x02 /* 3rd byte of SD_CTL register */
83*4882a593Smuzhiyun #define AZX_REG_SD_STS			0x03
84*4882a593Smuzhiyun #define AZX_REG_SD_LPIB			0x04
85*4882a593Smuzhiyun #define AZX_REG_SD_CBL			0x08
86*4882a593Smuzhiyun #define AZX_REG_SD_LVI			0x0c
87*4882a593Smuzhiyun #define AZX_REG_SD_FIFOW		0x0e
88*4882a593Smuzhiyun #define AZX_REG_SD_FIFOSIZE		0x10
89*4882a593Smuzhiyun #define AZX_REG_SD_FORMAT		0x12
90*4882a593Smuzhiyun #define AZX_REG_SD_FIFOL		0x14
91*4882a593Smuzhiyun #define AZX_REG_SD_BDLPL		0x18
92*4882a593Smuzhiyun #define AZX_REG_SD_BDLPU		0x1c
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* GTS registers */
95*4882a593Smuzhiyun #define AZX_REG_LLCH			0x14
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define AZX_REG_GTS_BASE		0x520
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define AZX_REG_GTSCC	(AZX_REG_GTS_BASE + 0x00)
100*4882a593Smuzhiyun #define AZX_REG_WALFCC	(AZX_REG_GTS_BASE + 0x04)
101*4882a593Smuzhiyun #define AZX_REG_TSCCL	(AZX_REG_GTS_BASE + 0x08)
102*4882a593Smuzhiyun #define AZX_REG_TSCCU	(AZX_REG_GTS_BASE + 0x0C)
103*4882a593Smuzhiyun #define AZX_REG_LLPFOC	(AZX_REG_GTS_BASE + 0x14)
104*4882a593Smuzhiyun #define AZX_REG_LLPCL	(AZX_REG_GTS_BASE + 0x18)
105*4882a593Smuzhiyun #define AZX_REG_LLPCU	(AZX_REG_GTS_BASE + 0x1C)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Haswell/Broadwell display HD-A controller Extended Mode registers */
108*4882a593Smuzhiyun #define AZX_REG_HSW_EM4			0x100c
109*4882a593Smuzhiyun #define AZX_REG_HSW_EM5			0x1010
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Skylake/Broxton vendor-specific registers */
112*4882a593Smuzhiyun #define AZX_REG_VS_EM1			0x1000
113*4882a593Smuzhiyun #define AZX_REG_VS_INRC			0x1004
114*4882a593Smuzhiyun #define AZX_REG_VS_OUTRC		0x1008
115*4882a593Smuzhiyun #define AZX_REG_VS_FIFOTRK		0x100C
116*4882a593Smuzhiyun #define AZX_REG_VS_FIFOTRK2		0x1010
117*4882a593Smuzhiyun #define AZX_REG_VS_EM2			0x1030
118*4882a593Smuzhiyun #define AZX_REG_VS_EM3L			0x1038
119*4882a593Smuzhiyun #define AZX_REG_VS_EM3U			0x103C
120*4882a593Smuzhiyun #define AZX_REG_VS_EM4L			0x1040
121*4882a593Smuzhiyun #define AZX_REG_VS_EM4U			0x1044
122*4882a593Smuzhiyun #define AZX_REG_VS_LTRP			0x1048
123*4882a593Smuzhiyun #define AZX_REG_VS_D0I3C		0x104A
124*4882a593Smuzhiyun #define AZX_REG_VS_PCE			0x104B
125*4882a593Smuzhiyun #define AZX_REG_VS_L2MAGC		0x1050
126*4882a593Smuzhiyun #define AZX_REG_VS_L2LAHPT		0x1054
127*4882a593Smuzhiyun #define AZX_REG_VS_SDXDPIB_XBASE	0x1084
128*4882a593Smuzhiyun #define AZX_REG_VS_SDXDPIB_XINTERVAL	0x20
129*4882a593Smuzhiyun #define AZX_REG_VS_SDXEFIFOS_XBASE	0x1094
130*4882a593Smuzhiyun #define AZX_REG_VS_SDXEFIFOS_XINTERVAL	0x20
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* PCI space */
133*4882a593Smuzhiyun #define AZX_PCIREG_TCSEL		0x44
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * other constants
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* max number of fragments - we may use more if allocating more pages for BDL */
140*4882a593Smuzhiyun #define BDL_SIZE		4096
141*4882a593Smuzhiyun #define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
142*4882a593Smuzhiyun #define AZX_MAX_FRAG		32
143*4882a593Smuzhiyun /* max buffer size - no h/w limit, you can increase as you like */
144*4882a593Smuzhiyun #define AZX_MAX_BUF_SIZE	(1024*1024*1024)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* RIRB int mask: overrun[2], response[0] */
147*4882a593Smuzhiyun #define RIRB_INT_RESPONSE	0x01
148*4882a593Smuzhiyun #define RIRB_INT_OVERRUN	0x04
149*4882a593Smuzhiyun #define RIRB_INT_MASK		0x05
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* STATESTS int mask: S3,SD2,SD1,SD0 */
152*4882a593Smuzhiyun #define STATESTS_INT_MASK	((1 << HDA_MAX_CODECS) - 1)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* SD_CTL bits */
155*4882a593Smuzhiyun #define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
156*4882a593Smuzhiyun #define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
157*4882a593Smuzhiyun #define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
158*4882a593Smuzhiyun #define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
159*4882a593Smuzhiyun #define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
160*4882a593Smuzhiyun #define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
161*4882a593Smuzhiyun #define SD_CTL_STREAM_TAG_SHIFT	20
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* SD_CTL and SD_STS */
164*4882a593Smuzhiyun #define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
165*4882a593Smuzhiyun #define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
166*4882a593Smuzhiyun #define SD_INT_COMPLETE		0x04	/* completion interrupt */
167*4882a593Smuzhiyun #define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
168*4882a593Smuzhiyun 				 SD_INT_COMPLETE)
169*4882a593Smuzhiyun #define SD_CTL_STRIPE_MASK	0x3	/* stripe control mask */
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* SD_STS */
172*4882a593Smuzhiyun #define SD_STS_FIFO_READY	0x20	/* FIFO ready */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* INTCTL and INTSTS */
175*4882a593Smuzhiyun #define AZX_INT_ALL_STREAM	0xff	   /* all stream interrupts */
176*4882a593Smuzhiyun #define AZX_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
177*4882a593Smuzhiyun #define AZX_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* below are so far hardcoded - should read registers in future */
180*4882a593Smuzhiyun #define AZX_MAX_CORB_ENTRIES	256
181*4882a593Smuzhiyun #define AZX_MAX_RIRB_ENTRIES	256
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Capability header  Structure */
184*4882a593Smuzhiyun #define AZX_REG_CAP_HDR			0x0
185*4882a593Smuzhiyun #define AZX_CAP_HDR_VER_OFF		28
186*4882a593Smuzhiyun #define AZX_CAP_HDR_VER_MASK		(0xF << AZX_CAP_HDR_VER_OFF)
187*4882a593Smuzhiyun #define AZX_CAP_HDR_ID_OFF		16
188*4882a593Smuzhiyun #define AZX_CAP_HDR_ID_MASK		(0xFFF << AZX_CAP_HDR_ID_OFF)
189*4882a593Smuzhiyun #define AZX_CAP_HDR_NXT_PTR_MASK	0xFFFF
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* registers of Software Position Based FIFO Capability Structure */
192*4882a593Smuzhiyun #define AZX_SPB_CAP_ID			0x4
193*4882a593Smuzhiyun #define AZX_REG_SPB_BASE_ADDR		0x700
194*4882a593Smuzhiyun #define AZX_REG_SPB_SPBFCH		0x00
195*4882a593Smuzhiyun #define AZX_REG_SPB_SPBFCCTL		0x04
196*4882a593Smuzhiyun /* Base used to calculate the iterating register offset */
197*4882a593Smuzhiyun #define AZX_SPB_BASE			0x08
198*4882a593Smuzhiyun /* Interval used to calculate the iterating register offset */
199*4882a593Smuzhiyun #define AZX_SPB_INTERVAL		0x08
200*4882a593Smuzhiyun /* SPIB base */
201*4882a593Smuzhiyun #define AZX_SPB_SPIB			0x00
202*4882a593Smuzhiyun /* SPIB MAXFIFO base*/
203*4882a593Smuzhiyun #define AZX_SPB_MAXFIFO			0x04
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* registers of Global Time Synchronization Capability Structure */
206*4882a593Smuzhiyun #define AZX_GTS_CAP_ID			0x1
207*4882a593Smuzhiyun #define AZX_REG_GTS_GTSCH		0x00
208*4882a593Smuzhiyun #define AZX_REG_GTS_GTSCD		0x04
209*4882a593Smuzhiyun #define AZX_REG_GTS_GTSCTLAC		0x0C
210*4882a593Smuzhiyun #define AZX_GTS_BASE			0x20
211*4882a593Smuzhiyun #define AZX_GTS_INTERVAL		0x20
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* registers for Processing Pipe Capability Structure */
214*4882a593Smuzhiyun #define AZX_PP_CAP_ID			0x3
215*4882a593Smuzhiyun #define AZX_REG_PP_PPCH			0x10
216*4882a593Smuzhiyun #define AZX_REG_PP_PPCTL		0x04
217*4882a593Smuzhiyun #define AZX_PPCTL_PIE			(1<<31)
218*4882a593Smuzhiyun #define AZX_PPCTL_GPROCEN		(1<<30)
219*4882a593Smuzhiyun /* _X_ = dma engine # and cannot * exceed 29 (per spec max 30 dma engines) */
220*4882a593Smuzhiyun #define AZX_PPCTL_PROCEN(_X_)		(1<<(_X_))
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define AZX_REG_PP_PPSTS		0x08
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define AZX_PPHC_BASE			0x10
225*4882a593Smuzhiyun #define AZX_PPHC_INTERVAL		0x10
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define AZX_REG_PPHCLLPL		0x0
228*4882a593Smuzhiyun #define AZX_REG_PPHCLLPU		0x4
229*4882a593Smuzhiyun #define AZX_REG_PPHCLDPL		0x8
230*4882a593Smuzhiyun #define AZX_REG_PPHCLDPU		0xC
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define AZX_PPLC_BASE			0x10
233*4882a593Smuzhiyun #define AZX_PPLC_MULTI			0x10
234*4882a593Smuzhiyun #define AZX_PPLC_INTERVAL		0x10
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define AZX_REG_PPLCCTL			0x0
237*4882a593Smuzhiyun #define AZX_PPLCCTL_STRM_BITS		4
238*4882a593Smuzhiyun #define AZX_PPLCCTL_STRM_SHIFT		20
239*4882a593Smuzhiyun #define AZX_REG_MASK(bit_num, offset) \
240*4882a593Smuzhiyun 	(((1 << (bit_num)) - 1) << (offset))
241*4882a593Smuzhiyun #define AZX_PPLCCTL_STRM_MASK \
242*4882a593Smuzhiyun 	AZX_REG_MASK(AZX_PPLCCTL_STRM_BITS, AZX_PPLCCTL_STRM_SHIFT)
243*4882a593Smuzhiyun #define AZX_PPLCCTL_RUN			(1<<1)
244*4882a593Smuzhiyun #define AZX_PPLCCTL_STRST		(1<<0)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define AZX_REG_PPLCFMT			0x4
247*4882a593Smuzhiyun #define AZX_REG_PPLCLLPL		0x8
248*4882a593Smuzhiyun #define AZX_REG_PPLCLLPU		0xC
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* registers for Multiple Links Capability Structure */
251*4882a593Smuzhiyun #define AZX_ML_CAP_ID			0x2
252*4882a593Smuzhiyun #define AZX_REG_ML_MLCH			0x00
253*4882a593Smuzhiyun #define AZX_REG_ML_MLCD			0x04
254*4882a593Smuzhiyun #define AZX_ML_BASE			0x40
255*4882a593Smuzhiyun #define AZX_ML_INTERVAL			0x40
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define AZX_REG_ML_LCAP			0x00
258*4882a593Smuzhiyun #define AZX_REG_ML_LCTL			0x04
259*4882a593Smuzhiyun #define AZX_REG_ML_LOSIDV		0x08
260*4882a593Smuzhiyun #define AZX_REG_ML_LSDIID		0x0C
261*4882a593Smuzhiyun #define AZX_REG_ML_LPSOO		0x10
262*4882a593Smuzhiyun #define AZX_REG_ML_LPSIO		0x12
263*4882a593Smuzhiyun #define AZX_REG_ML_LWALFC		0x18
264*4882a593Smuzhiyun #define AZX_REG_ML_LOUTPAY		0x20
265*4882a593Smuzhiyun #define AZX_REG_ML_LINPAY		0x30
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* bit0 is reserved, with BIT(1) mapping to stream1 */
268*4882a593Smuzhiyun #define ML_LOSIDV_STREAM_MASK		0xFFFE
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define ML_LCTL_SCF_MASK			0xF
271*4882a593Smuzhiyun #define AZX_MLCTL_SPA				(0x1 << 16)
272*4882a593Smuzhiyun #define AZX_MLCTL_CPA				(0x1 << 23)
273*4882a593Smuzhiyun #define AZX_MLCTL_SPA_SHIFT			16
274*4882a593Smuzhiyun #define AZX_MLCTL_CPA_SHIFT			23
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* registers for DMA Resume Capability Structure */
277*4882a593Smuzhiyun #define AZX_DRSM_CAP_ID			0x5
278*4882a593Smuzhiyun #define AZX_REG_DRSM_CTL		0x4
279*4882a593Smuzhiyun /* Base used to calculate the iterating register offset */
280*4882a593Smuzhiyun #define AZX_DRSM_BASE			0x08
281*4882a593Smuzhiyun /* Interval used to calculate the iterating register offset */
282*4882a593Smuzhiyun #define AZX_DRSM_INTERVAL		0x08
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* Global time synchronization registers */
285*4882a593Smuzhiyun #define GTSCC_TSCCD_MASK		0x80000000
286*4882a593Smuzhiyun #define GTSCC_TSCCD_SHIFT		BIT(31)
287*4882a593Smuzhiyun #define GTSCC_TSCCI_MASK		0x20
288*4882a593Smuzhiyun #define GTSCC_CDMAS_DMA_DIR_SHIFT	4
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define WALFCC_CIF_MASK			0x1FF
291*4882a593Smuzhiyun #define WALFCC_FN_SHIFT			9
292*4882a593Smuzhiyun #define HDA_CLK_CYCLES_PER_FRAME	512
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * An error occurs near frame "rollover". The clocks in frame value indicates
296*4882a593Smuzhiyun  * whether this error may have occurred. Here we use the value of 10. Please
297*4882a593Smuzhiyun  * see the errata for the right number [<10]
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun #define HDA_MAX_CYCLE_VALUE		499
300*4882a593Smuzhiyun #define HDA_MAX_CYCLE_OFFSET		10
301*4882a593Smuzhiyun #define HDA_MAX_CYCLE_READ_RETRY	10
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define TSCCU_CCU_SHIFT			32
304*4882a593Smuzhiyun #define LLPC_CCU_SHIFT			32
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun  * helpers to read the stream position
309*4882a593Smuzhiyun  */
310*4882a593Smuzhiyun static inline unsigned int
snd_hdac_stream_get_pos_lpib(struct hdac_stream * stream)311*4882a593Smuzhiyun snd_hdac_stream_get_pos_lpib(struct hdac_stream *stream)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	return snd_hdac_stream_readl(stream, SD_LPIB);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static inline unsigned int
snd_hdac_stream_get_pos_posbuf(struct hdac_stream * stream)317*4882a593Smuzhiyun snd_hdac_stream_get_pos_posbuf(struct hdac_stream *stream)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	return le32_to_cpu(*stream->posbuf);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif /* __SOUND_HDA_REGISTER_H */
323