xref: /OK3568_Linux_fs/kernel/include/sound/emu10k1.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
4*4882a593Smuzhiyun  *		     Creative Labs, Inc.
5*4882a593Smuzhiyun  *  Definitions for EMU10K1 (SB Live!) chips
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef __SOUND_EMU10K1_H
8*4882a593Smuzhiyun #define __SOUND_EMU10K1_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <sound/pcm.h>
12*4882a593Smuzhiyun #include <sound/rawmidi.h>
13*4882a593Smuzhiyun #include <sound/hwdep.h>
14*4882a593Smuzhiyun #include <sound/ac97_codec.h>
15*4882a593Smuzhiyun #include <sound/util_mem.h>
16*4882a593Smuzhiyun #include <sound/pcm-indirect.h>
17*4882a593Smuzhiyun #include <sound/timer.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/mutex.h>
20*4882a593Smuzhiyun #include <linux/firmware.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <uapi/sound/emu10k1.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* ------------------- DEFINES -------------------- */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define EMUPAGESIZE     4096
28*4882a593Smuzhiyun #define MAXREQVOICES    8
29*4882a593Smuzhiyun #define MAXPAGES0       4096	/* 32 bit mode */
30*4882a593Smuzhiyun #define MAXPAGES1       8192	/* 31 bit mode */
31*4882a593Smuzhiyun #define RESERVED        0
32*4882a593Smuzhiyun #define NUM_MIDI        16
33*4882a593Smuzhiyun #define NUM_G           64              /* use all channels */
34*4882a593Smuzhiyun #define NUM_FXSENDS     4
35*4882a593Smuzhiyun #define NUM_EFX_PLAYBACK    16
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* FIXME? - according to the OSS driver the EMU10K1 needs a 29 bit DMA mask */
38*4882a593Smuzhiyun #define EMU10K1_DMA_MASK	0x7fffffffUL	/* 31bit */
39*4882a593Smuzhiyun #define AUDIGY_DMA_MASK		0xffffffffUL	/* 32bit mode */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define TMEMSIZE        256*1024
42*4882a593Smuzhiyun #define TMEMSIZEREG     4
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define IP_TO_CP(ip) ((ip == 0) ? 0 : (((0x00001000uL | (ip & 0x00000FFFL)) << (((ip >> 12) & 0x000FL) + 4)) & 0xFFFF0000uL))
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun // Audigy specify registers are prefixed with 'A_'
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /************************************************************************************************/
49*4882a593Smuzhiyun /* PCI function 0 registers, address = <val> + PCIBASE0						*/
50*4882a593Smuzhiyun /************************************************************************************************/
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PTR			0x00		/* Indexed register set pointer register	*/
53*4882a593Smuzhiyun 						/* NOTE: The CHANNELNUM and ADDRESS words can	*/
54*4882a593Smuzhiyun 						/* be modified independently of each other.	*/
55*4882a593Smuzhiyun #define PTR_CHANNELNUM_MASK	0x0000003f	/* For each per-channel register, indicates the	*/
56*4882a593Smuzhiyun 						/* channel number of the register to be		*/
57*4882a593Smuzhiyun 						/* accessed.  For non per-channel registers the	*/
58*4882a593Smuzhiyun 						/* value should be set to zero.			*/
59*4882a593Smuzhiyun #define PTR_ADDRESS_MASK	0x07ff0000	/* Register index				*/
60*4882a593Smuzhiyun #define A_PTR_ADDRESS_MASK	0x0fff0000
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define DATA			0x04		/* Indexed register set data register		*/
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define IPR			0x08		/* Global interrupt pending register		*/
65*4882a593Smuzhiyun 						/* Clear pending interrupts by writing a 1 to	*/
66*4882a593Smuzhiyun 						/* the relevant bits and zero to the other bits	*/
67*4882a593Smuzhiyun #define IPR_P16V		0x80000000	/* Bit set when the CA0151 P16V chip wishes
68*4882a593Smuzhiyun 						   to interrupt */
69*4882a593Smuzhiyun #define IPR_GPIOMSG		0x20000000	/* GPIO message interrupt (RE'd, still not sure
70*4882a593Smuzhiyun 						   which INTE bits enable it)			*/
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1)			*/
73*4882a593Smuzhiyun #define IPR_A_MIDITRANSBUFEMPTY2 0x10000000	/* MIDI UART transmit buffer empty		*/
74*4882a593Smuzhiyun #define IPR_A_MIDIRECVBUFEMPTY2	0x08000000	/* MIDI UART receive buffer empty		*/
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define IPR_SPDIFBUFFULL	0x04000000	/* SPDIF capture related, 10k2 only? (RE)	*/
77*4882a593Smuzhiyun #define IPR_SPDIFBUFHALFFULL	0x02000000	/* SPDIF capture related? (RE)			*/
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define IPR_SAMPLERATETRACKER	0x01000000	/* Sample rate tracker lock status change	*/
80*4882a593Smuzhiyun #define IPR_FXDSP		0x00800000	/* Enable FX DSP interrupts			*/
81*4882a593Smuzhiyun #define IPR_FORCEINT		0x00400000	/* Force Sound Blaster interrupt		*/
82*4882a593Smuzhiyun #define IPR_PCIERROR		0x00200000	/* PCI bus error				*/
83*4882a593Smuzhiyun #define IPR_VOLINCR		0x00100000	/* Volume increment button pressed		*/
84*4882a593Smuzhiyun #define IPR_VOLDECR		0x00080000	/* Volume decrement button pressed		*/
85*4882a593Smuzhiyun #define IPR_MUTE		0x00040000	/* Mute button pressed				*/
86*4882a593Smuzhiyun #define IPR_MICBUFFULL		0x00020000	/* Microphone buffer full			*/
87*4882a593Smuzhiyun #define IPR_MICBUFHALFFULL	0x00010000	/* Microphone buffer half full			*/
88*4882a593Smuzhiyun #define IPR_ADCBUFFULL		0x00008000	/* ADC buffer full				*/
89*4882a593Smuzhiyun #define IPR_ADCBUFHALFFULL	0x00004000	/* ADC buffer half full				*/
90*4882a593Smuzhiyun #define IPR_EFXBUFFULL		0x00002000	/* Effects buffer full				*/
91*4882a593Smuzhiyun #define IPR_EFXBUFHALFFULL	0x00001000	/* Effects buffer half full			*/
92*4882a593Smuzhiyun #define IPR_GPSPDIFSTATUSCHANGE	0x00000800	/* GPSPDIF channel status change		*/
93*4882a593Smuzhiyun #define IPR_CDROMSTATUSCHANGE	0x00000400	/* CD-ROM channel status change			*/
94*4882a593Smuzhiyun #define IPR_INTERVALTIMER	0x00000200	/* Interval timer terminal count		*/
95*4882a593Smuzhiyun #define IPR_MIDITRANSBUFEMPTY	0x00000100	/* MIDI UART transmit buffer empty		*/
96*4882a593Smuzhiyun #define IPR_MIDIRECVBUFEMPTY	0x00000080	/* MIDI UART receive buffer empty		*/
97*4882a593Smuzhiyun #define IPR_CHANNELLOOP		0x00000040	/* Channel (half) loop interrupt(s) pending	*/
98*4882a593Smuzhiyun #define IPR_CHANNELNUMBERMASK	0x0000003f	/* When IPR_CHANNELLOOP is set, indicates the	*/
99*4882a593Smuzhiyun 						/* highest set channel in CLIPL, CLIPH, HLIPL,  */
100*4882a593Smuzhiyun 						/* or HLIPH.  When IP is written with CL set,	*/
101*4882a593Smuzhiyun 						/* the bit in H/CLIPL or H/CLIPH corresponding	*/
102*4882a593Smuzhiyun 						/* to the CIN value written will be cleared.	*/
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define INTE			0x0c		/* Interrupt enable register			*/
105*4882a593Smuzhiyun #define INTE_VIRTUALSB_MASK	0xc0000000	/* Virtual Soundblaster I/O port capture	*/
106*4882a593Smuzhiyun #define INTE_VIRTUALSB_220	0x00000000	/* Capture at I/O base address 0x220-0x22f	*/
107*4882a593Smuzhiyun #define INTE_VIRTUALSB_240	0x40000000	/* Capture at I/O base address 0x240		*/
108*4882a593Smuzhiyun #define INTE_VIRTUALSB_260	0x80000000	/* Capture at I/O base address 0x260		*/
109*4882a593Smuzhiyun #define INTE_VIRTUALSB_280	0xc0000000	/* Capture at I/O base address 0x280		*/
110*4882a593Smuzhiyun #define INTE_VIRTUALMPU_MASK	0x30000000	/* Virtual MPU I/O port capture			*/
111*4882a593Smuzhiyun #define INTE_VIRTUALMPU_300	0x00000000	/* Capture at I/O base address 0x300-0x301	*/
112*4882a593Smuzhiyun #define INTE_VIRTUALMPU_310	0x10000000	/* Capture at I/O base address 0x310		*/
113*4882a593Smuzhiyun #define INTE_VIRTUALMPU_320	0x20000000	/* Capture at I/O base address 0x320		*/
114*4882a593Smuzhiyun #define INTE_VIRTUALMPU_330	0x30000000	/* Capture at I/O base address 0x330		*/
115*4882a593Smuzhiyun #define INTE_MASTERDMAENABLE	0x08000000	/* Master DMA emulation at 0x000-0x00f		*/
116*4882a593Smuzhiyun #define INTE_SLAVEDMAENABLE	0x04000000	/* Slave DMA emulation at 0x0c0-0x0df		*/
117*4882a593Smuzhiyun #define INTE_MASTERPICENABLE	0x02000000	/* Master PIC emulation at 0x020-0x021		*/
118*4882a593Smuzhiyun #define INTE_SLAVEPICENABLE	0x01000000	/* Slave PIC emulation at 0x0a0-0x0a1		*/
119*4882a593Smuzhiyun #define INTE_VSBENABLE		0x00800000	/* Enable virtual Soundblaster			*/
120*4882a593Smuzhiyun #define INTE_ADLIBENABLE	0x00400000	/* Enable AdLib emulation at 0x388-0x38b	*/
121*4882a593Smuzhiyun #define INTE_MPUENABLE		0x00200000	/* Enable virtual MPU				*/
122*4882a593Smuzhiyun #define INTE_FORCEINT		0x00100000	/* Continuously assert INTAN			*/
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define INTE_MRHANDENABLE	0x00080000	/* Enable the "Mr. Hand" logic			*/
125*4882a593Smuzhiyun 						/* NOTE: There is no reason to use this under	*/
126*4882a593Smuzhiyun 						/* Linux, and it will cause odd hardware 	*/
127*4882a593Smuzhiyun 						/* behavior and possibly random segfaults and	*/
128*4882a593Smuzhiyun 						/* lockups if enabled.				*/
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1)			*/
131*4882a593Smuzhiyun #define INTE_A_MIDITXENABLE2	0x00020000	/* Enable MIDI transmit-buffer-empty interrupts	*/
132*4882a593Smuzhiyun #define INTE_A_MIDIRXENABLE2	0x00010000	/* Enable MIDI receive-buffer-empty interrupts	*/
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define INTE_SAMPLERATETRACKER	0x00002000	/* Enable sample rate tracker interrupts	*/
136*4882a593Smuzhiyun 						/* NOTE: This bit must always be enabled       	*/
137*4882a593Smuzhiyun #define INTE_FXDSPENABLE	0x00001000	/* Enable FX DSP interrupts			*/
138*4882a593Smuzhiyun #define INTE_PCIERRORENABLE	0x00000800	/* Enable PCI bus error interrupts		*/
139*4882a593Smuzhiyun #define INTE_VOLINCRENABLE	0x00000400	/* Enable volume increment button interrupts	*/
140*4882a593Smuzhiyun #define INTE_VOLDECRENABLE	0x00000200	/* Enable volume decrement button interrupts	*/
141*4882a593Smuzhiyun #define INTE_MUTEENABLE		0x00000100	/* Enable mute button interrupts		*/
142*4882a593Smuzhiyun #define INTE_MICBUFENABLE	0x00000080	/* Enable microphone buffer interrupts		*/
143*4882a593Smuzhiyun #define INTE_ADCBUFENABLE	0x00000040	/* Enable ADC buffer interrupts			*/
144*4882a593Smuzhiyun #define INTE_EFXBUFENABLE	0x00000020	/* Enable Effects buffer interrupts		*/
145*4882a593Smuzhiyun #define INTE_GPSPDIFENABLE	0x00000010	/* Enable GPSPDIF status interrupts		*/
146*4882a593Smuzhiyun #define INTE_CDSPDIFENABLE	0x00000008	/* Enable CDSPDIF status interrupts		*/
147*4882a593Smuzhiyun #define INTE_INTERVALTIMERENB	0x00000004	/* Enable interval timer interrupts		*/
148*4882a593Smuzhiyun #define INTE_MIDITXENABLE	0x00000002	/* Enable MIDI transmit-buffer-empty interrupts	*/
149*4882a593Smuzhiyun #define INTE_MIDIRXENABLE	0x00000001	/* Enable MIDI receive-buffer-empty interrupts	*/
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define WC			0x10		/* Wall Clock register				*/
152*4882a593Smuzhiyun #define WC_SAMPLECOUNTER_MASK	0x03FFFFC0	/* Sample periods elapsed since reset		*/
153*4882a593Smuzhiyun #define WC_SAMPLECOUNTER	0x14060010
154*4882a593Smuzhiyun #define WC_CURRENTCHANNEL	0x0000003F	/* Channel [0..63] currently being serviced	*/
155*4882a593Smuzhiyun 						/* NOTE: Each channel takes 1/64th of a sample	*/
156*4882a593Smuzhiyun 						/* period to be serviced.			*/
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define HCFG			0x14		/* Hardware config register			*/
159*4882a593Smuzhiyun 						/* NOTE: There is no reason to use the legacy	*/
160*4882a593Smuzhiyun 						/* SoundBlaster emulation stuff described below	*/
161*4882a593Smuzhiyun 						/* under Linux, and all kinds of weird hardware	*/
162*4882a593Smuzhiyun 						/* behavior can result if you try.  Don't.	*/
163*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_MASK	0xe0000000	/* Legacy function number 			*/
164*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_MPU	0x00000000	/* Legacy MPU	 				*/
165*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_SB	0x40000000	/* Legacy SB					*/
166*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_AD	0x60000000	/* Legacy AD					*/
167*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_MPIC	0x80000000	/* Legacy MPIC					*/
168*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_MDMA	0xa0000000	/* Legacy MDMA					*/
169*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_SPCI	0xc0000000	/* Legacy SPCI					*/
170*4882a593Smuzhiyun #define HCFG_LEGACYFUNC_SDMA	0xe0000000	/* Legacy SDMA					*/
171*4882a593Smuzhiyun #define HCFG_IOCAPTUREADDR	0x1f000000	/* The 4 LSBs of the captured I/O address.	*/
172*4882a593Smuzhiyun #define HCFG_LEGACYWRITE	0x00800000	/* 1 = write, 0 = read 				*/
173*4882a593Smuzhiyun #define HCFG_LEGACYWORD		0x00400000	/* 1 = word, 0 = byte 				*/
174*4882a593Smuzhiyun #define HCFG_LEGACYINT		0x00200000	/* 1 = legacy event captured. Write 1 to clear.	*/
175*4882a593Smuzhiyun 						/* NOTE: The rest of the bits in this register	*/
176*4882a593Smuzhiyun 						/* _are_ relevant under Linux.			*/
177*4882a593Smuzhiyun #define HCFG_PUSH_BUTTON_ENABLE 0x00100000	/* Enables Volume Inc/Dec and Mute functions    */
178*4882a593Smuzhiyun #define HCFG_BAUD_RATE		0x00080000	/* 0 = 48kHz, 1 = 44.1kHz			*/
179*4882a593Smuzhiyun #define HCFG_EXPANDED_MEM	0x00040000	/* 1 = any 16M of 4G addr, 0 = 32M of 2G addr	*/
180*4882a593Smuzhiyun #define HCFG_CODECFORMAT_MASK	0x00030000	/* CODEC format					*/
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Specific to Alice2, CA0102 */
183*4882a593Smuzhiyun #define HCFG_CODECFORMAT_AC97_1	0x00000000	/* AC97 CODEC format -- Ver 1.03		*/
184*4882a593Smuzhiyun #define HCFG_CODECFORMAT_AC97_2	0x00010000	/* AC97 CODEC format -- Ver 2.1			*/
185*4882a593Smuzhiyun #define HCFG_AUTOMUTE_ASYNC	0x00008000	/* When set, the async sample rate convertors	*/
186*4882a593Smuzhiyun 						/* will automatically mute their output when	*/
187*4882a593Smuzhiyun 						/* they are not rate-locked to the external	*/
188*4882a593Smuzhiyun 						/* async audio source  				*/
189*4882a593Smuzhiyun #define HCFG_AUTOMUTE_SPDIF	0x00004000	/* When set, the async sample rate convertors	*/
190*4882a593Smuzhiyun 						/* will automatically mute their output when	*/
191*4882a593Smuzhiyun 						/* the SPDIF V-bit indicates invalid audio	*/
192*4882a593Smuzhiyun #define HCFG_EMU32_SLAVE	0x00002000	/* 0 = Master, 1 = Slave. Slave for EMU1010	*/
193*4882a593Smuzhiyun #define HCFG_SLOW_RAMP		0x00001000	/* Increases Send Smoothing time constant	*/
194*4882a593Smuzhiyun /* 0x00000800 not used on Alice2 */
195*4882a593Smuzhiyun #define HCFG_PHASE_TRACK_MASK	0x00000700	/* When set, forces corresponding input to	*/
196*4882a593Smuzhiyun 						/* phase track the previous input.		*/
197*4882a593Smuzhiyun 						/* I2S0 can phase track the last S/PDIF input	*/
198*4882a593Smuzhiyun #define HCFG_I2S_ASRC_ENABLE	0x00000070	/* When set, enables asynchronous sample rate   */
199*4882a593Smuzhiyun 						/* conversion for the corresponding		*/
200*4882a593Smuzhiyun  						/* I2S format input				*/
201*4882a593Smuzhiyun /* Rest of HCFG 0x0000000f same as below. LOCKSOUNDCACHE etc.  */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* Older chips */
206*4882a593Smuzhiyun #define HCFG_CODECFORMAT_AC97	0x00000000	/* AC97 CODEC format -- Primary Output		*/
207*4882a593Smuzhiyun #define HCFG_CODECFORMAT_I2S	0x00010000	/* I2S CODEC format -- Secondary (Rear) Output	*/
208*4882a593Smuzhiyun #define HCFG_GPINPUT0		0x00004000	/* External pin112				*/
209*4882a593Smuzhiyun #define HCFG_GPINPUT1		0x00002000	/* External pin110				*/
210*4882a593Smuzhiyun #define HCFG_GPOUTPUT_MASK	0x00001c00	/* External pins which may be controlled	*/
211*4882a593Smuzhiyun #define HCFG_GPOUT0		0x00001000	/* External pin? (spdif enable on 5.1)		*/
212*4882a593Smuzhiyun #define HCFG_GPOUT1		0x00000800	/* External pin? (IR)				*/
213*4882a593Smuzhiyun #define HCFG_GPOUT2		0x00000400	/* External pin? (IR)				*/
214*4882a593Smuzhiyun #define HCFG_JOYENABLE      	0x00000200	/* Internal joystick enable    			*/
215*4882a593Smuzhiyun #define HCFG_PHASETRACKENABLE	0x00000100	/* Phase tracking enable			*/
216*4882a593Smuzhiyun 						/* 1 = Force all 3 async digital inputs to use	*/
217*4882a593Smuzhiyun 						/* the same async sample rate tracker (ZVIDEO)	*/
218*4882a593Smuzhiyun #define HCFG_AC3ENABLE_MASK	0x000000e0	/* AC3 async input control - Not implemented	*/
219*4882a593Smuzhiyun #define HCFG_AC3ENABLE_ZVIDEO	0x00000080	/* Channels 0 and 1 replace ZVIDEO		*/
220*4882a593Smuzhiyun #define HCFG_AC3ENABLE_CDSPDIF	0x00000040	/* Channels 0 and 1 replace CDSPDIF		*/
221*4882a593Smuzhiyun #define HCFG_AC3ENABLE_GPSPDIF  0x00000020      /* Channels 0 and 1 replace GPSPDIF             */
222*4882a593Smuzhiyun #define HCFG_AUTOMUTE		0x00000010	/* When set, the async sample rate convertors	*/
223*4882a593Smuzhiyun 						/* will automatically mute their output when	*/
224*4882a593Smuzhiyun 						/* they are not rate-locked to the external	*/
225*4882a593Smuzhiyun 						/* async audio source  				*/
226*4882a593Smuzhiyun #define HCFG_LOCKSOUNDCACHE	0x00000008	/* 1 = Cancel bustmaster accesses to soundcache */
227*4882a593Smuzhiyun 						/* NOTE: This should generally never be used.  	*/
228*4882a593Smuzhiyun #define HCFG_LOCKTANKCACHE_MASK	0x00000004	/* 1 = Cancel bustmaster accesses to tankcache	*/
229*4882a593Smuzhiyun 						/* NOTE: This should generally never be used.  	*/
230*4882a593Smuzhiyun #define HCFG_LOCKTANKCACHE	0x01020014
231*4882a593Smuzhiyun #define HCFG_MUTEBUTTONENABLE	0x00000002	/* 1 = Master mute button sets AUDIOENABLE = 0.	*/
232*4882a593Smuzhiyun 						/* NOTE: This is a 'cheap' way to implement a	*/
233*4882a593Smuzhiyun 						/* master mute function on the mute button, and	*/
234*4882a593Smuzhiyun 						/* in general should not be used unless a more	*/
235*4882a593Smuzhiyun 						/* sophisticated master mute function has not	*/
236*4882a593Smuzhiyun 						/* been written.       				*/
237*4882a593Smuzhiyun #define HCFG_AUDIOENABLE	0x00000001	/* 0 = CODECs transmit zero-valued samples	*/
238*4882a593Smuzhiyun 						/* Should be set to 1 when the EMU10K1 is	*/
239*4882a593Smuzhiyun 						/* completely initialized.			*/
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun //For Audigy, MPU port move to 0x70-0x74 ptr register
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MUDATA			0x18		/* MPU401 data register (8 bits)       		*/
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define MUCMD			0x19		/* MPU401 command register (8 bits)    		*/
246*4882a593Smuzhiyun #define MUCMD_RESET		0xff		/* RESET command				*/
247*4882a593Smuzhiyun #define MUCMD_ENTERUARTMODE	0x3f		/* Enter_UART_mode command			*/
248*4882a593Smuzhiyun 						/* NOTE: All other commands are ignored		*/
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define MUSTAT			MUCMD		/* MPU401 status register (8 bits)     		*/
251*4882a593Smuzhiyun #define MUSTAT_IRDYN		0x80		/* 0 = MIDI data or command ACK			*/
252*4882a593Smuzhiyun #define MUSTAT_ORDYN		0x40		/* 0 = MUDATA can accept a command or data	*/
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define A_IOCFG			0x18		/* GPIO on Audigy card (16bits)			*/
255*4882a593Smuzhiyun #define A_GPINPUT_MASK		0xff00
256*4882a593Smuzhiyun #define A_GPOUTPUT_MASK		0x00ff
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun // Audigy output/GPIO stuff taken from the kX drivers
259*4882a593Smuzhiyun #define A_IOCFG_GPOUT0		0x0044		/* analog/digital				*/
260*4882a593Smuzhiyun #define A_IOCFG_DISABLE_ANALOG	0x0040		/* = 'enable' for Audigy2 (chiprev=4)		*/
261*4882a593Smuzhiyun #define A_IOCFG_ENABLE_DIGITAL	0x0004
262*4882a593Smuzhiyun #define A_IOCFG_ENABLE_DIGITAL_AUDIGY4	0x0080
263*4882a593Smuzhiyun #define A_IOCFG_UNKNOWN_20      0x0020
264*4882a593Smuzhiyun #define A_IOCFG_DISABLE_AC97_FRONT      0x0080  /* turn off ac97 front -> front (10k2.1)	*/
265*4882a593Smuzhiyun #define A_IOCFG_GPOUT1		0x0002		/* IR? drive's internal bypass (?)		*/
266*4882a593Smuzhiyun #define A_IOCFG_GPOUT2		0x0001		/* IR */
267*4882a593Smuzhiyun #define A_IOCFG_MULTIPURPOSE_JACK	0x2000  /* center+lfe+rear_center (a2/a2ex)		*/
268*4882a593Smuzhiyun                                                 /* + digital for generic 10k2			*/
269*4882a593Smuzhiyun #define A_IOCFG_DIGITAL_JACK    0x1000          /* digital for a2 platinum			*/
270*4882a593Smuzhiyun #define A_IOCFG_FRONT_JACK      0x4000
271*4882a593Smuzhiyun #define A_IOCFG_REAR_JACK       0x8000
272*4882a593Smuzhiyun #define A_IOCFG_PHONES_JACK     0x0100          /* LiveDrive					*/
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* outputs:
275*4882a593Smuzhiyun  *	for audigy2 platinum:	0xa00
276*4882a593Smuzhiyun  *	for a2 platinum ex:	0x1c00
277*4882a593Smuzhiyun  *	for a1 platinum:	0x0
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define TIMER			0x1a		/* Timer terminal count register		*/
281*4882a593Smuzhiyun 						/* NOTE: After the rate is changed, a maximum	*/
282*4882a593Smuzhiyun 						/* of 1024 sample periods should be allowed	*/
283*4882a593Smuzhiyun 						/* before the new rate is guaranteed accurate.	*/
284*4882a593Smuzhiyun #define TIMER_RATE_MASK		0x000003ff	/* Timer interrupt rate in sample periods	*/
285*4882a593Smuzhiyun 						/* 0 == 1024 periods, [1..4] are not useful	*/
286*4882a593Smuzhiyun #define TIMER_RATE		0x0a00001a
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define AC97DATA		0x1c		/* AC97 register set data register (16 bit)	*/
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define AC97ADDRESS		0x1e		/* AC97 register set address register (8 bit)	*/
291*4882a593Smuzhiyun #define AC97ADDRESS_READY	0x80		/* Read-only bit, reflects CODEC READY signal	*/
292*4882a593Smuzhiyun #define AC97ADDRESS_ADDRESS	0x7f		/* Address of indexed AC97 register		*/
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* Available on the Audigy 2 and Audigy 4 only. This is the P16V chip. */
295*4882a593Smuzhiyun #define PTR2			0x20		/* Indexed register set pointer register	*/
296*4882a593Smuzhiyun #define DATA2			0x24		/* Indexed register set data register		*/
297*4882a593Smuzhiyun #define IPR2			0x28		/* P16V interrupt pending register		*/
298*4882a593Smuzhiyun #define IPR2_PLAYBACK_CH_0_LOOP      0x00001000 /* Playback Channel 0 loop                               */
299*4882a593Smuzhiyun #define IPR2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop                          */
300*4882a593Smuzhiyun #define IPR2_CAPTURE_CH_0_LOOP       0x00100000 /* Capture Channel 0 loop                               */
301*4882a593Smuzhiyun #define IPR2_CAPTURE_CH_0_HALF_LOOP  0x00010000 /* Capture Channel 0 half loop                          */
302*4882a593Smuzhiyun 						/* 0x00000100 Playback. Only in once per period.
303*4882a593Smuzhiyun 						 * 0x00110000 Capture. Int on half buffer.
304*4882a593Smuzhiyun 						 */
305*4882a593Smuzhiyun #define INTE2			0x2c		/* P16V Interrupt enable register. 	*/
306*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_0_LOOP      0x00001000 /* Playback Channel 0 loop                               */
307*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop                          */
308*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_1_LOOP      0x00002000 /* Playback Channel 1 loop                               */
309*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_1_HALF_LOOP 0x00000200 /* Playback Channel 1 half loop                          */
310*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_2_LOOP      0x00004000 /* Playback Channel 2 loop                               */
311*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_2_HALF_LOOP 0x00000400 /* Playback Channel 2 half loop                          */
312*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_3_LOOP      0x00008000 /* Playback Channel 3 loop                               */
313*4882a593Smuzhiyun #define INTE2_PLAYBACK_CH_3_HALF_LOOP 0x00000800 /* Playback Channel 3 half loop                          */
314*4882a593Smuzhiyun #define INTE2_CAPTURE_CH_0_LOOP       0x00100000 /* Capture Channel 0 loop                               */
315*4882a593Smuzhiyun #define INTE2_CAPTURE_CH_0_HALF_LOOP  0x00010000 /* Caputre Channel 0 half loop                          */
316*4882a593Smuzhiyun #define HCFG2			0x34		/* Defaults: 0, win2000 sets it to 00004201 */
317*4882a593Smuzhiyun 						/* 0x00000000 2-channel output. */
318*4882a593Smuzhiyun 						/* 0x00000200 8-channel output. */
319*4882a593Smuzhiyun 						/* 0x00000004 pauses stream/irq fail. */
320*4882a593Smuzhiyun 						/* Rest of bits no nothing to sound output */
321*4882a593Smuzhiyun 						/* bit 0: Enable P16V audio.
322*4882a593Smuzhiyun 						 * bit 1: Lock P16V record memory cache.
323*4882a593Smuzhiyun 						 * bit 2: Lock P16V playback memory cache.
324*4882a593Smuzhiyun 						 * bit 3: Dummy record insert zero samples.
325*4882a593Smuzhiyun 						 * bit 8: Record 8-channel in phase.
326*4882a593Smuzhiyun 						 * bit 9: Playback 8-channel in phase.
327*4882a593Smuzhiyun 						 * bit 11-12: Playback mixer attenuation: 0=0dB, 1=-6dB, 2=-12dB, 3=Mute.
328*4882a593Smuzhiyun 						 * bit 13: Playback mixer enable.
329*4882a593Smuzhiyun 						 * bit 14: Route SRC48 mixer output to fx engine.
330*4882a593Smuzhiyun 						 * bit 15: Enable IEEE 1394 chip.
331*4882a593Smuzhiyun 						 */
332*4882a593Smuzhiyun #define IPR3			0x38		/* Cdif interrupt pending register		*/
333*4882a593Smuzhiyun #define INTE3			0x3c		/* Cdif interrupt enable register. 	*/
334*4882a593Smuzhiyun /************************************************************************************************/
335*4882a593Smuzhiyun /* PCI function 1 registers, address = <val> + PCIBASE1						*/
336*4882a593Smuzhiyun /************************************************************************************************/
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define JOYSTICK1		0x00		/* Analog joystick port register		*/
339*4882a593Smuzhiyun #define JOYSTICK2		0x01		/* Analog joystick port register		*/
340*4882a593Smuzhiyun #define JOYSTICK3		0x02		/* Analog joystick port register		*/
341*4882a593Smuzhiyun #define JOYSTICK4		0x03		/* Analog joystick port register		*/
342*4882a593Smuzhiyun #define JOYSTICK5		0x04		/* Analog joystick port register		*/
343*4882a593Smuzhiyun #define JOYSTICK6		0x05		/* Analog joystick port register		*/
344*4882a593Smuzhiyun #define JOYSTICK7		0x06		/* Analog joystick port register		*/
345*4882a593Smuzhiyun #define JOYSTICK8		0x07		/* Analog joystick port register		*/
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* When writing, any write causes JOYSTICK_COMPARATOR output enable to be pulsed on write.	*/
348*4882a593Smuzhiyun /* When reading, use these bitfields: */
349*4882a593Smuzhiyun #define JOYSTICK_BUTTONS	0x0f		/* Joystick button data				*/
350*4882a593Smuzhiyun #define JOYSTICK_COMPARATOR	0xf0		/* Joystick comparator data			*/
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /********************************************************************************************************/
354*4882a593Smuzhiyun /* Emu10k1 pointer-offset register set, accessed through the PTR and DATA registers			*/
355*4882a593Smuzhiyun /********************************************************************************************************/
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define CPF			0x00		/* Current pitch and fraction register			*/
358*4882a593Smuzhiyun #define CPF_CURRENTPITCH_MASK	0xffff0000	/* Current pitch (linear, 0x4000 == unity pitch shift) 	*/
359*4882a593Smuzhiyun #define CPF_CURRENTPITCH	0x10100000
360*4882a593Smuzhiyun #define CPF_STEREO_MASK		0x00008000	/* 1 = Even channel interleave, odd channel locked	*/
361*4882a593Smuzhiyun #define CPF_STOP_MASK		0x00004000	/* 1 = Current pitch forced to 0			*/
362*4882a593Smuzhiyun #define CPF_FRACADDRESS_MASK	0x00003fff	/* Linear fractional address of the current channel	*/
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define PTRX			0x01		/* Pitch target and send A/B amounts register		*/
365*4882a593Smuzhiyun #define PTRX_PITCHTARGET_MASK	0xffff0000	/* Pitch target of specified channel			*/
366*4882a593Smuzhiyun #define PTRX_PITCHTARGET	0x10100001
367*4882a593Smuzhiyun #define PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00	/* Linear level of channel output sent to FX send bus A	*/
368*4882a593Smuzhiyun #define PTRX_FXSENDAMOUNT_A	0x08080001
369*4882a593Smuzhiyun #define PTRX_FXSENDAMOUNT_B_MASK 0x000000ff	/* Linear level of channel output sent to FX send bus B	*/
370*4882a593Smuzhiyun #define PTRX_FXSENDAMOUNT_B	0x08000001
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define CVCF			0x02		/* Current volume and filter cutoff register		*/
373*4882a593Smuzhiyun #define CVCF_CURRENTVOL_MASK	0xffff0000	/* Current linear volume of specified channel		*/
374*4882a593Smuzhiyun #define CVCF_CURRENTVOL		0x10100002
375*4882a593Smuzhiyun #define CVCF_CURRENTFILTER_MASK	0x0000ffff	/* Current filter cutoff frequency of specified channel	*/
376*4882a593Smuzhiyun #define CVCF_CURRENTFILTER	0x10000002
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define VTFT			0x03		/* Volume target and filter cutoff target register	*/
379*4882a593Smuzhiyun #define VTFT_VOLUMETARGET_MASK	0xffff0000	/* Volume target of specified channel			*/
380*4882a593Smuzhiyun #define VTFT_VOLUMETARGET	0x10100003
381*4882a593Smuzhiyun #define VTFT_FILTERTARGET_MASK	0x0000ffff	/* Filter cutoff target of specified channel		*/
382*4882a593Smuzhiyun #define VTFT_FILTERTARGET	0x10000003
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define Z1			0x05		/* Filter delay memory 1 register			*/
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define Z2			0x04		/* Filter delay memory 2 register			*/
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define PSST			0x06		/* Send C amount and loop start address register	*/
389*4882a593Smuzhiyun #define PSST_FXSENDAMOUNT_C_MASK 0xff000000	/* Linear level of channel output sent to FX send bus C	*/
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define PSST_FXSENDAMOUNT_C	0x08180006
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #define PSST_LOOPSTARTADDR_MASK	0x00ffffff	/* Loop start address of the specified channel		*/
394*4882a593Smuzhiyun #define PSST_LOOPSTARTADDR	0x18000006
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define DSL			0x07		/* Send D amount and loop start address register	*/
397*4882a593Smuzhiyun #define DSL_FXSENDAMOUNT_D_MASK	0xff000000	/* Linear level of channel output sent to FX send bus D	*/
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #define DSL_FXSENDAMOUNT_D	0x08180007
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define DSL_LOOPENDADDR_MASK	0x00ffffff	/* Loop end address of the specified channel		*/
402*4882a593Smuzhiyun #define DSL_LOOPENDADDR		0x18000007
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define CCCA			0x08		/* Filter Q, interp. ROM, byte size, cur. addr register */
405*4882a593Smuzhiyun #define CCCA_RESONANCE		0xf0000000	/* Lowpass filter resonance (Q) height			*/
406*4882a593Smuzhiyun #define CCCA_INTERPROMMASK	0x0e000000	/* Selects passband of interpolation ROM		*/
407*4882a593Smuzhiyun 						/* 1 == full band, 7 == lowpass				*/
408*4882a593Smuzhiyun 						/* ROM 0 is used when pitch shifting downward or less	*/
409*4882a593Smuzhiyun 						/* then 3 semitones upward.  Increasingly higher ROM	*/
410*4882a593Smuzhiyun 						/* numbers are used, typically in steps of 3 semitones,	*/
411*4882a593Smuzhiyun 						/* as upward pitch shifting is performed.		*/
412*4882a593Smuzhiyun #define CCCA_INTERPROM_0	0x00000000	/* Select interpolation ROM 0				*/
413*4882a593Smuzhiyun #define CCCA_INTERPROM_1	0x02000000	/* Select interpolation ROM 1				*/
414*4882a593Smuzhiyun #define CCCA_INTERPROM_2	0x04000000	/* Select interpolation ROM 2				*/
415*4882a593Smuzhiyun #define CCCA_INTERPROM_3	0x06000000	/* Select interpolation ROM 3				*/
416*4882a593Smuzhiyun #define CCCA_INTERPROM_4	0x08000000	/* Select interpolation ROM 4				*/
417*4882a593Smuzhiyun #define CCCA_INTERPROM_5	0x0a000000	/* Select interpolation ROM 5				*/
418*4882a593Smuzhiyun #define CCCA_INTERPROM_6	0x0c000000	/* Select interpolation ROM 6				*/
419*4882a593Smuzhiyun #define CCCA_INTERPROM_7	0x0e000000	/* Select interpolation ROM 7				*/
420*4882a593Smuzhiyun #define CCCA_8BITSELECT		0x01000000	/* 1 = Sound memory for this channel uses 8-bit samples	*/
421*4882a593Smuzhiyun #define CCCA_CURRADDR_MASK	0x00ffffff	/* Current address of the selected channel		*/
422*4882a593Smuzhiyun #define CCCA_CURRADDR		0x18000008
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define CCR			0x09		/* Cache control register				*/
425*4882a593Smuzhiyun #define CCR_CACHEINVALIDSIZE	0x07190009
426*4882a593Smuzhiyun #define CCR_CACHEINVALIDSIZE_MASK	0xfe000000	/* Number of invalid samples cache for this channel    	*/
427*4882a593Smuzhiyun #define CCR_CACHELOOPFLAG	0x01000000	/* 1 = Cache has a loop service pending			*/
428*4882a593Smuzhiyun #define CCR_INTERLEAVEDSAMPLES	0x00800000	/* 1 = A cache service will fetch interleaved samples	*/
429*4882a593Smuzhiyun #define CCR_WORDSIZEDSAMPLES	0x00400000	/* 1 = A cache service will fetch word sized samples	*/
430*4882a593Smuzhiyun #define CCR_READADDRESS		0x06100009
431*4882a593Smuzhiyun #define CCR_READADDRESS_MASK	0x003f0000	/* Location of cache just beyond current cache service	*/
432*4882a593Smuzhiyun #define CCR_LOOPINVALSIZE	0x0000fe00	/* Number of invalid samples in cache prior to loop	*/
433*4882a593Smuzhiyun 						/* NOTE: This is valid only if CACHELOOPFLAG is set	*/
434*4882a593Smuzhiyun #define CCR_LOOPFLAG		0x00000100	/* Set for a single sample period when a loop occurs	*/
435*4882a593Smuzhiyun #define CCR_CACHELOOPADDRHI	0x000000ff	/* DSL_LOOPSTARTADDR's hi byte if CACHELOOPFLAG is set	*/
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #define CLP			0x0a		/* Cache loop register (valid if CCR_CACHELOOPFLAG = 1) */
438*4882a593Smuzhiyun 						/* NOTE: This register is normally not used		*/
439*4882a593Smuzhiyun #define CLP_CACHELOOPADDR	0x0000ffff	/* Cache loop address (DSL_LOOPSTARTADDR [0..15])	*/
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define FXRT			0x0b		/* Effects send routing register			*/
442*4882a593Smuzhiyun 						/* NOTE: It is illegal to assign the same routing to	*/
443*4882a593Smuzhiyun 						/* two effects sends.					*/
444*4882a593Smuzhiyun #define FXRT_CHANNELA		0x000f0000	/* Effects send bus number for channel's effects send A	*/
445*4882a593Smuzhiyun #define FXRT_CHANNELB		0x00f00000	/* Effects send bus number for channel's effects send B	*/
446*4882a593Smuzhiyun #define FXRT_CHANNELC		0x0f000000	/* Effects send bus number for channel's effects send C	*/
447*4882a593Smuzhiyun #define FXRT_CHANNELD		0xf0000000	/* Effects send bus number for channel's effects send D	*/
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define A_HR			0x0b	/* High Resolution. 24bit playback from host to DSP. */
450*4882a593Smuzhiyun #define MAPA			0x0c		/* Cache map A						*/
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define MAPB			0x0d		/* Cache map B						*/
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define MAP_PTE_MASK0		0xfffff000	/* The 20 MSBs of the PTE indexed by the PTI		*/
455*4882a593Smuzhiyun #define MAP_PTI_MASK0		0x00000fff	/* The 12 bit index to one of the 4096 PTE dwords      	*/
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define MAP_PTE_MASK1		0xffffe000	/* The 19 MSBs of the PTE indexed by the PTI		*/
458*4882a593Smuzhiyun #define MAP_PTI_MASK1		0x00001fff	/* The 13 bit index to one of the 8192 PTE dwords      	*/
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* 0x0e, 0x0f: Not used */
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define ENVVOL			0x10		/* Volume envelope register				*/
463*4882a593Smuzhiyun #define ENVVOL_MASK		0x0000ffff	/* Current value of volume envelope state variable	*/
464*4882a593Smuzhiyun 						/* 0x8000-n == 666*n usec delay	       			*/
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define ATKHLDV 		0x11		/* Volume envelope hold and attack register		*/
467*4882a593Smuzhiyun #define ATKHLDV_PHASE0		0x00008000	/* 0 = Begin attack phase				*/
468*4882a593Smuzhiyun #define ATKHLDV_HOLDTIME_MASK	0x00007f00	/* Envelope hold time (127-n == n*88.2msec)		*/
469*4882a593Smuzhiyun #define ATKHLDV_ATTACKTIME_MASK	0x0000007f	/* Envelope attack time, log encoded			*/
470*4882a593Smuzhiyun 						/* 0 = infinite, 1 = 10.9msec, ... 0x7f = 5.5msec	*/
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define DCYSUSV 		0x12		/* Volume envelope sustain and decay register		*/
473*4882a593Smuzhiyun #define DCYSUSV_PHASE1_MASK	0x00008000	/* 0 = Begin attack phase, 1 = begin release phase	*/
474*4882a593Smuzhiyun #define DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00	/* 127 = full, 0 = off, 0.75dB increments		*/
475*4882a593Smuzhiyun #define DCYSUSV_CHANNELENABLE_MASK 0x00000080	/* 1 = Inhibit envelope engine from writing values in	*/
476*4882a593Smuzhiyun 						/* this channel and from writing to pitch, filter and	*/
477*4882a593Smuzhiyun 						/* volume targets.					*/
478*4882a593Smuzhiyun #define DCYSUSV_DECAYTIME_MASK	0x0000007f	/* Volume envelope decay time, log encoded     		*/
479*4882a593Smuzhiyun 						/* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec		*/
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define LFOVAL1 		0x13		/* Modulation LFO value					*/
482*4882a593Smuzhiyun #define LFOVAL_MASK		0x0000ffff	/* Current value of modulation LFO state variable	*/
483*4882a593Smuzhiyun 						/* 0x8000-n == 666*n usec delay				*/
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define ENVVAL			0x14		/* Modulation envelope register				*/
486*4882a593Smuzhiyun #define ENVVAL_MASK		0x0000ffff	/* Current value of modulation envelope state variable 	*/
487*4882a593Smuzhiyun 						/* 0x8000-n == 666*n usec delay				*/
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define ATKHLDM			0x15		/* Modulation envelope hold and attack register		*/
490*4882a593Smuzhiyun #define ATKHLDM_PHASE0		0x00008000	/* 0 = Begin attack phase				*/
491*4882a593Smuzhiyun #define ATKHLDM_HOLDTIME	0x00007f00	/* Envelope hold time (127-n == n*42msec)		*/
492*4882a593Smuzhiyun #define ATKHLDM_ATTACKTIME	0x0000007f	/* Envelope attack time, log encoded			*/
493*4882a593Smuzhiyun 						/* 0 = infinite, 1 = 11msec, ... 0x7f = 5.5msec		*/
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define DCYSUSM			0x16		/* Modulation envelope decay and sustain register	*/
496*4882a593Smuzhiyun #define DCYSUSM_PHASE1_MASK	0x00008000	/* 0 = Begin attack phase, 1 = begin release phase	*/
497*4882a593Smuzhiyun #define DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00	/* 127 = full, 0 = off, 0.75dB increments		*/
498*4882a593Smuzhiyun #define DCYSUSM_DECAYTIME_MASK	0x0000007f	/* Envelope decay time, log encoded			*/
499*4882a593Smuzhiyun 						/* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec		*/
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define LFOVAL2 		0x17		/* Vibrato LFO register					*/
502*4882a593Smuzhiyun #define LFOVAL2_MASK		0x0000ffff	/* Current value of vibrato LFO state variable 		*/
503*4882a593Smuzhiyun 						/* 0x8000-n == 666*n usec delay				*/
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define IP			0x18		/* Initial pitch register				*/
506*4882a593Smuzhiyun #define IP_MASK			0x0000ffff	/* Exponential initial pitch shift			*/
507*4882a593Smuzhiyun 						/* 4 bits of octave, 12 bits of fractional octave	*/
508*4882a593Smuzhiyun #define IP_UNITY		0x0000e000	/* Unity pitch shift					*/
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define IFATN			0x19		/* Initial filter cutoff and attenuation register	*/
511*4882a593Smuzhiyun #define IFATN_FILTERCUTOFF_MASK	0x0000ff00	/* Initial filter cutoff frequency in exponential units	*/
512*4882a593Smuzhiyun 						/* 6 most significant bits are semitones		*/
513*4882a593Smuzhiyun 						/* 2 least significant bits are fractions		*/
514*4882a593Smuzhiyun #define IFATN_FILTERCUTOFF	0x08080019
515*4882a593Smuzhiyun #define IFATN_ATTENUATION_MASK	0x000000ff	/* Initial attenuation in 0.375dB steps			*/
516*4882a593Smuzhiyun #define IFATN_ATTENUATION	0x08000019
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #define PEFE			0x1a		/* Pitch envelope and filter envelope amount register	*/
520*4882a593Smuzhiyun #define PEFE_PITCHAMOUNT_MASK	0x0000ff00	/* Pitch envlope amount					*/
521*4882a593Smuzhiyun 						/* Signed 2's complement, +/- one octave peak extremes	*/
522*4882a593Smuzhiyun #define PEFE_PITCHAMOUNT	0x0808001a
523*4882a593Smuzhiyun #define PEFE_FILTERAMOUNT_MASK	0x000000ff	/* Filter envlope amount				*/
524*4882a593Smuzhiyun 						/* Signed 2's complement, +/- six octaves peak extremes */
525*4882a593Smuzhiyun #define PEFE_FILTERAMOUNT	0x0800001a
526*4882a593Smuzhiyun #define FMMOD			0x1b		/* Vibrato/filter modulation from LFO register		*/
527*4882a593Smuzhiyun #define FMMOD_MODVIBRATO	0x0000ff00	/* Vibrato LFO modulation depth				*/
528*4882a593Smuzhiyun 						/* Signed 2's complement, +/- one octave extremes	*/
529*4882a593Smuzhiyun #define FMMOD_MOFILTER		0x000000ff	/* Filter LFO modulation depth				*/
530*4882a593Smuzhiyun 						/* Signed 2's complement, +/- three octave extremes	*/
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define TREMFRQ 		0x1c		/* Tremolo amount and modulation LFO frequency register	*/
534*4882a593Smuzhiyun #define TREMFRQ_DEPTH		0x0000ff00	/* Tremolo depth					*/
535*4882a593Smuzhiyun 						/* Signed 2's complement, with +/- 12dB extremes	*/
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define TREMFRQ_FREQUENCY	0x000000ff	/* Tremolo LFO frequency				*/
538*4882a593Smuzhiyun 						/* ??Hz steps, maximum of ?? Hz.			*/
539*4882a593Smuzhiyun #define FM2FRQ2 		0x1d		/* Vibrato amount and vibrato LFO frequency register	*/
540*4882a593Smuzhiyun #define FM2FRQ2_DEPTH		0x0000ff00	/* Vibrato LFO vibrato depth				*/
541*4882a593Smuzhiyun 						/* Signed 2's complement, +/- one octave extremes	*/
542*4882a593Smuzhiyun #define FM2FRQ2_FREQUENCY	0x000000ff	/* Vibrato LFO frequency				*/
543*4882a593Smuzhiyun 						/* 0.039Hz steps, maximum of 9.85 Hz.			*/
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define TEMPENV 		0x1e		/* Tempory envelope register				*/
546*4882a593Smuzhiyun #define TEMPENV_MASK		0x0000ffff	/* 16-bit value						*/
547*4882a593Smuzhiyun 						/* NOTE: All channels contain internal variables; do	*/
548*4882a593Smuzhiyun 						/* not write to these locations.			*/
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* 0x1f: not used */
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define CD0			0x20		/* Cache data 0 register				*/
553*4882a593Smuzhiyun #define CD1			0x21		/* Cache data 1 register				*/
554*4882a593Smuzhiyun #define CD2			0x22		/* Cache data 2 register				*/
555*4882a593Smuzhiyun #define CD3			0x23		/* Cache data 3 register				*/
556*4882a593Smuzhiyun #define CD4			0x24		/* Cache data 4 register				*/
557*4882a593Smuzhiyun #define CD5			0x25		/* Cache data 5 register				*/
558*4882a593Smuzhiyun #define CD6			0x26		/* Cache data 6 register				*/
559*4882a593Smuzhiyun #define CD7			0x27		/* Cache data 7 register				*/
560*4882a593Smuzhiyun #define CD8			0x28		/* Cache data 8 register				*/
561*4882a593Smuzhiyun #define CD9			0x29		/* Cache data 9 register				*/
562*4882a593Smuzhiyun #define CDA			0x2a		/* Cache data A register				*/
563*4882a593Smuzhiyun #define CDB			0x2b		/* Cache data B register				*/
564*4882a593Smuzhiyun #define CDC			0x2c		/* Cache data C register				*/
565*4882a593Smuzhiyun #define CDD			0x2d		/* Cache data D register				*/
566*4882a593Smuzhiyun #define CDE			0x2e		/* Cache data E register				*/
567*4882a593Smuzhiyun #define CDF			0x2f		/* Cache data F register				*/
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /* 0x30-3f seem to be the same as 0x20-2f */
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun #define PTB			0x40		/* Page table base register				*/
572*4882a593Smuzhiyun #define PTB_MASK		0xfffff000	/* Physical address of the page table in host memory	*/
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #define TCB			0x41		/* Tank cache base register    				*/
575*4882a593Smuzhiyun #define TCB_MASK		0xfffff000	/* Physical address of the bottom of host based TRAM	*/
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define ADCCR			0x42		/* ADC sample rate/stereo control register		*/
578*4882a593Smuzhiyun #define ADCCR_RCHANENABLE	0x00000010	/* Enables right channel for writing to the host       	*/
579*4882a593Smuzhiyun #define ADCCR_LCHANENABLE	0x00000008	/* Enables left channel for writing to the host		*/
580*4882a593Smuzhiyun 						/* NOTE: To guarantee phase coherency, both channels	*/
581*4882a593Smuzhiyun 						/* must be disabled prior to enabling both channels.	*/
582*4882a593Smuzhiyun #define A_ADCCR_RCHANENABLE	0x00000020
583*4882a593Smuzhiyun #define A_ADCCR_LCHANENABLE	0x00000010
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define A_ADCCR_SAMPLERATE_MASK 0x0000000F      /* Audigy sample rate convertor output rate		*/
586*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_MASK	0x00000007	/* Sample rate convertor output rate			*/
587*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_48	0x00000000	/* 48kHz sample rate					*/
588*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_44	0x00000001	/* 44.1kHz sample rate					*/
589*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_32	0x00000002	/* 32kHz sample rate					*/
590*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_24	0x00000003	/* 24kHz sample rate					*/
591*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_22	0x00000004	/* 22.05kHz sample rate					*/
592*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_16	0x00000005	/* 16kHz sample rate					*/
593*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_11	0x00000006	/* 11.025kHz sample rate				*/
594*4882a593Smuzhiyun #define ADCCR_SAMPLERATE_8	0x00000007	/* 8kHz sample rate					*/
595*4882a593Smuzhiyun #define A_ADCCR_SAMPLERATE_12	0x00000006	/* 12kHz sample rate					*/
596*4882a593Smuzhiyun #define A_ADCCR_SAMPLERATE_11	0x00000007	/* 11.025kHz sample rate				*/
597*4882a593Smuzhiyun #define A_ADCCR_SAMPLERATE_8	0x00000008	/* 8kHz sample rate					*/
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define FXWC			0x43		/* FX output write channels register			*/
600*4882a593Smuzhiyun 						/* When set, each bit enables the writing of the	*/
601*4882a593Smuzhiyun 						/* corresponding FX output channel (internal registers  */
602*4882a593Smuzhiyun 						/* 0x20-0x3f) to host memory.  This mode of recording   */
603*4882a593Smuzhiyun 						/* is 16bit, 48KHz only. All 32 channels can be enabled */
604*4882a593Smuzhiyun 						/* simultaneously.					*/
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define FXWC_DEFAULTROUTE_C     (1<<0)		/* left emu out? */
607*4882a593Smuzhiyun #define FXWC_DEFAULTROUTE_B     (1<<1)		/* right emu out? */
608*4882a593Smuzhiyun #define FXWC_DEFAULTROUTE_A     (1<<12)
609*4882a593Smuzhiyun #define FXWC_DEFAULTROUTE_D     (1<<13)
610*4882a593Smuzhiyun #define FXWC_ADCLEFT            (1<<18)
611*4882a593Smuzhiyun #define FXWC_CDROMSPDIFLEFT     (1<<18)
612*4882a593Smuzhiyun #define FXWC_ADCRIGHT           (1<<19)
613*4882a593Smuzhiyun #define FXWC_CDROMSPDIFRIGHT    (1<<19)
614*4882a593Smuzhiyun #define FXWC_MIC                (1<<20)
615*4882a593Smuzhiyun #define FXWC_ZOOMLEFT           (1<<20)
616*4882a593Smuzhiyun #define FXWC_ZOOMRIGHT          (1<<21)
617*4882a593Smuzhiyun #define FXWC_SPDIFLEFT          (1<<22)		/* 0x00400000 */
618*4882a593Smuzhiyun #define FXWC_SPDIFRIGHT         (1<<23)		/* 0x00800000 */
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun #define A_TBLSZ			0x43	/* Effects Tank Internal Table Size. Only low byte or register used */
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun #define TCBS			0x44		/* Tank cache buffer size register			*/
623*4882a593Smuzhiyun #define TCBS_MASK		0x00000007	/* Tank cache buffer size field				*/
624*4882a593Smuzhiyun #define TCBS_BUFFSIZE_16K	0x00000000
625*4882a593Smuzhiyun #define TCBS_BUFFSIZE_32K	0x00000001
626*4882a593Smuzhiyun #define TCBS_BUFFSIZE_64K	0x00000002
627*4882a593Smuzhiyun #define TCBS_BUFFSIZE_128K	0x00000003
628*4882a593Smuzhiyun #define TCBS_BUFFSIZE_256K	0x00000004
629*4882a593Smuzhiyun #define TCBS_BUFFSIZE_512K	0x00000005
630*4882a593Smuzhiyun #define TCBS_BUFFSIZE_1024K	0x00000006
631*4882a593Smuzhiyun #define TCBS_BUFFSIZE_2048K	0x00000007
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #define MICBA			0x45		/* AC97 microphone buffer address register		*/
634*4882a593Smuzhiyun #define MICBA_MASK		0xfffff000	/* 20 bit base address					*/
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun #define ADCBA			0x46		/* ADC buffer address register				*/
637*4882a593Smuzhiyun #define ADCBA_MASK		0xfffff000	/* 20 bit base address					*/
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define FXBA			0x47		/* FX Buffer Address */
640*4882a593Smuzhiyun #define FXBA_MASK		0xfffff000	/* 20 bit base address					*/
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define A_HWM			0x48	/* High PCI Water Mark - word access, defaults to 3f */
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #define MICBS			0x49		/* Microphone buffer size register			*/
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define ADCBS			0x4a		/* ADC buffer size register				*/
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #define FXBS			0x4b		/* FX buffer size register				*/
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* register: 0x4c..4f: ffff-ffff current amounts, per-channel */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* The following mask values define the size of the ADC, MIX and FX buffers in bytes */
653*4882a593Smuzhiyun #define ADCBS_BUFSIZE_NONE	0x00000000
654*4882a593Smuzhiyun #define ADCBS_BUFSIZE_384	0x00000001
655*4882a593Smuzhiyun #define ADCBS_BUFSIZE_448	0x00000002
656*4882a593Smuzhiyun #define ADCBS_BUFSIZE_512	0x00000003
657*4882a593Smuzhiyun #define ADCBS_BUFSIZE_640	0x00000004
658*4882a593Smuzhiyun #define ADCBS_BUFSIZE_768	0x00000005
659*4882a593Smuzhiyun #define ADCBS_BUFSIZE_896	0x00000006
660*4882a593Smuzhiyun #define ADCBS_BUFSIZE_1024	0x00000007
661*4882a593Smuzhiyun #define ADCBS_BUFSIZE_1280	0x00000008
662*4882a593Smuzhiyun #define ADCBS_BUFSIZE_1536	0x00000009
663*4882a593Smuzhiyun #define ADCBS_BUFSIZE_1792	0x0000000a
664*4882a593Smuzhiyun #define ADCBS_BUFSIZE_2048	0x0000000b
665*4882a593Smuzhiyun #define ADCBS_BUFSIZE_2560	0x0000000c
666*4882a593Smuzhiyun #define ADCBS_BUFSIZE_3072	0x0000000d
667*4882a593Smuzhiyun #define ADCBS_BUFSIZE_3584	0x0000000e
668*4882a593Smuzhiyun #define ADCBS_BUFSIZE_4096	0x0000000f
669*4882a593Smuzhiyun #define ADCBS_BUFSIZE_5120	0x00000010
670*4882a593Smuzhiyun #define ADCBS_BUFSIZE_6144	0x00000011
671*4882a593Smuzhiyun #define ADCBS_BUFSIZE_7168	0x00000012
672*4882a593Smuzhiyun #define ADCBS_BUFSIZE_8192	0x00000013
673*4882a593Smuzhiyun #define ADCBS_BUFSIZE_10240	0x00000014
674*4882a593Smuzhiyun #define ADCBS_BUFSIZE_12288	0x00000015
675*4882a593Smuzhiyun #define ADCBS_BUFSIZE_14366	0x00000016
676*4882a593Smuzhiyun #define ADCBS_BUFSIZE_16384	0x00000017
677*4882a593Smuzhiyun #define ADCBS_BUFSIZE_20480	0x00000018
678*4882a593Smuzhiyun #define ADCBS_BUFSIZE_24576	0x00000019
679*4882a593Smuzhiyun #define ADCBS_BUFSIZE_28672	0x0000001a
680*4882a593Smuzhiyun #define ADCBS_BUFSIZE_32768	0x0000001b
681*4882a593Smuzhiyun #define ADCBS_BUFSIZE_40960	0x0000001c
682*4882a593Smuzhiyun #define ADCBS_BUFSIZE_49152	0x0000001d
683*4882a593Smuzhiyun #define ADCBS_BUFSIZE_57344	0x0000001e
684*4882a593Smuzhiyun #define ADCBS_BUFSIZE_65536	0x0000001f
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /* Current Send B, A Amounts */
687*4882a593Smuzhiyun #define A_CSBA			0x4c
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* Current Send D, C Amounts */
690*4882a593Smuzhiyun #define A_CSDC			0x4d
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /* Current Send F, E Amounts */
693*4882a593Smuzhiyun #define A_CSFE			0x4e
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /* Current Send H, G Amounts */
696*4882a593Smuzhiyun #define A_CSHG			0x4f
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun #define CDCS			0x50		/* CD-ROM digital channel status register	*/
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #define GPSCS			0x51		/* General Purpose SPDIF channel status register*/
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define DBG			0x52		/* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* S/PDIF Input C Channel Status */
706*4882a593Smuzhiyun #define A_SPSC			0x52
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #define REG53			0x53		/* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define A_DBG			 0x53
711*4882a593Smuzhiyun #define A_DBG_SINGLE_STEP	 0x00020000	/* Set to zero to start dsp */
712*4882a593Smuzhiyun #define A_DBG_ZC		 0x40000000	/* zero tram counter */
713*4882a593Smuzhiyun #define A_DBG_STEP_ADDR		 0x000003ff
714*4882a593Smuzhiyun #define A_DBG_SATURATION_OCCURED 0x20000000
715*4882a593Smuzhiyun #define A_DBG_SATURATION_ADDR	 0x0ffc0000
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun // NOTE: 0x54,55,56: 64-bit
718*4882a593Smuzhiyun #define SPCS0			0x54		/* SPDIF output Channel Status 0 register	*/
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun #define SPCS1			0x55		/* SPDIF output Channel Status 1 register	*/
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define SPCS2			0x56		/* SPDIF output Channel Status 2 register	*/
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun #define SPCS_CLKACCYMASK	0x30000000	/* Clock accuracy				*/
725*4882a593Smuzhiyun #define SPCS_CLKACCY_1000PPM	0x00000000	/* 1000 parts per million			*/
726*4882a593Smuzhiyun #define SPCS_CLKACCY_50PPM	0x10000000	/* 50 parts per million				*/
727*4882a593Smuzhiyun #define SPCS_CLKACCY_VARIABLE	0x20000000	/* Variable accuracy				*/
728*4882a593Smuzhiyun #define SPCS_SAMPLERATEMASK	0x0f000000	/* Sample rate					*/
729*4882a593Smuzhiyun #define SPCS_SAMPLERATE_44	0x00000000	/* 44.1kHz sample rate				*/
730*4882a593Smuzhiyun #define SPCS_SAMPLERATE_48	0x02000000	/* 48kHz sample rate				*/
731*4882a593Smuzhiyun #define SPCS_SAMPLERATE_32	0x03000000	/* 32kHz sample rate				*/
732*4882a593Smuzhiyun #define SPCS_CHANNELNUMMASK	0x00f00000	/* Channel number				*/
733*4882a593Smuzhiyun #define SPCS_CHANNELNUM_UNSPEC	0x00000000	/* Unspecified channel number			*/
734*4882a593Smuzhiyun #define SPCS_CHANNELNUM_LEFT	0x00100000	/* Left channel					*/
735*4882a593Smuzhiyun #define SPCS_CHANNELNUM_RIGHT	0x00200000	/* Right channel				*/
736*4882a593Smuzhiyun #define SPCS_SOURCENUMMASK	0x000f0000	/* Source number				*/
737*4882a593Smuzhiyun #define SPCS_SOURCENUM_UNSPEC	0x00000000	/* Unspecified source number			*/
738*4882a593Smuzhiyun #define SPCS_GENERATIONSTATUS	0x00008000	/* Originality flag (see IEC-958 spec)		*/
739*4882a593Smuzhiyun #define SPCS_CATEGORYCODEMASK	0x00007f00	/* Category code (see IEC-958 spec)		*/
740*4882a593Smuzhiyun #define SPCS_MODEMASK		0x000000c0	/* Mode (see IEC-958 spec)			*/
741*4882a593Smuzhiyun #define SPCS_EMPHASISMASK	0x00000038	/* Emphasis					*/
742*4882a593Smuzhiyun #define SPCS_EMPHASIS_NONE	0x00000000	/* No emphasis					*/
743*4882a593Smuzhiyun #define SPCS_EMPHASIS_50_15	0x00000008	/* 50/15 usec 2 channel				*/
744*4882a593Smuzhiyun #define SPCS_COPYRIGHT		0x00000004	/* Copyright asserted flag -- do not modify	*/
745*4882a593Smuzhiyun #define SPCS_NOTAUDIODATA	0x00000002	/* 0 = Digital audio, 1 = not audio		*/
746*4882a593Smuzhiyun #define SPCS_PROFESSIONAL	0x00000001	/* 0 = Consumer (IEC-958), 1 = pro (AES3-1992)	*/
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* 0x57: Not used */
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /* The 32-bit CLIx and SOLx registers all have one bit per channel control/status      		*/
751*4882a593Smuzhiyun #define CLIEL			0x58		/* Channel loop interrupt enable low register	*/
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #define CLIEH			0x59		/* Channel loop interrupt enable high register	*/
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun #define CLIPL			0x5a		/* Channel loop interrupt pending low register	*/
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #define CLIPH			0x5b		/* Channel loop interrupt pending high register	*/
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #define SOLEL			0x5c		/* Stop on loop enable low register		*/
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #define SOLEH			0x5d		/* Stop on loop enable high register		*/
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun #define SPBYPASS		0x5e		/* SPDIF BYPASS mode register			*/
764*4882a593Smuzhiyun #define SPBYPASS_SPDIF0_MASK	0x00000003	/* SPDIF 0 bypass mode				*/
765*4882a593Smuzhiyun #define SPBYPASS_SPDIF1_MASK	0x0000000c	/* SPDIF 1 bypass mode				*/
766*4882a593Smuzhiyun /* bypass mode: 0 - DSP; 1 - SPDIF A, 2 - SPDIF B, 3 - SPDIF C					*/
767*4882a593Smuzhiyun #define SPBYPASS_FORMAT		0x00000f00      /* If 1, SPDIF XX uses 24 bit, if 0 - 20 bit	*/
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #define AC97SLOT		0x5f            /* additional AC97 slots enable bits		*/
770*4882a593Smuzhiyun #define AC97SLOT_REAR_RIGHT	0x01		/* Rear left */
771*4882a593Smuzhiyun #define AC97SLOT_REAR_LEFT	0x02		/* Rear right */
772*4882a593Smuzhiyun #define AC97SLOT_CNTR		0x10            /* Center enable */
773*4882a593Smuzhiyun #define AC97SLOT_LFE		0x20            /* LFE enable */
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /* PCB Revision */
776*4882a593Smuzhiyun #define A_PCB			0x5f
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun // NOTE: 0x60,61,62: 64-bit
779*4882a593Smuzhiyun #define CDSRCS			0x60		/* CD-ROM Sample Rate Converter status register	*/
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun #define GPSRCS			0x61		/* General Purpose SPDIF sample rate cvt status */
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun #define ZVSRCS			0x62		/* ZVideo sample rate converter status		*/
784*4882a593Smuzhiyun 						/* NOTE: This one has no SPDIFLOCKED field	*/
785*4882a593Smuzhiyun 						/* Assumes sample lock				*/
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /* These three bitfields apply to CDSRCS, GPSRCS, and (except as noted) ZVSRCS.			*/
788*4882a593Smuzhiyun #define SRCS_SPDIFVALID		0x04000000	/* SPDIF stream valid				*/
789*4882a593Smuzhiyun #define SRCS_SPDIFLOCKED	0x02000000	/* SPDIF stream locked				*/
790*4882a593Smuzhiyun #define SRCS_RATELOCKED		0x01000000	/* Sample rate locked				*/
791*4882a593Smuzhiyun #define SRCS_ESTSAMPLERATE	0x0007ffff	/* Do not modify this field.			*/
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /* Note that these values can vary +/- by a small amount                                        */
794*4882a593Smuzhiyun #define SRCS_SPDIFRATE_44	0x0003acd9
795*4882a593Smuzhiyun #define SRCS_SPDIFRATE_48	0x00040000
796*4882a593Smuzhiyun #define SRCS_SPDIFRATE_96	0x00080000
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define MICIDX                  0x63            /* Microphone recording buffer index register   */
799*4882a593Smuzhiyun #define MICIDX_MASK             0x0000ffff      /* 16-bit value                                 */
800*4882a593Smuzhiyun #define MICIDX_IDX		0x10000063
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define ADCIDX			0x64		/* ADC recording buffer index register		*/
803*4882a593Smuzhiyun #define ADCIDX_MASK		0x0000ffff	/* 16 bit index field				*/
804*4882a593Smuzhiyun #define ADCIDX_IDX		0x10000064
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #define A_ADCIDX		0x63
807*4882a593Smuzhiyun #define A_ADCIDX_IDX		0x10000063
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define A_MICIDX		0x64
810*4882a593Smuzhiyun #define A_MICIDX_IDX		0x10000064
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun #define FXIDX			0x65		/* FX recording buffer index register		*/
813*4882a593Smuzhiyun #define FXIDX_MASK		0x0000ffff	/* 16-bit value					*/
814*4882a593Smuzhiyun #define FXIDX_IDX		0x10000065
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /* The 32-bit HLIx and HLIPx registers all have one bit per channel control/status      		*/
817*4882a593Smuzhiyun #define HLIEL			0x66		/* Channel half loop interrupt enable low register	*/
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun #define HLIEH			0x67		/* Channel half loop interrupt enable high register	*/
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define HLIPL			0x68		/* Channel half loop interrupt pending low register	*/
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define HLIPH			0x69		/* Channel half loop interrupt pending high register	*/
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /* S/PDIF Host Record Index (bypasses SRC) */
826*4882a593Smuzhiyun #define A_SPRI			0x6a
827*4882a593Smuzhiyun /* S/PDIF Host Record Address */
828*4882a593Smuzhiyun #define A_SPRA			0x6b
829*4882a593Smuzhiyun /* S/PDIF Host Record Control */
830*4882a593Smuzhiyun #define A_SPRC			0x6c
831*4882a593Smuzhiyun /* Delayed Interrupt Counter & Enable */
832*4882a593Smuzhiyun #define A_DICE			0x6d
833*4882a593Smuzhiyun /* Tank Table Base */
834*4882a593Smuzhiyun #define A_TTB			0x6e
835*4882a593Smuzhiyun /* Tank Delay Offset */
836*4882a593Smuzhiyun #define A_TDOF			0x6f
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun /* This is the MPU port on the card (via the game port)						*/
839*4882a593Smuzhiyun #define A_MUDATA1		0x70
840*4882a593Smuzhiyun #define A_MUCMD1		0x71
841*4882a593Smuzhiyun #define A_MUSTAT1		A_MUCMD1
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* This is the MPU port on the Audigy Drive 							*/
844*4882a593Smuzhiyun #define A_MUDATA2		0x72
845*4882a593Smuzhiyun #define A_MUCMD2		0x73
846*4882a593Smuzhiyun #define A_MUSTAT2		A_MUCMD2
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun /* The next two are the Audigy equivalent of FXWC						*/
849*4882a593Smuzhiyun /* the Audigy can record any output (16bit, 48kHz, up to 64 channel simultaneously) 		*/
850*4882a593Smuzhiyun /* Each bit selects a channel for recording */
851*4882a593Smuzhiyun #define A_FXWC1			0x74            /* Selects 0x7f-0x60 for FX recording           */
852*4882a593Smuzhiyun #define A_FXWC2			0x75		/* Selects 0x9f-0x80 for FX recording           */
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun /* Extended Hardware Control */
855*4882a593Smuzhiyun #define A_SPDIF_SAMPLERATE	0x76		/* Set the sample rate of SPDIF output		*/
856*4882a593Smuzhiyun #define A_SAMPLE_RATE		0x76		/* Various sample rate settings. */
857*4882a593Smuzhiyun #define A_SAMPLE_RATE_NOT_USED  0x0ffc111e	/* Bits that are not used and cannot be set. 	*/
858*4882a593Smuzhiyun #define A_SAMPLE_RATE_UNKNOWN	0xf0030001	/* Bits that can be set, but have unknown use. 	*/
859*4882a593Smuzhiyun #define A_SPDIF_RATE_MASK	0x000000e0	/* Any other values for rates, just use 48000	*/
860*4882a593Smuzhiyun #define A_SPDIF_48000		0x00000000
861*4882a593Smuzhiyun #define A_SPDIF_192000		0x00000020
862*4882a593Smuzhiyun #define A_SPDIF_96000		0x00000040
863*4882a593Smuzhiyun #define A_SPDIF_44100		0x00000080
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #define A_I2S_CAPTURE_RATE_MASK	0x00000e00	/* This sets the capture PCM rate, but it is    */
866*4882a593Smuzhiyun #define A_I2S_CAPTURE_48000	0x00000000	/* unclear if this sets the ADC rate as well.	*/
867*4882a593Smuzhiyun #define A_I2S_CAPTURE_192000	0x00000200
868*4882a593Smuzhiyun #define A_I2S_CAPTURE_96000	0x00000400
869*4882a593Smuzhiyun #define A_I2S_CAPTURE_44100	0x00000800
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #define A_PCM_RATE_MASK		0x0000e000	/* This sets the playback PCM rate on the P16V	*/
872*4882a593Smuzhiyun #define A_PCM_48000		0x00000000
873*4882a593Smuzhiyun #define A_PCM_192000		0x00002000
874*4882a593Smuzhiyun #define A_PCM_96000		0x00004000
875*4882a593Smuzhiyun #define A_PCM_44100		0x00008000
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun /* I2S0 Sample Rate Tracker Status */
878*4882a593Smuzhiyun #define A_SRT3			0x77
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun /* I2S1 Sample Rate Tracker Status */
881*4882a593Smuzhiyun #define A_SRT4			0x78
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun /* I2S2 Sample Rate Tracker Status */
884*4882a593Smuzhiyun #define A_SRT5			0x79
885*4882a593Smuzhiyun /* - default to 0x01080000 on my audigy 2 ZS --rlrevell	*/
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun /* Tank Table DMA Address */
888*4882a593Smuzhiyun #define A_TTDA			0x7a
889*4882a593Smuzhiyun /* Tank Table DMA Data */
890*4882a593Smuzhiyun #define A_TTDD			0x7b
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun #define A_FXRT2			0x7c
893*4882a593Smuzhiyun #define A_FXRT_CHANNELE		0x0000003f	/* Effects send bus number for channel's effects send E	*/
894*4882a593Smuzhiyun #define A_FXRT_CHANNELF		0x00003f00	/* Effects send bus number for channel's effects send F	*/
895*4882a593Smuzhiyun #define A_FXRT_CHANNELG		0x003f0000	/* Effects send bus number for channel's effects send G	*/
896*4882a593Smuzhiyun #define A_FXRT_CHANNELH		0x3f000000	/* Effects send bus number for channel's effects send H	*/
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun #define A_SENDAMOUNTS		0x7d
899*4882a593Smuzhiyun #define A_FXSENDAMOUNT_E_MASK	0xFF000000
900*4882a593Smuzhiyun #define A_FXSENDAMOUNT_F_MASK	0x00FF0000
901*4882a593Smuzhiyun #define A_FXSENDAMOUNT_G_MASK	0x0000FF00
902*4882a593Smuzhiyun #define A_FXSENDAMOUNT_H_MASK	0x000000FF
903*4882a593Smuzhiyun /* 0x7c, 0x7e "high bit is used for filtering" */
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun /* The send amounts for this one are the same as used with the emu10k1 */
906*4882a593Smuzhiyun #define A_FXRT1			0x7e
907*4882a593Smuzhiyun #define A_FXRT_CHANNELA		0x0000003f
908*4882a593Smuzhiyun #define A_FXRT_CHANNELB		0x00003f00
909*4882a593Smuzhiyun #define A_FXRT_CHANNELC		0x003f0000
910*4882a593Smuzhiyun #define A_FXRT_CHANNELD		0x3f000000
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* 0x7f: Not used */
913*4882a593Smuzhiyun /* Each FX general purpose register is 32 bits in length, all bits are used			*/
914*4882a593Smuzhiyun #define FXGPREGBASE		0x100		/* FX general purpose registers base       	*/
915*4882a593Smuzhiyun #define A_FXGPREGBASE		0x400		/* Audigy GPRs, 0x400 to 0x5ff			*/
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun #define A_TANKMEMCTLREGBASE	0x100		/* Tank memory control registers base - only for Audigy */
918*4882a593Smuzhiyun #define A_TANKMEMCTLREG_MASK	0x1f		/* only 5 bits used - only for Audigy */
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /* Tank audio data is logarithmically compressed down to 16 bits before writing to TRAM and is	*/
921*4882a593Smuzhiyun /* decompressed back to 20 bits on a read.  There are a total of 160 locations, the last 32	*/
922*4882a593Smuzhiyun /* locations are for external TRAM. 								*/
923*4882a593Smuzhiyun #define TANKMEMDATAREGBASE	0x200		/* Tank memory data registers base     		*/
924*4882a593Smuzhiyun #define TANKMEMDATAREG_MASK	0x000fffff	/* 20 bit tank audio data field			*/
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun /* Combined address field and memory opcode or flag field.  160 locations, last 32 are external	*/
927*4882a593Smuzhiyun #define TANKMEMADDRREGBASE	0x300		/* Tank memory address registers base		*/
928*4882a593Smuzhiyun #define TANKMEMADDRREG_ADDR_MASK 0x000fffff	/* 20 bit tank address field			*/
929*4882a593Smuzhiyun #define TANKMEMADDRREG_CLEAR	0x00800000	/* Clear tank memory				*/
930*4882a593Smuzhiyun #define TANKMEMADDRREG_ALIGN	0x00400000	/* Align read or write relative to tank access	*/
931*4882a593Smuzhiyun #define TANKMEMADDRREG_WRITE	0x00200000	/* Write to tank memory				*/
932*4882a593Smuzhiyun #define TANKMEMADDRREG_READ	0x00100000	/* Read from tank memory			*/
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun #define MICROCODEBASE		0x400		/* Microcode data base address			*/
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun /* Each DSP microcode instruction is mapped into 2 doublewords 					*/
937*4882a593Smuzhiyun /* NOTE: When writing, always write the LO doubleword first.  Reads can be in either order.	*/
938*4882a593Smuzhiyun #define LOWORD_OPX_MASK		0x000ffc00	/* Instruction operand X			*/
939*4882a593Smuzhiyun #define LOWORD_OPY_MASK		0x000003ff	/* Instruction operand Y			*/
940*4882a593Smuzhiyun #define HIWORD_OPCODE_MASK	0x00f00000	/* Instruction opcode				*/
941*4882a593Smuzhiyun #define HIWORD_RESULT_MASK	0x000ffc00	/* Instruction result				*/
942*4882a593Smuzhiyun #define HIWORD_OPA_MASK		0x000003ff	/* Instruction operand A			*/
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun /* Audigy Soundcard have a different instruction format */
946*4882a593Smuzhiyun #define A_MICROCODEBASE		0x600
947*4882a593Smuzhiyun #define A_LOWORD_OPY_MASK	0x000007ff
948*4882a593Smuzhiyun #define A_LOWORD_OPX_MASK	0x007ff000
949*4882a593Smuzhiyun #define A_HIWORD_OPCODE_MASK	0x0f000000
950*4882a593Smuzhiyun #define A_HIWORD_RESULT_MASK	0x007ff000
951*4882a593Smuzhiyun #define A_HIWORD_OPA_MASK	0x000007ff
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun /************************************************************************************************/
954*4882a593Smuzhiyun /* EMU1010m HANA FPGA registers									*/
955*4882a593Smuzhiyun /************************************************************************************************/
956*4882a593Smuzhiyun #define EMU_HANA_DESTHI		0x00	/* 0000xxx  3 bits Link Destination */
957*4882a593Smuzhiyun #define EMU_HANA_DESTLO		0x01	/* 00xxxxx  5 bits */
958*4882a593Smuzhiyun #define EMU_HANA_SRCHI		0x02	/* 0000xxx  3 bits Link Source */
959*4882a593Smuzhiyun #define EMU_HANA_SRCLO		0x03	/* 00xxxxx  5 bits */
960*4882a593Smuzhiyun #define EMU_HANA_DOCK_PWR	0x04	/* 000000x  1 bits Audio Dock power */
961*4882a593Smuzhiyun #define EMU_HANA_DOCK_PWR_ON		0x01 /* Audio Dock power on */
962*4882a593Smuzhiyun #define EMU_HANA_WCLOCK		0x05	/* 0000xxx  3 bits Word Clock source select  */
963*4882a593Smuzhiyun 					/* Must be written after power on to reset DLL */
964*4882a593Smuzhiyun 					/* One is unable to detect the Audio dock without this */
965*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_SRC_MASK	0x07
966*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_INT_48K		0x00
967*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_INT_44_1K	0x01
968*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_HANA_SPDIF_IN	0x02
969*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_HANA_ADAT_IN	0x03
970*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_SYNC_BNCN	0x04
971*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_2ND_HANA	0x05
972*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_SRC_RESERVED	0x06
973*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_OFF		0x07 /* For testing, forces fallback to DEFCLOCK */
974*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_MULT_MASK	0x18
975*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_1X		0x00
976*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_2X		0x08
977*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_4X		0x10
978*4882a593Smuzhiyun #define EMU_HANA_WCLOCK_MULT_RESERVED	0x18
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun #define EMU_HANA_DEFCLOCK	0x06	/* 000000x  1 bits Default Word Clock  */
981*4882a593Smuzhiyun #define EMU_HANA_DEFCLOCK_48K		0x00
982*4882a593Smuzhiyun #define EMU_HANA_DEFCLOCK_44_1K		0x01
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun #define EMU_HANA_UNMUTE		0x07	/* 000000x  1 bits Mute all audio outputs  */
985*4882a593Smuzhiyun #define EMU_MUTE			0x00
986*4882a593Smuzhiyun #define EMU_UNMUTE			0x01
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #define EMU_HANA_FPGA_CONFIG	0x08	/* 00000xx  2 bits Config control of FPGAs  */
989*4882a593Smuzhiyun #define EMU_HANA_FPGA_CONFIG_AUDIODOCK	0x01 /* Set in order to program FPGA on Audio Dock */
990*4882a593Smuzhiyun #define EMU_HANA_FPGA_CONFIG_HANA	0x02 /* Set in order to program FPGA on Hana */
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun #define EMU_HANA_IRQ_ENABLE	0x09	/* 000xxxx  4 bits IRQ Enable  */
993*4882a593Smuzhiyun #define EMU_HANA_IRQ_WCLK_CHANGED	0x01
994*4882a593Smuzhiyun #define EMU_HANA_IRQ_ADAT		0x02
995*4882a593Smuzhiyun #define EMU_HANA_IRQ_DOCK		0x04
996*4882a593Smuzhiyun #define EMU_HANA_IRQ_DOCK_LOST		0x08
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE	0x0a	/* 00xxxxx  5 bits SPDIF MODE  */
999*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_TX_COMSUMER	0x00
1000*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_TX_PRO	0x01
1001*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_TX_NOCOPY	0x02
1002*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_RX_COMSUMER	0x00
1003*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_RX_PRO	0x04
1004*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_RX_NOCOPY	0x08
1005*4882a593Smuzhiyun #define EMU_HANA_SPDIF_MODE_RX_INVALID	0x10
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun #define EMU_HANA_OPTICAL_TYPE	0x0b	/* 00000xx  2 bits ADAT or SPDIF in/out  */
1008*4882a593Smuzhiyun #define EMU_HANA_OPTICAL_IN_SPDIF	0x00
1009*4882a593Smuzhiyun #define EMU_HANA_OPTICAL_IN_ADAT	0x01
1010*4882a593Smuzhiyun #define EMU_HANA_OPTICAL_OUT_SPDIF	0x00
1011*4882a593Smuzhiyun #define EMU_HANA_OPTICAL_OUT_ADAT	0x02
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun #define EMU_HANA_MIDI_IN		0x0c	/* 000000x  1 bit  Control MIDI  */
1014*4882a593Smuzhiyun #define EMU_HANA_MIDI_IN_FROM_HAMOA	0x00 /* HAMOA MIDI in to Alice 2 MIDI B */
1015*4882a593Smuzhiyun #define EMU_HANA_MIDI_IN_FROM_DOCK	0x01 /* Audio Dock MIDI in to Alice 2 MIDI B */
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_1	0x0d	/* 000xxxx  4 bit  Audio Dock LEDs  */
1018*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_1_MIDI1	0x01	/* MIDI 1 LED on */
1019*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_1_MIDI2	0x02	/* MIDI 2 LED on */
1020*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_1_SMPTE_IN	0x04	/* SMPTE IN LED on */
1021*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_1_SMPTE_OUT	0x08	/* SMPTE OUT LED on */
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2	0x0e	/* 0xxxxxx  6 bit  Audio Dock LEDs  */
1024*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_44K	0x01	/* 44.1 kHz LED on */
1025*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_48K	0x02	/* 48 kHz LED on */
1026*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_96K	0x04	/* 96 kHz LED on */
1027*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_192K	0x08	/* 192 kHz LED on */
1028*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_LOCK	0x10	/* LOCK LED on */
1029*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_2_EXT	0x20	/* EXT LED on */
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3	0x0f	/* 0xxxxxx  6 bit  Audio Dock LEDs  */
1032*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_CLIP_A	0x01	/* Mic A Clip LED on */
1033*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_CLIP_B	0x02	/* Mic B Clip LED on */
1034*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_SIGNAL_A	0x04	/* Signal A Clip LED on */
1035*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_SIGNAL_B	0x08	/* Signal B Clip LED on */
1036*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_MANUAL_CLIP	0x10	/* Manual Clip detection */
1037*4882a593Smuzhiyun #define EMU_HANA_DOCK_LEDS_3_MANUAL_SIGNAL	0x20	/* Manual Signal detection */
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun #define EMU_HANA_ADC_PADS	0x10	/* 0000xxx  3 bit  Audio Dock ADC 14dB pads */
1040*4882a593Smuzhiyun #define EMU_HANA_DOCK_ADC_PAD1	0x01	/* 14dB Attenuation on Audio Dock ADC 1 */
1041*4882a593Smuzhiyun #define EMU_HANA_DOCK_ADC_PAD2	0x02	/* 14dB Attenuation on Audio Dock ADC 2 */
1042*4882a593Smuzhiyun #define EMU_HANA_DOCK_ADC_PAD3	0x04	/* 14dB Attenuation on Audio Dock ADC 3 */
1043*4882a593Smuzhiyun #define EMU_HANA_0202_ADC_PAD1	0x08	/* 14dB Attenuation on 0202 ADC 1 */
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun #define EMU_HANA_DOCK_MISC	0x11	/* 0xxxxxx  6 bit  Audio Dock misc bits */
1046*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC1_MUTE	0x01	/* DAC 1 Mute */
1047*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC2_MUTE	0x02	/* DAC 2 Mute */
1048*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC3_MUTE	0x04	/* DAC 3 Mute */
1049*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC4_MUTE	0x08	/* DAC 4 Mute */
1050*4882a593Smuzhiyun #define EMU_HANA_DOCK_PHONES_192_DAC1	0x00	/* DAC 1 Headphones source at 192kHz */
1051*4882a593Smuzhiyun #define EMU_HANA_DOCK_PHONES_192_DAC2	0x10	/* DAC 2 Headphones source at 192kHz */
1052*4882a593Smuzhiyun #define EMU_HANA_DOCK_PHONES_192_DAC3	0x20	/* DAC 3 Headphones source at 192kHz */
1053*4882a593Smuzhiyun #define EMU_HANA_DOCK_PHONES_192_DAC4	0x30	/* DAC 4 Headphones source at 192kHz */
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT	0x12	/* 00xxxxx  5 bit  Source for each MIDI out port */
1056*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT_0202	0x01 /* 0202 MIDI from Alice 2. 0 = A, 1 = B */
1057*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT_DOCK1	0x02 /* Audio Dock MIDI1 front, from Alice 2. 0 = A, 1 = B */
1058*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT_DOCK2	0x04 /* Audio Dock MIDI2 rear, from Alice 2. 0 = A, 1 = B */
1059*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT_SYNC2	0x08 /* Sync card. Not the actual MIDI out jack. 0 = A, 1 = B */
1060*4882a593Smuzhiyun #define EMU_HANA_MIDI_OUT_LOOP	0x10 /* 0 = bits (3:0) normal. 1 = MIDI loopback enabled. */
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun #define EMU_HANA_DAC_PADS	0x13	/* 00xxxxx  5 bit  DAC 14dB attenuation pads */
1063*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC_PAD1	0x01	/* 14dB Attenuation on AudioDock DAC 1. Left and Right */
1064*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC_PAD2	0x02	/* 14dB Attenuation on AudioDock DAC 2. Left and Right */
1065*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC_PAD3	0x04	/* 14dB Attenuation on AudioDock DAC 3. Left and Right */
1066*4882a593Smuzhiyun #define EMU_HANA_DOCK_DAC_PAD4	0x08	/* 14dB Attenuation on AudioDock DAC 4. Left and Right */
1067*4882a593Smuzhiyun #define EMU_HANA_0202_DAC_PAD1	0x10	/* 14dB Attenuation on 0202 DAC 1. Left and Right */
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /* 0x14 - 0x1f Unused R/W registers */
1070*4882a593Smuzhiyun #define EMU_HANA_IRQ_STATUS	0x20	/* 000xxxx  4 bits IRQ Status  */
1071*4882a593Smuzhiyun #if 0  /* Already defined for reg 0x09 IRQ_ENABLE */
1072*4882a593Smuzhiyun #define EMU_HANA_IRQ_WCLK_CHANGED	0x01
1073*4882a593Smuzhiyun #define EMU_HANA_IRQ_ADAT		0x02
1074*4882a593Smuzhiyun #define EMU_HANA_IRQ_DOCK		0x04
1075*4882a593Smuzhiyun #define EMU_HANA_IRQ_DOCK_LOST		0x08
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun #define EMU_HANA_OPTION_CARDS	0x21	/* 000xxxx  4 bits Presence of option cards */
1079*4882a593Smuzhiyun #define EMU_HANA_OPTION_HAMOA	0x01	/* HAMOA card present */
1080*4882a593Smuzhiyun #define EMU_HANA_OPTION_SYNC	0x02	/* Sync card present */
1081*4882a593Smuzhiyun #define EMU_HANA_OPTION_DOCK_ONLINE	0x04	/* Audio Dock online and FPGA configured */
1082*4882a593Smuzhiyun #define EMU_HANA_OPTION_DOCK_OFFLINE	0x08	/* Audio Dock online and FPGA not configured */
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun #define EMU_HANA_ID		0x22	/* 1010101  7 bits ID byte & 0x7f = 0x55 */
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun #define EMU_HANA_MAJOR_REV	0x23	/* 0000xxx  3 bit  Hana FPGA Major rev */
1087*4882a593Smuzhiyun #define EMU_HANA_MINOR_REV	0x24	/* 0000xxx  3 bit  Hana FPGA Minor rev */
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun #define EMU_DOCK_MAJOR_REV	0x25	/* 0000xxx  3 bit  Audio Dock FPGA Major rev */
1090*4882a593Smuzhiyun #define EMU_DOCK_MINOR_REV	0x26	/* 0000xxx  3 bit  Audio Dock FPGA Minor rev */
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun #define EMU_DOCK_BOARD_ID	0x27	/* 00000xx  2 bits Audio Dock ID pins */
1093*4882a593Smuzhiyun #define EMU_DOCK_BOARD_ID0	0x00	/* ID bit 0 */
1094*4882a593Smuzhiyun #define EMU_DOCK_BOARD_ID1	0x03	/* ID bit 1 */
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun #define EMU_HANA_WC_SPDIF_HI	0x28	/* 0xxxxxx  6 bit  SPDIF IN Word clock, upper 6 bits */
1097*4882a593Smuzhiyun #define EMU_HANA_WC_SPDIF_LO	0x29	/* 0xxxxxx  6 bit  SPDIF IN Word clock, lower 6 bits */
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun #define EMU_HANA_WC_ADAT_HI	0x2a	/* 0xxxxxx  6 bit  ADAT IN Word clock, upper 6 bits */
1100*4882a593Smuzhiyun #define EMU_HANA_WC_ADAT_LO	0x2b	/* 0xxxxxx  6 bit  ADAT IN Word clock, lower 6 bits */
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun #define EMU_HANA_WC_BNC_LO	0x2c	/* 0xxxxxx  6 bit  BNC IN Word clock, lower 6 bits */
1103*4882a593Smuzhiyun #define EMU_HANA_WC_BNC_HI	0x2d	/* 0xxxxxx  6 bit  BNC IN Word clock, upper 6 bits */
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun #define EMU_HANA2_WC_SPDIF_HI	0x2e	/* 0xxxxxx  6 bit  HANA2 SPDIF IN Word clock, upper 6 bits */
1106*4882a593Smuzhiyun #define EMU_HANA2_WC_SPDIF_LO	0x2f	/* 0xxxxxx  6 bit  HANA2 SPDIF IN Word clock, lower 6 bits */
1107*4882a593Smuzhiyun /* 0x30 - 0x3f Unused Read only registers */
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun /************************************************************************************************/
1110*4882a593Smuzhiyun /* EMU1010m HANA Destinations									*/
1111*4882a593Smuzhiyun /************************************************************************************************/
1112*4882a593Smuzhiyun /* Hana, original 1010,1212,1820 using Alice2
1113*4882a593Smuzhiyun  * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1114*4882a593Smuzhiyun  * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1115*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 Elink channels to Audio Dock
1116*4882a593Smuzhiyun  * 0x01, 0x00: Dock DAC 1 Left
1117*4882a593Smuzhiyun  * 0x01, 0x04: Dock DAC 1 Right
1118*4882a593Smuzhiyun  * 0x01, 0x08: Dock DAC 2 Left
1119*4882a593Smuzhiyun  * 0x01, 0x0c: Dock DAC 2 Right
1120*4882a593Smuzhiyun  * 0x01, 0x10: Dock DAC 3 Left
1121*4882a593Smuzhiyun  * 0x01, 0x12: PHONES Left
1122*4882a593Smuzhiyun  * 0x01, 0x14: Dock DAC 3 Right
1123*4882a593Smuzhiyun  * 0x01, 0x16: PHONES Right
1124*4882a593Smuzhiyun  * 0x01, 0x18: Dock DAC 4 Left
1125*4882a593Smuzhiyun  * 0x01, 0x1a: S/PDIF Left
1126*4882a593Smuzhiyun  * 0x01, 0x1c: Dock DAC 4 Right
1127*4882a593Smuzhiyun  * 0x01, 0x1e: S/PDIF Right
1128*4882a593Smuzhiyun  * 0x02, 0x00: Hana S/PDIF Left
1129*4882a593Smuzhiyun  * 0x02, 0x01: Hana S/PDIF Right
1130*4882a593Smuzhiyun  * 0x03, 0x00: Hanoa DAC Left
1131*4882a593Smuzhiyun  * 0x03, 0x01: Hanoa DAC Right
1132*4882a593Smuzhiyun  * 0x04, 0x00-0x07: Hana ADAT
1133*4882a593Smuzhiyun  * 0x05, 0x00: I2S0 Left to Alice2
1134*4882a593Smuzhiyun  * 0x05, 0x01: I2S0 Right to Alice2
1135*4882a593Smuzhiyun  * 0x06, 0x00: I2S0 Left to Alice2
1136*4882a593Smuzhiyun  * 0x06, 0x01: I2S0 Right to Alice2
1137*4882a593Smuzhiyun  * 0x07, 0x00: I2S0 Left to Alice2
1138*4882a593Smuzhiyun  * 0x07, 0x01: I2S0 Right to Alice2
1139*4882a593Smuzhiyun  *
1140*4882a593Smuzhiyun  * Hana2 never released, but used Tina
1141*4882a593Smuzhiyun  * Not needed.
1142*4882a593Smuzhiyun  *
1143*4882a593Smuzhiyun  * Hana3, rev2 1010,1212,1616 using Tina
1144*4882a593Smuzhiyun  * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1145*4882a593Smuzhiyun  * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina
1146*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
1147*4882a593Smuzhiyun  * 0x01, 0x00: Dock DAC 1 Left
1148*4882a593Smuzhiyun  * 0x01, 0x04: Dock DAC 1 Right
1149*4882a593Smuzhiyun  * 0x01, 0x08: Dock DAC 2 Left
1150*4882a593Smuzhiyun  * 0x01, 0x0c: Dock DAC 2 Right
1151*4882a593Smuzhiyun  * 0x01, 0x10: Dock DAC 3 Left
1152*4882a593Smuzhiyun  * 0x01, 0x12: Dock S/PDIF Left
1153*4882a593Smuzhiyun  * 0x01, 0x14: Dock DAC 3 Right
1154*4882a593Smuzhiyun  * 0x01, 0x16: Dock S/PDIF Right
1155*4882a593Smuzhiyun  * 0x01, 0x18-0x1f: Dock ADAT 0-7
1156*4882a593Smuzhiyun  * 0x02, 0x00: Hana3 S/PDIF Left
1157*4882a593Smuzhiyun  * 0x02, 0x01: Hana3 S/PDIF Right
1158*4882a593Smuzhiyun  * 0x03, 0x00: Hanoa DAC Left
1159*4882a593Smuzhiyun  * 0x03, 0x01: Hanoa DAC Right
1160*4882a593Smuzhiyun  * 0x04, 0x00-0x07: Hana3 ADAT 0-7
1161*4882a593Smuzhiyun  * 0x05, 0x00-0x0f: 16 EMU32B channels to Tina
1162*4882a593Smuzhiyun  * 0x06-0x07: Not used
1163*4882a593Smuzhiyun  *
1164*4882a593Smuzhiyun  * HanaLite, rev1 0404 using Alice2
1165*4882a593Smuzhiyun  * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1166*4882a593Smuzhiyun  * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1167*4882a593Smuzhiyun  * 0x01: Not used
1168*4882a593Smuzhiyun  * 0x02, 0x00: S/PDIF Left
1169*4882a593Smuzhiyun  * 0x02, 0x01: S/PDIF Right
1170*4882a593Smuzhiyun  * 0x03, 0x00: DAC Left
1171*4882a593Smuzhiyun  * 0x03, 0x01: DAC Right
1172*4882a593Smuzhiyun  * 0x04-0x07: Not used
1173*4882a593Smuzhiyun  *
1174*4882a593Smuzhiyun  * HanaLiteLite, rev2 0404 using Alice2
1175*4882a593Smuzhiyun  * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1176*4882a593Smuzhiyun  * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1177*4882a593Smuzhiyun  * 0x01: Not used
1178*4882a593Smuzhiyun  * 0x02, 0x00: S/PDIF Left
1179*4882a593Smuzhiyun  * 0x02, 0x01: S/PDIF Right
1180*4882a593Smuzhiyun  * 0x03, 0x00: DAC Left
1181*4882a593Smuzhiyun  * 0x03, 0x01: DAC Right
1182*4882a593Smuzhiyun  * 0x04-0x07: Not used
1183*4882a593Smuzhiyun  *
1184*4882a593Smuzhiyun  * Mana, Cardbus 1616 using Tina2
1185*4882a593Smuzhiyun  * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1186*4882a593Smuzhiyun  * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina2
1187*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
1188*4882a593Smuzhiyun  * 0x01, 0x00: Dock DAC 1 Left
1189*4882a593Smuzhiyun  * 0x01, 0x04: Dock DAC 1 Right
1190*4882a593Smuzhiyun  * 0x01, 0x08: Dock DAC 2 Left
1191*4882a593Smuzhiyun  * 0x01, 0x0c: Dock DAC 2 Right
1192*4882a593Smuzhiyun  * 0x01, 0x10: Dock DAC 3 Left
1193*4882a593Smuzhiyun  * 0x01, 0x12: Dock S/PDIF Left
1194*4882a593Smuzhiyun  * 0x01, 0x14: Dock DAC 3 Right
1195*4882a593Smuzhiyun  * 0x01, 0x16: Dock S/PDIF Right
1196*4882a593Smuzhiyun  * 0x01, 0x18-0x1f: Dock ADAT 0-7
1197*4882a593Smuzhiyun  * 0x02: Not used
1198*4882a593Smuzhiyun  * 0x03, 0x00: Mana DAC Left
1199*4882a593Smuzhiyun  * 0x03, 0x01: Mana DAC Right
1200*4882a593Smuzhiyun  * 0x04, 0x00-0x0f: 16 EMU32B channels to Tina2
1201*4882a593Smuzhiyun  * 0x05-0x07: Not used
1202*4882a593Smuzhiyun  *
1203*4882a593Smuzhiyun  *
1204*4882a593Smuzhiyun  */
1205*4882a593Smuzhiyun /* 32-bit destinations of signal in the Hana FPGA. Destinations are either
1206*4882a593Smuzhiyun  * physical outputs of Hana, or outputs going to Alice2 (audigy) for capture
1207*4882a593Smuzhiyun  * - 16 x EMU_DST_ALICE2_EMU32_X.
1208*4882a593Smuzhiyun  */
1209*4882a593Smuzhiyun /* EMU32 = 32-bit serial channel between Alice2 (audigy) and Hana (FPGA) */
1210*4882a593Smuzhiyun /* EMU_DST_ALICE2_EMU32_X - data channels from Hana to Alice2 used for capture.
1211*4882a593Smuzhiyun  * Which data is fed into a EMU_DST_ALICE2_EMU32_X channel in Hana depends on
1212*4882a593Smuzhiyun  * setup of mixer control for each destination - see emumixer.c -
1213*4882a593Smuzhiyun  * snd_emu1010_output_enum_ctls[], snd_emu1010_input_enum_ctls[]
1214*4882a593Smuzhiyun  */
1215*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_0	0x000f	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1216*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_1	0x0000	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1217*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_2	0x0001	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1218*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_3	0x0002	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1219*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_4	0x0003	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1220*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_5	0x0004	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1221*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_6	0x0005	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1222*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_7	0x0006	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1223*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_8	0x0007	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1224*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_9	0x0008	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1225*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_A	0x0009	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1226*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_B	0x000a	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1227*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_C	0x000b	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1228*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_D	0x000c	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1229*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_E	0x000d	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1230*4882a593Smuzhiyun #define EMU_DST_ALICE2_EMU32_F	0x000e	/* 16 EMU32 channels to Alice2 +0 to +0xf */
1231*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_LEFT1	0x0100	/* Audio Dock DAC1 Left, 1st or 48kHz only */
1232*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_LEFT2	0x0101	/* Audio Dock DAC1 Left, 2nd or 96kHz */
1233*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_LEFT3	0x0102	/* Audio Dock DAC1 Left, 3rd or 192kHz */
1234*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_LEFT4	0x0103	/* Audio Dock DAC1 Left, 4th or 192kHz */
1235*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_RIGHT1	0x0104	/* Audio Dock DAC1 Right, 1st or 48kHz only */
1236*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_RIGHT2	0x0105	/* Audio Dock DAC1 Right, 2nd or 96kHz */
1237*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_RIGHT3	0x0106	/* Audio Dock DAC1 Right, 3rd or 192kHz */
1238*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC1_RIGHT4	0x0107	/* Audio Dock DAC1 Right, 4th or 192kHz */
1239*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_LEFT1	0x0108	/* Audio Dock DAC2 Left, 1st or 48kHz only */
1240*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_LEFT2	0x0109	/* Audio Dock DAC2 Left, 2nd or 96kHz */
1241*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_LEFT3	0x010a	/* Audio Dock DAC2 Left, 3rd or 192kHz */
1242*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_LEFT4	0x010b	/* Audio Dock DAC2 Left, 4th or 192kHz */
1243*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_RIGHT1	0x010c	/* Audio Dock DAC2 Right, 1st or 48kHz only */
1244*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_RIGHT2	0x010d	/* Audio Dock DAC2 Right, 2nd or 96kHz */
1245*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_RIGHT3	0x010e	/* Audio Dock DAC2 Right, 3rd or 192kHz */
1246*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC2_RIGHT4	0x010f	/* Audio Dock DAC2 Right, 4th or 192kHz */
1247*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_LEFT1	0x0110	/* Audio Dock DAC1 Left, 1st or 48kHz only */
1248*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_LEFT2	0x0111	/* Audio Dock DAC1 Left, 2nd or 96kHz */
1249*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_LEFT3	0x0112	/* Audio Dock DAC1 Left, 3rd or 192kHz */
1250*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_LEFT4	0x0113	/* Audio Dock DAC1 Left, 4th or 192kHz */
1251*4882a593Smuzhiyun #define EMU_DST_DOCK_PHONES_LEFT1	0x0112	/* Audio Dock PHONES Left, 1st or 48kHz only */
1252*4882a593Smuzhiyun #define EMU_DST_DOCK_PHONES_LEFT2	0x0113	/* Audio Dock PHONES Left, 2nd or 96kHz */
1253*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_RIGHT1	0x0114	/* Audio Dock DAC1 Right, 1st or 48kHz only */
1254*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_RIGHT2	0x0115	/* Audio Dock DAC1 Right, 2nd or 96kHz */
1255*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_RIGHT3	0x0116	/* Audio Dock DAC1 Right, 3rd or 192kHz */
1256*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC3_RIGHT4	0x0117	/* Audio Dock DAC1 Right, 4th or 192kHz */
1257*4882a593Smuzhiyun #define EMU_DST_DOCK_PHONES_RIGHT1	0x0116	/* Audio Dock PHONES Right, 1st or 48kHz only */
1258*4882a593Smuzhiyun #define EMU_DST_DOCK_PHONES_RIGHT2	0x0117	/* Audio Dock PHONES Right, 2nd or 96kHz */
1259*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_LEFT1	0x0118	/* Audio Dock DAC2 Left, 1st or 48kHz only */
1260*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_LEFT2	0x0119	/* Audio Dock DAC2 Left, 2nd or 96kHz */
1261*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_LEFT3	0x011a	/* Audio Dock DAC2 Left, 3rd or 192kHz */
1262*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_LEFT4	0x011b	/* Audio Dock DAC2 Left, 4th or 192kHz */
1263*4882a593Smuzhiyun #define EMU_DST_DOCK_SPDIF_LEFT1	0x011a	/* Audio Dock SPDIF Left, 1st or 48kHz only */
1264*4882a593Smuzhiyun #define EMU_DST_DOCK_SPDIF_LEFT2	0x011b	/* Audio Dock SPDIF Left, 2nd or 96kHz */
1265*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_RIGHT1	0x011c	/* Audio Dock DAC2 Right, 1st or 48kHz only */
1266*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_RIGHT2	0x011d	/* Audio Dock DAC2 Right, 2nd or 96kHz */
1267*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_RIGHT3	0x011e	/* Audio Dock DAC2 Right, 3rd or 192kHz */
1268*4882a593Smuzhiyun #define EMU_DST_DOCK_DAC4_RIGHT4	0x011f	/* Audio Dock DAC2 Right, 4th or 192kHz */
1269*4882a593Smuzhiyun #define EMU_DST_DOCK_SPDIF_RIGHT1	0x011e	/* Audio Dock SPDIF Right, 1st or 48kHz only */
1270*4882a593Smuzhiyun #define EMU_DST_DOCK_SPDIF_RIGHT2	0x011f	/* Audio Dock SPDIF Right, 2nd or 96kHz */
1271*4882a593Smuzhiyun #define EMU_DST_HANA_SPDIF_LEFT1	0x0200	/* Hana SPDIF Left, 1st or 48kHz only */
1272*4882a593Smuzhiyun #define EMU_DST_HANA_SPDIF_LEFT2	0x0202	/* Hana SPDIF Left, 2nd or 96kHz */
1273*4882a593Smuzhiyun #define EMU_DST_HANA_SPDIF_RIGHT1	0x0201	/* Hana SPDIF Right, 1st or 48kHz only */
1274*4882a593Smuzhiyun #define EMU_DST_HANA_SPDIF_RIGHT2	0x0203	/* Hana SPDIF Right, 2nd or 96kHz */
1275*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_LEFT1	0x0300	/* Hamoa DAC Left, 1st or 48kHz only */
1276*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_LEFT2	0x0302	/* Hamoa DAC Left, 2nd or 96kHz */
1277*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_LEFT3	0x0304	/* Hamoa DAC Left, 3rd or 192kHz */
1278*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_LEFT4	0x0306	/* Hamoa DAC Left, 4th or 192kHz */
1279*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_RIGHT1	0x0301	/* Hamoa DAC Right, 1st or 48kHz only */
1280*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_RIGHT2	0x0303	/* Hamoa DAC Right, 2nd or 96kHz */
1281*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_RIGHT3	0x0305	/* Hamoa DAC Right, 3rd or 192kHz */
1282*4882a593Smuzhiyun #define EMU_DST_HAMOA_DAC_RIGHT4	0x0307	/* Hamoa DAC Right, 4th or 192kHz */
1283*4882a593Smuzhiyun #define EMU_DST_HANA_ADAT	0x0400	/* Hana ADAT 8 channel out +0 to +7 */
1284*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S0_LEFT		0x0500	/* Alice2 I2S0 Left */
1285*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S0_RIGHT	0x0501	/* Alice2 I2S0 Right */
1286*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S1_LEFT		0x0600	/* Alice2 I2S1 Left */
1287*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S1_RIGHT	0x0601	/* Alice2 I2S1 Right */
1288*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S2_LEFT		0x0700	/* Alice2 I2S2 Left */
1289*4882a593Smuzhiyun #define EMU_DST_ALICE_I2S2_RIGHT	0x0701	/* Alice2 I2S2 Right */
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun /* Additional destinations for 1616(M)/Microdock */
1292*4882a593Smuzhiyun /* Microdock S/PDIF OUT Left, 1st or 48kHz only */
1293*4882a593Smuzhiyun #define EMU_DST_MDOCK_SPDIF_LEFT1	0x0112
1294*4882a593Smuzhiyun /* Microdock S/PDIF OUT Left, 2nd or 96kHz */
1295*4882a593Smuzhiyun #define EMU_DST_MDOCK_SPDIF_LEFT2	0x0113
1296*4882a593Smuzhiyun /* Microdock S/PDIF OUT Right, 1st or 48kHz only */
1297*4882a593Smuzhiyun #define EMU_DST_MDOCK_SPDIF_RIGHT1	0x0116
1298*4882a593Smuzhiyun /* Microdock S/PDIF OUT Right, 2nd or 96kHz  */
1299*4882a593Smuzhiyun #define EMU_DST_MDOCK_SPDIF_RIGHT2	0x0117
1300*4882a593Smuzhiyun /* Microdock S/PDIF ADAT 8 channel out +8 to +f */
1301*4882a593Smuzhiyun #define EMU_DST_MDOCK_ADAT		0x0118
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
1304*4882a593Smuzhiyun #define EMU_DST_MANA_DAC_LEFT		0x0300
1305*4882a593Smuzhiyun /* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
1306*4882a593Smuzhiyun #define EMU_DST_MANA_DAC_RIGHT		0x0301
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun /************************************************************************************************/
1309*4882a593Smuzhiyun /* EMU1010m HANA Sources									*/
1310*4882a593Smuzhiyun /************************************************************************************************/
1311*4882a593Smuzhiyun /* Hana, original 1010,1212,1820 using Alice2
1312*4882a593Smuzhiyun  * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1313*4882a593Smuzhiyun  * 0x00,0x00-0x1f: Silence
1314*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1315*4882a593Smuzhiyun  * 0x01, 0x00: Dock Mic A
1316*4882a593Smuzhiyun  * 0x01, 0x04: Dock Mic B
1317*4882a593Smuzhiyun  * 0x01, 0x08: Dock ADC 1 Left
1318*4882a593Smuzhiyun  * 0x01, 0x0c: Dock ADC 1 Right
1319*4882a593Smuzhiyun  * 0x01, 0x10: Dock ADC 2 Left
1320*4882a593Smuzhiyun  * 0x01, 0x14: Dock ADC 2 Right
1321*4882a593Smuzhiyun  * 0x01, 0x18: Dock ADC 3 Left
1322*4882a593Smuzhiyun  * 0x01, 0x1c: Dock ADC 3 Right
1323*4882a593Smuzhiyun  * 0x02, 0x00: Hana ADC Left
1324*4882a593Smuzhiyun  * 0x02, 0x01: Hana ADC Right
1325*4882a593Smuzhiyun  * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1326*4882a593Smuzhiyun  * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1327*4882a593Smuzhiyun  * 0x04, 0x00-0x07: Hana ADAT
1328*4882a593Smuzhiyun  * 0x05, 0x00: Hana S/PDIF Left
1329*4882a593Smuzhiyun  * 0x05, 0x01: Hana S/PDIF Right
1330*4882a593Smuzhiyun  * 0x06-0x07: Not used
1331*4882a593Smuzhiyun  *
1332*4882a593Smuzhiyun  * Hana2 never released, but used Tina
1333*4882a593Smuzhiyun  * Not needed.
1334*4882a593Smuzhiyun  *
1335*4882a593Smuzhiyun  * Hana3, rev2 1010,1212,1616 using Tina
1336*4882a593Smuzhiyun  * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1337*4882a593Smuzhiyun  * 0x00,0x00-0x1f: Silence
1338*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1339*4882a593Smuzhiyun  * 0x01, 0x00: Dock Mic A
1340*4882a593Smuzhiyun  * 0x01, 0x04: Dock Mic B
1341*4882a593Smuzhiyun  * 0x01, 0x08: Dock ADC 1 Left
1342*4882a593Smuzhiyun  * 0x01, 0x0c: Dock ADC 1 Right
1343*4882a593Smuzhiyun  * 0x01, 0x10: Dock ADC 2 Left
1344*4882a593Smuzhiyun  * 0x01, 0x12: Dock S/PDIF Left
1345*4882a593Smuzhiyun  * 0x01, 0x14: Dock ADC 2 Right
1346*4882a593Smuzhiyun  * 0x01, 0x16: Dock S/PDIF Right
1347*4882a593Smuzhiyun  * 0x01, 0x18-0x1f: Dock ADAT 0-7
1348*4882a593Smuzhiyun  * 0x01, 0x18: Dock ADC 3 Left
1349*4882a593Smuzhiyun  * 0x01, 0x1c: Dock ADC 3 Right
1350*4882a593Smuzhiyun  * 0x02, 0x00: Hanoa ADC Left
1351*4882a593Smuzhiyun  * 0x02, 0x01: Hanoa ADC Right
1352*4882a593Smuzhiyun  * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
1353*4882a593Smuzhiyun  * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
1354*4882a593Smuzhiyun  * 0x04, 0x00-0x07: Hana3 ADAT
1355*4882a593Smuzhiyun  * 0x05, 0x00: Hana3 S/PDIF Left
1356*4882a593Smuzhiyun  * 0x05, 0x01: Hana3 S/PDIF Right
1357*4882a593Smuzhiyun  * 0x06-0x07: Not used
1358*4882a593Smuzhiyun  *
1359*4882a593Smuzhiyun  * HanaLite, rev1 0404 using Alice2
1360*4882a593Smuzhiyun  * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1361*4882a593Smuzhiyun  * 0x00,0x00-0x1f: Silence
1362*4882a593Smuzhiyun  * 0x01: Not used
1363*4882a593Smuzhiyun  * 0x02, 0x00: ADC Left
1364*4882a593Smuzhiyun  * 0x02, 0x01: ADC Right
1365*4882a593Smuzhiyun  * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1366*4882a593Smuzhiyun  * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1367*4882a593Smuzhiyun  * 0x04: Not used
1368*4882a593Smuzhiyun  * 0x05, 0x00: S/PDIF Left
1369*4882a593Smuzhiyun  * 0x05, 0x01: S/PDIF Right
1370*4882a593Smuzhiyun  * 0x06-0x07: Not used
1371*4882a593Smuzhiyun  *
1372*4882a593Smuzhiyun  * HanaLiteLite, rev2 0404 using Alice2
1373*4882a593Smuzhiyun  * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1374*4882a593Smuzhiyun  * 0x00,0x00-0x1f: Silence
1375*4882a593Smuzhiyun  * 0x01: Not used
1376*4882a593Smuzhiyun  * 0x02, 0x00: ADC Left
1377*4882a593Smuzhiyun  * 0x02, 0x01: ADC Right
1378*4882a593Smuzhiyun  * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1379*4882a593Smuzhiyun  * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1380*4882a593Smuzhiyun  * 0x04: Not used
1381*4882a593Smuzhiyun  * 0x05, 0x00: S/PDIF Left
1382*4882a593Smuzhiyun  * 0x05, 0x01: S/PDIF Right
1383*4882a593Smuzhiyun  * 0x06-0x07: Not used
1384*4882a593Smuzhiyun  *
1385*4882a593Smuzhiyun  * Mana, Cardbus 1616 using Tina2
1386*4882a593Smuzhiyun  * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1387*4882a593Smuzhiyun  * 0x00,0x00-0x1f: Silence
1388*4882a593Smuzhiyun  * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1389*4882a593Smuzhiyun  * 0x01, 0x00: Dock Mic A
1390*4882a593Smuzhiyun  * 0x01, 0x04: Dock Mic B
1391*4882a593Smuzhiyun  * 0x01, 0x08: Dock ADC 1 Left
1392*4882a593Smuzhiyun  * 0x01, 0x0c: Dock ADC 1 Right
1393*4882a593Smuzhiyun  * 0x01, 0x10: Dock ADC 2 Left
1394*4882a593Smuzhiyun  * 0x01, 0x12: Dock S/PDIF Left
1395*4882a593Smuzhiyun  * 0x01, 0x14: Dock ADC 2 Right
1396*4882a593Smuzhiyun  * 0x01, 0x16: Dock S/PDIF Right
1397*4882a593Smuzhiyun  * 0x01, 0x18-0x1f: Dock ADAT 0-7
1398*4882a593Smuzhiyun  * 0x01, 0x18: Dock ADC 3 Left
1399*4882a593Smuzhiyun  * 0x01, 0x1c: Dock ADC 3 Right
1400*4882a593Smuzhiyun  * 0x02: Not used
1401*4882a593Smuzhiyun  * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
1402*4882a593Smuzhiyun  * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
1403*4882a593Smuzhiyun  * 0x04-0x07: Not used
1404*4882a593Smuzhiyun  *
1405*4882a593Smuzhiyun  */
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun /* 32-bit sources of signal in the Hana FPGA. The sources are routed to
1408*4882a593Smuzhiyun  * destinations using mixer control for each destination - see emumixer.c
1409*4882a593Smuzhiyun  * Sources are either physical inputs of FPGA,
1410*4882a593Smuzhiyun  * or outputs from Alice (audigy) - 16 x EMU_SRC_ALICE_EMU32A +
1411*4882a593Smuzhiyun  * 16 x EMU_SRC_ALICE_EMU32B
1412*4882a593Smuzhiyun  */
1413*4882a593Smuzhiyun #define EMU_SRC_SILENCE		0x0000	/* Silence */
1414*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_A1	0x0100	/* Audio Dock Mic A, 1st or 48kHz only */
1415*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_A2	0x0101	/* Audio Dock Mic A, 2nd or 96kHz */
1416*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_A3	0x0102	/* Audio Dock Mic A, 3rd or 192kHz */
1417*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_A4	0x0103	/* Audio Dock Mic A, 4th or 192kHz */
1418*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_B1	0x0104	/* Audio Dock Mic B, 1st or 48kHz only */
1419*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_B2	0x0105	/* Audio Dock Mic B, 2nd or 96kHz */
1420*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_B3	0x0106	/* Audio Dock Mic B, 3rd or 192kHz */
1421*4882a593Smuzhiyun #define EMU_SRC_DOCK_MIC_B4	0x0107	/* Audio Dock Mic B, 4th or 192kHz */
1422*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_LEFT1	0x0108	/* Audio Dock ADC1 Left, 1st or 48kHz only */
1423*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_LEFT2	0x0109	/* Audio Dock ADC1 Left, 2nd or 96kHz */
1424*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_LEFT3	0x010a	/* Audio Dock ADC1 Left, 3rd or 192kHz */
1425*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_LEFT4	0x010b	/* Audio Dock ADC1 Left, 4th or 192kHz */
1426*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_RIGHT1	0x010c	/* Audio Dock ADC1 Right, 1st or 48kHz only */
1427*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_RIGHT2	0x010d	/* Audio Dock ADC1 Right, 2nd or 96kHz */
1428*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_RIGHT3	0x010e	/* Audio Dock ADC1 Right, 3rd or 192kHz */
1429*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC1_RIGHT4	0x010f	/* Audio Dock ADC1 Right, 4th or 192kHz */
1430*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_LEFT1	0x0110	/* Audio Dock ADC2 Left, 1st or 48kHz only */
1431*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_LEFT2	0x0111	/* Audio Dock ADC2 Left, 2nd or 96kHz */
1432*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_LEFT3	0x0112	/* Audio Dock ADC2 Left, 3rd or 192kHz */
1433*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_LEFT4	0x0113	/* Audio Dock ADC2 Left, 4th or 192kHz */
1434*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_RIGHT1	0x0114	/* Audio Dock ADC2 Right, 1st or 48kHz only */
1435*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_RIGHT2	0x0115	/* Audio Dock ADC2 Right, 2nd or 96kHz */
1436*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_RIGHT3	0x0116	/* Audio Dock ADC2 Right, 3rd or 192kHz */
1437*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC2_RIGHT4	0x0117	/* Audio Dock ADC2 Right, 4th or 192kHz */
1438*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_LEFT1	0x0118	/* Audio Dock ADC3 Left, 1st or 48kHz only */
1439*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_LEFT2	0x0119	/* Audio Dock ADC3 Left, 2nd or 96kHz */
1440*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_LEFT3	0x011a	/* Audio Dock ADC3 Left, 3rd or 192kHz */
1441*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_LEFT4	0x011b	/* Audio Dock ADC3 Left, 4th or 192kHz */
1442*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_RIGHT1	0x011c	/* Audio Dock ADC3 Right, 1st or 48kHz only */
1443*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_RIGHT2	0x011d	/* Audio Dock ADC3 Right, 2nd or 96kHz */
1444*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_RIGHT3	0x011e	/* Audio Dock ADC3 Right, 3rd or 192kHz */
1445*4882a593Smuzhiyun #define EMU_SRC_DOCK_ADC3_RIGHT4	0x011f	/* Audio Dock ADC3 Right, 4th or 192kHz */
1446*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_LEFT1	0x0200	/* Hamoa ADC Left, 1st or 48kHz only */
1447*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_LEFT2	0x0202	/* Hamoa ADC Left, 2nd or 96kHz */
1448*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_LEFT3	0x0204	/* Hamoa ADC Left, 3rd or 192kHz */
1449*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_LEFT4	0x0206	/* Hamoa ADC Left, 4th or 192kHz */
1450*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_RIGHT1	0x0201	/* Hamoa ADC Right, 1st or 48kHz only */
1451*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_RIGHT2	0x0203	/* Hamoa ADC Right, 2nd or 96kHz */
1452*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_RIGHT3	0x0205	/* Hamoa ADC Right, 3rd or 192kHz */
1453*4882a593Smuzhiyun #define EMU_SRC_HAMOA_ADC_RIGHT4	0x0207	/* Hamoa ADC Right, 4th or 192kHz */
1454*4882a593Smuzhiyun #define EMU_SRC_ALICE_EMU32A		0x0300	/* Alice2 EMU32a 16 outputs. +0 to +0xf */
1455*4882a593Smuzhiyun #define EMU_SRC_ALICE_EMU32B		0x0310	/* Alice2 EMU32b 16 outputs. +0 to +0xf */
1456*4882a593Smuzhiyun #define EMU_SRC_HANA_ADAT	0x0400	/* Hana ADAT 8 channel in +0 to +7 */
1457*4882a593Smuzhiyun #define EMU_SRC_HANA_SPDIF_LEFT1	0x0500	/* Hana SPDIF Left, 1st or 48kHz only */
1458*4882a593Smuzhiyun #define EMU_SRC_HANA_SPDIF_LEFT2	0x0502	/* Hana SPDIF Left, 2nd or 96kHz */
1459*4882a593Smuzhiyun #define EMU_SRC_HANA_SPDIF_RIGHT1	0x0501	/* Hana SPDIF Right, 1st or 48kHz only */
1460*4882a593Smuzhiyun #define EMU_SRC_HANA_SPDIF_RIGHT2	0x0503	/* Hana SPDIF Right, 2nd or 96kHz */
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun /* Additional inputs for 1616(M)/Microdock */
1463*4882a593Smuzhiyun /* Microdock S/PDIF Left, 1st or 48kHz only */
1464*4882a593Smuzhiyun #define EMU_SRC_MDOCK_SPDIF_LEFT1	0x0112
1465*4882a593Smuzhiyun /* Microdock S/PDIF Left, 2nd or 96kHz */
1466*4882a593Smuzhiyun #define EMU_SRC_MDOCK_SPDIF_LEFT2	0x0113
1467*4882a593Smuzhiyun /* Microdock S/PDIF Right, 1st or 48kHz only */
1468*4882a593Smuzhiyun #define EMU_SRC_MDOCK_SPDIF_RIGHT1	0x0116
1469*4882a593Smuzhiyun /* Microdock S/PDIF Right, 2nd or 96kHz */
1470*4882a593Smuzhiyun #define EMU_SRC_MDOCK_SPDIF_RIGHT2	0x0117
1471*4882a593Smuzhiyun /* Microdock ADAT 8 channel in +8 to +f */
1472*4882a593Smuzhiyun #define EMU_SRC_MDOCK_ADAT		0x0118
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun /* 0x600 and 0x700 no used */
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun /* ------------------- STRUCTURES -------------------- */
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun enum {
1479*4882a593Smuzhiyun 	EMU10K1_EFX,
1480*4882a593Smuzhiyun 	EMU10K1_PCM,
1481*4882a593Smuzhiyun 	EMU10K1_SYNTH,
1482*4882a593Smuzhiyun 	EMU10K1_MIDI
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun struct snd_emu10k1;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun struct snd_emu10k1_voice {
1488*4882a593Smuzhiyun 	struct snd_emu10k1 *emu;
1489*4882a593Smuzhiyun 	int number;
1490*4882a593Smuzhiyun 	unsigned int use: 1,
1491*4882a593Smuzhiyun 	    pcm: 1,
1492*4882a593Smuzhiyun 	    efx: 1,
1493*4882a593Smuzhiyun 	    synth: 1,
1494*4882a593Smuzhiyun 	    midi: 1;
1495*4882a593Smuzhiyun 	void (*interrupt)(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	struct snd_emu10k1_pcm *epcm;
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun enum {
1501*4882a593Smuzhiyun 	PLAYBACK_EMUVOICE,
1502*4882a593Smuzhiyun 	PLAYBACK_EFX,
1503*4882a593Smuzhiyun 	CAPTURE_AC97ADC,
1504*4882a593Smuzhiyun 	CAPTURE_AC97MIC,
1505*4882a593Smuzhiyun 	CAPTURE_EFX
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun struct snd_emu10k1_pcm {
1509*4882a593Smuzhiyun 	struct snd_emu10k1 *emu;
1510*4882a593Smuzhiyun 	int type;
1511*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
1512*4882a593Smuzhiyun 	struct snd_emu10k1_voice *voices[NUM_EFX_PLAYBACK];
1513*4882a593Smuzhiyun 	struct snd_emu10k1_voice *extra;
1514*4882a593Smuzhiyun 	unsigned short running;
1515*4882a593Smuzhiyun 	unsigned short first_ptr;
1516*4882a593Smuzhiyun 	struct snd_util_memblk *memblk;
1517*4882a593Smuzhiyun 	unsigned int start_addr;
1518*4882a593Smuzhiyun 	unsigned int ccca_start_addr;
1519*4882a593Smuzhiyun 	unsigned int capture_ipr;	/* interrupt acknowledge mask */
1520*4882a593Smuzhiyun 	unsigned int capture_inte;	/* interrupt enable mask */
1521*4882a593Smuzhiyun 	unsigned int capture_ba_reg;	/* buffer address register */
1522*4882a593Smuzhiyun 	unsigned int capture_bs_reg;	/* buffer size register */
1523*4882a593Smuzhiyun 	unsigned int capture_idx_reg;	/* buffer index register */
1524*4882a593Smuzhiyun 	unsigned int capture_cr_val;	/* control value */
1525*4882a593Smuzhiyun 	unsigned int capture_cr_val2;	/* control value2 (for audigy) */
1526*4882a593Smuzhiyun 	unsigned int capture_bs_val;	/* buffer size value */
1527*4882a593Smuzhiyun 	unsigned int capture_bufsize;	/* buffer size in bytes */
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun struct snd_emu10k1_pcm_mixer {
1531*4882a593Smuzhiyun 	/* mono, left, right x 8 sends (4 on emu10k1) */
1532*4882a593Smuzhiyun 	unsigned char send_routing[3][8];
1533*4882a593Smuzhiyun 	unsigned char send_volume[3][8];
1534*4882a593Smuzhiyun 	unsigned short attn[3];
1535*4882a593Smuzhiyun 	struct snd_emu10k1_pcm *epcm;
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun #define snd_emu10k1_compose_send_routing(route) \
1539*4882a593Smuzhiyun ((route[0] | (route[1] << 4) | (route[2] << 8) | (route[3] << 12)) << 16)
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun #define snd_emu10k1_compose_audigy_fxrt1(route) \
1542*4882a593Smuzhiyun ((unsigned int)route[0] | ((unsigned int)route[1] << 8) | ((unsigned int)route[2] << 16) | ((unsigned int)route[3] << 24))
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun #define snd_emu10k1_compose_audigy_fxrt2(route) \
1545*4882a593Smuzhiyun ((unsigned int)route[4] | ((unsigned int)route[5] << 8) | ((unsigned int)route[6] << 16) | ((unsigned int)route[7] << 24))
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun struct snd_emu10k1_memblk {
1548*4882a593Smuzhiyun 	struct snd_util_memblk mem;
1549*4882a593Smuzhiyun 	/* private part */
1550*4882a593Smuzhiyun 	int first_page, last_page, pages, mapped_page;
1551*4882a593Smuzhiyun 	unsigned int map_locked;
1552*4882a593Smuzhiyun 	struct list_head mapped_link;
1553*4882a593Smuzhiyun 	struct list_head mapped_order_link;
1554*4882a593Smuzhiyun };
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun #define snd_emu10k1_memblk_offset(blk)	(((blk)->mapped_page << PAGE_SHIFT) | ((blk)->mem.offset & (PAGE_SIZE - 1)))
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun #define EMU10K1_MAX_TRAM_BLOCKS_PER_CODE	16
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun struct snd_emu10k1_fx8010_ctl {
1561*4882a593Smuzhiyun 	struct list_head list;		/* list link container */
1562*4882a593Smuzhiyun 	unsigned int vcount;
1563*4882a593Smuzhiyun 	unsigned int count;		/* count of GPR (1..16) */
1564*4882a593Smuzhiyun 	unsigned short gpr[32];		/* GPR number(s) */
1565*4882a593Smuzhiyun 	unsigned int value[32];
1566*4882a593Smuzhiyun 	unsigned int min;		/* minimum range */
1567*4882a593Smuzhiyun 	unsigned int max;		/* maximum range */
1568*4882a593Smuzhiyun 	unsigned int translation;	/* translation type (EMU10K1_GPR_TRANSLATION*) */
1569*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol;
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun typedef void (snd_fx8010_irq_handler_t)(struct snd_emu10k1 *emu, void *private_data);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun struct snd_emu10k1_fx8010_irq {
1575*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_irq *next;
1576*4882a593Smuzhiyun 	snd_fx8010_irq_handler_t *handler;
1577*4882a593Smuzhiyun 	unsigned short gpr_running;
1578*4882a593Smuzhiyun 	void *private_data;
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun struct snd_emu10k1_fx8010_pcm {
1582*4882a593Smuzhiyun 	unsigned int valid: 1,
1583*4882a593Smuzhiyun 		     opened: 1,
1584*4882a593Smuzhiyun 		     active: 1;
1585*4882a593Smuzhiyun 	unsigned int channels;		/* 16-bit channels count */
1586*4882a593Smuzhiyun 	unsigned int tram_start;	/* initial ring buffer position in TRAM (in samples) */
1587*4882a593Smuzhiyun 	unsigned int buffer_size;	/* count of buffered samples */
1588*4882a593Smuzhiyun 	unsigned short gpr_size;		/* GPR containing size of ring buffer in samples (host) */
1589*4882a593Smuzhiyun 	unsigned short gpr_ptr;		/* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
1590*4882a593Smuzhiyun 	unsigned short gpr_count;	/* GPR containing count of samples between two interrupts (host) */
1591*4882a593Smuzhiyun 	unsigned short gpr_tmpcount;	/* GPR containing current count of samples to interrupt (host = set, FX8010) */
1592*4882a593Smuzhiyun 	unsigned short gpr_trigger;	/* GPR containing trigger (activate) information (host) */
1593*4882a593Smuzhiyun 	unsigned short gpr_running;	/* GPR containing info if PCM is running (FX8010) */
1594*4882a593Smuzhiyun 	unsigned char etram[32];	/* external TRAM address & data */
1595*4882a593Smuzhiyun 	struct snd_pcm_indirect pcm_rec;
1596*4882a593Smuzhiyun 	unsigned int tram_pos;
1597*4882a593Smuzhiyun 	unsigned int tram_shift;
1598*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_irq irq;
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun struct snd_emu10k1_fx8010 {
1602*4882a593Smuzhiyun 	unsigned short fxbus_mask;	/* used FX buses (bitmask) */
1603*4882a593Smuzhiyun 	unsigned short extin_mask;	/* used external inputs (bitmask) */
1604*4882a593Smuzhiyun 	unsigned short extout_mask;	/* used external outputs (bitmask) */
1605*4882a593Smuzhiyun 	unsigned short pad1;
1606*4882a593Smuzhiyun 	unsigned int itram_size;	/* internal TRAM size in samples */
1607*4882a593Smuzhiyun 	struct snd_dma_buffer etram_pages; /* external TRAM pages and size */
1608*4882a593Smuzhiyun 	unsigned int dbg;		/* FX debugger register */
1609*4882a593Smuzhiyun 	unsigned char name[128];
1610*4882a593Smuzhiyun 	int gpr_size;			/* size of allocated GPR controls */
1611*4882a593Smuzhiyun 	int gpr_count;			/* count of used kcontrols */
1612*4882a593Smuzhiyun 	struct list_head gpr_ctl;	/* GPR controls */
1613*4882a593Smuzhiyun 	struct mutex lock;
1614*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_pcm pcm[8];
1615*4882a593Smuzhiyun 	spinlock_t irq_lock;
1616*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010_irq *irq_handlers;
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun struct snd_emu10k1_midi {
1620*4882a593Smuzhiyun 	struct snd_emu10k1 *emu;
1621*4882a593Smuzhiyun 	struct snd_rawmidi *rmidi;
1622*4882a593Smuzhiyun 	struct snd_rawmidi_substream *substream_input;
1623*4882a593Smuzhiyun 	struct snd_rawmidi_substream *substream_output;
1624*4882a593Smuzhiyun 	unsigned int midi_mode;
1625*4882a593Smuzhiyun 	spinlock_t input_lock;
1626*4882a593Smuzhiyun 	spinlock_t output_lock;
1627*4882a593Smuzhiyun 	spinlock_t open_lock;
1628*4882a593Smuzhiyun 	int tx_enable, rx_enable;
1629*4882a593Smuzhiyun 	int port;
1630*4882a593Smuzhiyun 	int ipr_tx, ipr_rx;
1631*4882a593Smuzhiyun 	void (*interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun enum {
1635*4882a593Smuzhiyun 	EMU_MODEL_SB,
1636*4882a593Smuzhiyun 	EMU_MODEL_EMU1010,
1637*4882a593Smuzhiyun 	EMU_MODEL_EMU1010B,
1638*4882a593Smuzhiyun 	EMU_MODEL_EMU1616,
1639*4882a593Smuzhiyun 	EMU_MODEL_EMU0404,
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun struct snd_emu_chip_details {
1643*4882a593Smuzhiyun 	u32 vendor;
1644*4882a593Smuzhiyun 	u32 device;
1645*4882a593Smuzhiyun 	u32 subsystem;
1646*4882a593Smuzhiyun 	unsigned char revision;
1647*4882a593Smuzhiyun 	unsigned char emu10k1_chip; /* Original SB Live. Not SB Live 24bit. */
1648*4882a593Smuzhiyun 	unsigned char emu10k2_chip; /* Audigy 1 or Audigy 2. */
1649*4882a593Smuzhiyun 	unsigned char ca0102_chip;  /* Audigy 1 or Audigy 2. Not SB Audigy 2 Value. */
1650*4882a593Smuzhiyun 	unsigned char ca0108_chip;  /* Audigy 2 Value */
1651*4882a593Smuzhiyun 	unsigned char ca_cardbus_chip; /* Audigy 2 ZS Notebook */
1652*4882a593Smuzhiyun 	unsigned char ca0151_chip;  /* P16V */
1653*4882a593Smuzhiyun 	unsigned char spk71;        /* Has 7.1 speakers */
1654*4882a593Smuzhiyun 	unsigned char sblive51;	    /* SBLive! 5.1 - extout 0x11 -> center, 0x12 -> lfe */
1655*4882a593Smuzhiyun 	unsigned char spdif_bug;    /* Has Spdif phasing bug */
1656*4882a593Smuzhiyun 	unsigned char ac97_chip;    /* Has an AC97 chip: 1 = mandatory, 2 = optional */
1657*4882a593Smuzhiyun 	unsigned char ecard;        /* APS EEPROM */
1658*4882a593Smuzhiyun 	unsigned char emu_model;     /* EMU model type */
1659*4882a593Smuzhiyun 	unsigned char spi_dac;      /* SPI interface for DAC */
1660*4882a593Smuzhiyun 	unsigned char i2c_adc;      /* I2C interface for ADC */
1661*4882a593Smuzhiyun 	unsigned char adc_1361t;    /* Use Philips 1361T ADC */
1662*4882a593Smuzhiyun 	unsigned char invert_shared_spdif; /* analog/digital switch inverted */
1663*4882a593Smuzhiyun 	const char *driver;
1664*4882a593Smuzhiyun 	const char *name;
1665*4882a593Smuzhiyun 	const char *id;		/* for backward compatibility - can be NULL if not needed */
1666*4882a593Smuzhiyun };
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun struct snd_emu1010 {
1669*4882a593Smuzhiyun 	unsigned int output_source[64];
1670*4882a593Smuzhiyun 	unsigned int input_source[64];
1671*4882a593Smuzhiyun 	unsigned int adc_pads; /* bit mask */
1672*4882a593Smuzhiyun 	unsigned int dac_pads; /* bit mask */
1673*4882a593Smuzhiyun 	unsigned int internal_clock; /* 44100 or 48000 */
1674*4882a593Smuzhiyun 	unsigned int optical_in; /* 0:SPDIF, 1:ADAT */
1675*4882a593Smuzhiyun 	unsigned int optical_out; /* 0:SPDIF, 1:ADAT */
1676*4882a593Smuzhiyun 	struct delayed_work firmware_work;
1677*4882a593Smuzhiyun 	u32 last_reg;
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun struct snd_emu10k1 {
1681*4882a593Smuzhiyun 	int irq;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	unsigned long port;			/* I/O port number */
1684*4882a593Smuzhiyun 	unsigned int tos_link: 1,		/* tos link detected */
1685*4882a593Smuzhiyun 		rear_ac97: 1,			/* rear channels are on AC'97 */
1686*4882a593Smuzhiyun 		enable_ir: 1;
1687*4882a593Smuzhiyun 	unsigned int support_tlv :1;
1688*4882a593Smuzhiyun 	/* Contains profile of card capabilities */
1689*4882a593Smuzhiyun 	const struct snd_emu_chip_details *card_capabilities;
1690*4882a593Smuzhiyun 	unsigned int audigy;			/* is Audigy? */
1691*4882a593Smuzhiyun 	unsigned int revision;			/* chip revision */
1692*4882a593Smuzhiyun 	unsigned int serial;			/* serial number */
1693*4882a593Smuzhiyun 	unsigned short model;			/* subsystem id */
1694*4882a593Smuzhiyun 	unsigned int card_type;			/* EMU10K1_CARD_* */
1695*4882a593Smuzhiyun 	unsigned int ecard_ctrl;		/* ecard control bits */
1696*4882a593Smuzhiyun 	unsigned int address_mode;		/* address mode */
1697*4882a593Smuzhiyun 	unsigned long dma_mask;			/* PCI DMA mask */
1698*4882a593Smuzhiyun 	bool iommu_workaround;			/* IOMMU workaround needed */
1699*4882a593Smuzhiyun 	unsigned int delay_pcm_irq;		/* in samples */
1700*4882a593Smuzhiyun 	int max_cache_pages;			/* max memory size / PAGE_SIZE */
1701*4882a593Smuzhiyun 	struct snd_dma_buffer silent_page;	/* silent page */
1702*4882a593Smuzhiyun 	struct snd_dma_buffer ptb_pages;	/* page table pages */
1703*4882a593Smuzhiyun 	struct snd_dma_device p16v_dma_dev;
1704*4882a593Smuzhiyun 	struct snd_dma_buffer p16v_buffer;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	struct snd_util_memhdr *memhdr;		/* page allocation list */
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	struct list_head mapped_link_head;
1709*4882a593Smuzhiyun 	struct list_head mapped_order_link_head;
1710*4882a593Smuzhiyun 	void **page_ptr_table;
1711*4882a593Smuzhiyun 	unsigned long *page_addr_table;
1712*4882a593Smuzhiyun 	spinlock_t memblk_lock;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	unsigned int spdif_bits[3];		/* s/pdif out setup */
1715*4882a593Smuzhiyun 	unsigned int i2c_capture_source;
1716*4882a593Smuzhiyun 	u8 i2c_capture_volume[4][2];
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	struct snd_emu10k1_fx8010 fx8010;		/* FX8010 info */
1719*4882a593Smuzhiyun 	int gpr_base;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	struct snd_ac97 *ac97;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	struct pci_dev *pci;
1724*4882a593Smuzhiyun 	struct snd_card *card;
1725*4882a593Smuzhiyun 	struct snd_pcm *pcm;
1726*4882a593Smuzhiyun 	struct snd_pcm *pcm_mic;
1727*4882a593Smuzhiyun 	struct snd_pcm *pcm_efx;
1728*4882a593Smuzhiyun 	struct snd_pcm *pcm_multi;
1729*4882a593Smuzhiyun 	struct snd_pcm *pcm_p16v;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	spinlock_t synth_lock;
1732*4882a593Smuzhiyun 	void *synth;
1733*4882a593Smuzhiyun 	int (*get_synth_voice)(struct snd_emu10k1 *emu);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	spinlock_t reg_lock;
1736*4882a593Smuzhiyun 	spinlock_t emu_lock;
1737*4882a593Smuzhiyun 	spinlock_t voice_lock;
1738*4882a593Smuzhiyun 	spinlock_t spi_lock; /* serialises access to spi port */
1739*4882a593Smuzhiyun 	spinlock_t i2c_lock; /* serialises access to i2c port */
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	struct snd_emu10k1_voice voices[NUM_G];
1742*4882a593Smuzhiyun 	struct snd_emu10k1_voice p16v_voices[4];
1743*4882a593Smuzhiyun 	struct snd_emu10k1_voice p16v_capture_voice;
1744*4882a593Smuzhiyun 	int p16v_device_offset;
1745*4882a593Smuzhiyun 	u32 p16v_capture_source;
1746*4882a593Smuzhiyun 	u32 p16v_capture_channel;
1747*4882a593Smuzhiyun         struct snd_emu1010 emu1010;
1748*4882a593Smuzhiyun 	struct snd_emu10k1_pcm_mixer pcm_mixer[32];
1749*4882a593Smuzhiyun 	struct snd_emu10k1_pcm_mixer efx_pcm_mixer[NUM_EFX_PLAYBACK];
1750*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_send_routing;
1751*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_send_volume;
1752*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_attn;
1753*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_efx_send_routing;
1754*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_efx_send_volume;
1755*4882a593Smuzhiyun 	struct snd_kcontrol *ctl_efx_attn;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	void (*hwvol_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1758*4882a593Smuzhiyun 	void (*capture_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1759*4882a593Smuzhiyun 	void (*capture_mic_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1760*4882a593Smuzhiyun 	void (*capture_efx_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1761*4882a593Smuzhiyun 	void (*spdif_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1762*4882a593Smuzhiyun 	void (*dsp_interrupt)(struct snd_emu10k1 *emu);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	struct snd_pcm_substream *pcm_capture_substream;
1765*4882a593Smuzhiyun 	struct snd_pcm_substream *pcm_capture_mic_substream;
1766*4882a593Smuzhiyun 	struct snd_pcm_substream *pcm_capture_efx_substream;
1767*4882a593Smuzhiyun 	struct snd_pcm_substream *pcm_playback_efx_substream;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	struct snd_timer *timer;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	struct snd_emu10k1_midi midi;
1772*4882a593Smuzhiyun 	struct snd_emu10k1_midi midi2; /* for audigy */
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	unsigned int efx_voices_mask[2];
1775*4882a593Smuzhiyun 	unsigned int next_free_voice;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	const struct firmware *firmware;
1778*4882a593Smuzhiyun 	const struct firmware *dock_fw;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1781*4882a593Smuzhiyun 	unsigned int *saved_ptr;
1782*4882a593Smuzhiyun 	unsigned int *saved_gpr;
1783*4882a593Smuzhiyun 	unsigned int *tram_val_saved;
1784*4882a593Smuzhiyun 	unsigned int *tram_addr_saved;
1785*4882a593Smuzhiyun 	unsigned int *saved_icode;
1786*4882a593Smuzhiyun 	unsigned int *p16v_saved;
1787*4882a593Smuzhiyun 	unsigned int saved_a_iocfg, saved_hcfg;
1788*4882a593Smuzhiyun 	bool suspend;
1789*4882a593Smuzhiyun #endif
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun int snd_emu10k1_create(struct snd_card *card,
1794*4882a593Smuzhiyun 		       struct pci_dev *pci,
1795*4882a593Smuzhiyun 		       unsigned short extin_mask,
1796*4882a593Smuzhiyun 		       unsigned short extout_mask,
1797*4882a593Smuzhiyun 		       long max_cache_bytes,
1798*4882a593Smuzhiyun 		       int enable_ir,
1799*4882a593Smuzhiyun 		       uint subsystem,
1800*4882a593Smuzhiyun 		       struct snd_emu10k1 ** remu);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun int snd_emu10k1_pcm(struct snd_emu10k1 *emu, int device);
1803*4882a593Smuzhiyun int snd_emu10k1_pcm_mic(struct snd_emu10k1 *emu, int device);
1804*4882a593Smuzhiyun int snd_emu10k1_pcm_efx(struct snd_emu10k1 *emu, int device);
1805*4882a593Smuzhiyun int snd_p16v_pcm(struct snd_emu10k1 *emu, int device);
1806*4882a593Smuzhiyun int snd_p16v_free(struct snd_emu10k1 * emu);
1807*4882a593Smuzhiyun int snd_p16v_mixer(struct snd_emu10k1 * emu);
1808*4882a593Smuzhiyun int snd_emu10k1_pcm_multi(struct snd_emu10k1 *emu, int device);
1809*4882a593Smuzhiyun int snd_emu10k1_fx8010_pcm(struct snd_emu10k1 *emu, int device);
1810*4882a593Smuzhiyun int snd_emu10k1_mixer(struct snd_emu10k1 * emu, int pcm_device, int multi_device);
1811*4882a593Smuzhiyun int snd_emu10k1_timer(struct snd_emu10k1 * emu, int device);
1812*4882a593Smuzhiyun int snd_emu10k1_fx8010_new(struct snd_emu10k1 *emu, int device);
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun irqreturn_t snd_emu10k1_interrupt(int irq, void *dev_id);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int voice);
1817*4882a593Smuzhiyun int snd_emu10k1_init_efx(struct snd_emu10k1 *emu);
1818*4882a593Smuzhiyun void snd_emu10k1_free_efx(struct snd_emu10k1 *emu);
1819*4882a593Smuzhiyun int snd_emu10k1_fx8010_tram_setup(struct snd_emu10k1 *emu, u32 size);
1820*4882a593Smuzhiyun int snd_emu10k1_done(struct snd_emu10k1 * emu);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun /* I/O functions */
1823*4882a593Smuzhiyun unsigned int snd_emu10k1_ptr_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
1824*4882a593Smuzhiyun void snd_emu10k1_ptr_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
1825*4882a593Smuzhiyun unsigned int snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
1826*4882a593Smuzhiyun void snd_emu10k1_ptr20_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
1827*4882a593Smuzhiyun int snd_emu10k1_spi_write(struct snd_emu10k1 * emu, unsigned int data);
1828*4882a593Smuzhiyun int snd_emu10k1_i2c_write(struct snd_emu10k1 *emu, u32 reg, u32 value);
1829*4882a593Smuzhiyun int snd_emu1010_fpga_write(struct snd_emu10k1 * emu, u32 reg, u32 value);
1830*4882a593Smuzhiyun int snd_emu1010_fpga_read(struct snd_emu10k1 * emu, u32 reg, u32 *value);
1831*4882a593Smuzhiyun int snd_emu1010_fpga_link_dst_src_write(struct snd_emu10k1 * emu, u32 dst, u32 src);
1832*4882a593Smuzhiyun unsigned int snd_emu10k1_efx_read(struct snd_emu10k1 *emu, unsigned int pc);
1833*4882a593Smuzhiyun void snd_emu10k1_intr_enable(struct snd_emu10k1 *emu, unsigned int intrenb);
1834*4882a593Smuzhiyun void snd_emu10k1_intr_disable(struct snd_emu10k1 *emu, unsigned int intrenb);
1835*4882a593Smuzhiyun void snd_emu10k1_voice_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
1836*4882a593Smuzhiyun void snd_emu10k1_voice_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
1837*4882a593Smuzhiyun void snd_emu10k1_voice_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
1838*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
1839*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
1840*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
1841*4882a593Smuzhiyun void snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
1842*4882a593Smuzhiyun void snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
1843*4882a593Smuzhiyun void snd_emu10k1_wait(struct snd_emu10k1 *emu, unsigned int wait);
snd_emu10k1_wc(struct snd_emu10k1 * emu)1844*4882a593Smuzhiyun static inline unsigned int snd_emu10k1_wc(struct snd_emu10k1 *emu) { return (inl(emu->port + WC) >> 6) & 0xfffff; }
1845*4882a593Smuzhiyun unsigned short snd_emu10k1_ac97_read(struct snd_ac97 *ac97, unsigned short reg);
1846*4882a593Smuzhiyun void snd_emu10k1_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short data);
1847*4882a593Smuzhiyun unsigned int snd_emu10k1_rate_to_pitch(unsigned int rate);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1850*4882a593Smuzhiyun void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu);
1851*4882a593Smuzhiyun void snd_emu10k1_resume_init(struct snd_emu10k1 *emu);
1852*4882a593Smuzhiyun void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu);
1853*4882a593Smuzhiyun int snd_emu10k1_efx_alloc_pm_buffer(struct snd_emu10k1 *emu);
1854*4882a593Smuzhiyun void snd_emu10k1_efx_free_pm_buffer(struct snd_emu10k1 *emu);
1855*4882a593Smuzhiyun void snd_emu10k1_efx_suspend(struct snd_emu10k1 *emu);
1856*4882a593Smuzhiyun void snd_emu10k1_efx_resume(struct snd_emu10k1 *emu);
1857*4882a593Smuzhiyun int snd_p16v_alloc_pm_buffer(struct snd_emu10k1 *emu);
1858*4882a593Smuzhiyun void snd_p16v_free_pm_buffer(struct snd_emu10k1 *emu);
1859*4882a593Smuzhiyun void snd_p16v_suspend(struct snd_emu10k1 *emu);
1860*4882a593Smuzhiyun void snd_p16v_resume(struct snd_emu10k1 *emu);
1861*4882a593Smuzhiyun #endif
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun /* memory allocation */
1864*4882a593Smuzhiyun struct snd_util_memblk *snd_emu10k1_alloc_pages(struct snd_emu10k1 *emu, struct snd_pcm_substream *substream);
1865*4882a593Smuzhiyun int snd_emu10k1_free_pages(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
1866*4882a593Smuzhiyun int snd_emu10k1_alloc_pages_maybe_wider(struct snd_emu10k1 *emu, size_t size,
1867*4882a593Smuzhiyun 					struct snd_dma_buffer *dmab);
1868*4882a593Smuzhiyun struct snd_util_memblk *snd_emu10k1_synth_alloc(struct snd_emu10k1 *emu, unsigned int size);
1869*4882a593Smuzhiyun int snd_emu10k1_synth_free(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
1870*4882a593Smuzhiyun int snd_emu10k1_synth_bzero(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, int size);
1871*4882a593Smuzhiyun int snd_emu10k1_synth_copy_from_user(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, const char __user *data, int size);
1872*4882a593Smuzhiyun int snd_emu10k1_memblk_map(struct snd_emu10k1 *emu, struct snd_emu10k1_memblk *blk);
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun /* voice allocation */
1875*4882a593Smuzhiyun int snd_emu10k1_voice_alloc(struct snd_emu10k1 *emu, int type, int pair, struct snd_emu10k1_voice **rvoice);
1876*4882a593Smuzhiyun int snd_emu10k1_voice_free(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun /* MIDI uart */
1879*4882a593Smuzhiyun int snd_emu10k1_midi(struct snd_emu10k1 * emu);
1880*4882a593Smuzhiyun int snd_emu10k1_audigy_midi(struct snd_emu10k1 * emu);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun /* proc interface */
1883*4882a593Smuzhiyun int snd_emu10k1_proc_init(struct snd_emu10k1 * emu);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun /* fx8010 irq handler */
1886*4882a593Smuzhiyun int snd_emu10k1_fx8010_register_irq_handler(struct snd_emu10k1 *emu,
1887*4882a593Smuzhiyun 					    snd_fx8010_irq_handler_t *handler,
1888*4882a593Smuzhiyun 					    unsigned char gpr_running,
1889*4882a593Smuzhiyun 					    void *private_data,
1890*4882a593Smuzhiyun 					    struct snd_emu10k1_fx8010_irq *irq);
1891*4882a593Smuzhiyun int snd_emu10k1_fx8010_unregister_irq_handler(struct snd_emu10k1 *emu,
1892*4882a593Smuzhiyun 					      struct snd_emu10k1_fx8010_irq *irq);
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun #endif	/* __SOUND_EMU10K1_H */
1895