1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun #ifndef __SOUND_AK4117_H 3*4882a593Smuzhiyun #define __SOUND_AK4117_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* 6*4882a593Smuzhiyun * Routines for Asahi Kasei AK4117 7*4882a593Smuzhiyun * Copyright (c) by Jaroslav Kysela <perex@perex.cz>, 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define AK4117_REG_PWRDN 0x00 /* power down */ 11*4882a593Smuzhiyun #define AK4117_REG_CLOCK 0x01 /* clock control */ 12*4882a593Smuzhiyun #define AK4117_REG_IO 0x02 /* input/output control */ 13*4882a593Smuzhiyun #define AK4117_REG_INT0_MASK 0x03 /* interrupt0 mask */ 14*4882a593Smuzhiyun #define AK4117_REG_INT1_MASK 0x04 /* interrupt1 mask */ 15*4882a593Smuzhiyun #define AK4117_REG_RCS0 0x05 /* receiver status 0 */ 16*4882a593Smuzhiyun #define AK4117_REG_RCS1 0x06 /* receiver status 1 */ 17*4882a593Smuzhiyun #define AK4117_REG_RCS2 0x07 /* receiver status 2 */ 18*4882a593Smuzhiyun #define AK4117_REG_RXCSB0 0x08 /* RX channel status byte 0 */ 19*4882a593Smuzhiyun #define AK4117_REG_RXCSB1 0x09 /* RX channel status byte 1 */ 20*4882a593Smuzhiyun #define AK4117_REG_RXCSB2 0x0a /* RX channel status byte 2 */ 21*4882a593Smuzhiyun #define AK4117_REG_RXCSB3 0x0b /* RX channel status byte 3 */ 22*4882a593Smuzhiyun #define AK4117_REG_RXCSB4 0x0c /* RX channel status byte 4 */ 23*4882a593Smuzhiyun #define AK4117_REG_Pc0 0x0d /* burst preamble Pc byte 0 */ 24*4882a593Smuzhiyun #define AK4117_REG_Pc1 0x0e /* burst preamble Pc byte 1 */ 25*4882a593Smuzhiyun #define AK4117_REG_Pd0 0x0f /* burst preamble Pd byte 0 */ 26*4882a593Smuzhiyun #define AK4117_REG_Pd1 0x10 /* burst preamble Pd byte 1 */ 27*4882a593Smuzhiyun #define AK4117_REG_QSUB_ADDR 0x11 /* Q-subcode address + control */ 28*4882a593Smuzhiyun #define AK4117_REG_QSUB_TRACK 0x12 /* Q-subcode track */ 29*4882a593Smuzhiyun #define AK4117_REG_QSUB_INDEX 0x13 /* Q-subcode index */ 30*4882a593Smuzhiyun #define AK4117_REG_QSUB_MINUTE 0x14 /* Q-subcode minute */ 31*4882a593Smuzhiyun #define AK4117_REG_QSUB_SECOND 0x15 /* Q-subcode second */ 32*4882a593Smuzhiyun #define AK4117_REG_QSUB_FRAME 0x16 /* Q-subcode frame */ 33*4882a593Smuzhiyun #define AK4117_REG_QSUB_ZERO 0x17 /* Q-subcode zero */ 34*4882a593Smuzhiyun #define AK4117_REG_QSUB_ABSMIN 0x18 /* Q-subcode absolute minute */ 35*4882a593Smuzhiyun #define AK4117_REG_QSUB_ABSSEC 0x19 /* Q-subcode absolute second */ 36*4882a593Smuzhiyun #define AK4117_REG_QSUB_ABSFRM 0x1a /* Q-subcode absolute frame */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* sizes */ 39*4882a593Smuzhiyun #define AK4117_REG_RXCSB_SIZE ((AK4117_REG_RXCSB4-AK4117_REG_RXCSB0)+1) 40*4882a593Smuzhiyun #define AK4117_REG_QSUB_SIZE ((AK4117_REG_QSUB_ABSFRM-AK4117_REG_QSUB_ADDR)+1) 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* AK4117_REG_PWRDN bits */ 43*4882a593Smuzhiyun #define AK4117_EXCT (1<<4) /* 0 = X'tal mode, 1 = external clock mode */ 44*4882a593Smuzhiyun #define AK4117_XTL1 (1<<3) /* XTL1=0,XTL0=0 -> 11.2896Mhz; XTL1=0,XTL0=1 -> 12.288Mhz */ 45*4882a593Smuzhiyun #define AK4117_XTL0 (1<<2) /* XTL1=1,XTL0=0 -> 24.576Mhz; XTL1=1,XTL0=1 -> use channel status */ 46*4882a593Smuzhiyun #define AK4117_XTL_11_2896M (0) 47*4882a593Smuzhiyun #define AK4117_XTL_12_288M AK4117_XTL0 48*4882a593Smuzhiyun #define AK4117_XTL_24_576M AK4117_XTL1 49*4882a593Smuzhiyun #define AK4117_XTL_EXT (AK4117_XTL1|AK4117_XTL0) 50*4882a593Smuzhiyun #define AK4117_PWN (1<<1) /* 0 = power down, 1 = normal operation */ 51*4882a593Smuzhiyun #define AK4117_RST (1<<0) /* 0 = reset & initialize (except this register), 1 = normal operation */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* AK4117_REQ_CLOCK bits */ 54*4882a593Smuzhiyun #define AK4117_LP (1<<7) /* 0 = normal mode, 1 = low power mode (Fs up to 48kHz only) */ 55*4882a593Smuzhiyun #define AK4117_PKCS1 (1<<6) /* master clock frequency at PLL mode (when LP == 0) */ 56*4882a593Smuzhiyun #define AK4117_PKCS0 (1<<5) 57*4882a593Smuzhiyun #define AK4117_PKCS_512fs (0) 58*4882a593Smuzhiyun #define AK4117_PKCS_256fs AK4117_PKCS0 59*4882a593Smuzhiyun #define AK4117_PKCS_128fs AK4117_PKCS1 60*4882a593Smuzhiyun #define AK4117_DIV (1<<4) /* 0 = MCKO == Fs, 1 = MCKO == Fs / 2; X'tal mode only */ 61*4882a593Smuzhiyun #define AK4117_XCKS1 (1<<3) /* master clock frequency at X'tal mode */ 62*4882a593Smuzhiyun #define AK4117_XCKS0 (1<<2) 63*4882a593Smuzhiyun #define AK4117_XCKS_128fs (0) 64*4882a593Smuzhiyun #define AK4117_XCKS_256fs AK4117_XCKS0 65*4882a593Smuzhiyun #define AK4117_XCKS_512fs AK4117_XCKS1 66*4882a593Smuzhiyun #define AK4117_XCKS_1024fs (AK4117_XCKS1|AK4117_XCKS0) 67*4882a593Smuzhiyun #define AK4117_CM1 (1<<1) /* MCKO operation mode select */ 68*4882a593Smuzhiyun #define AK4117_CM0 (1<<0) 69*4882a593Smuzhiyun #define AK4117_CM_PLL (0) /* use RX input as master clock */ 70*4882a593Smuzhiyun #define AK4117_CM_XTAL (AK4117_CM0) /* use X'tal as master clock */ 71*4882a593Smuzhiyun #define AK4117_CM_PLL_XTAL (AK4117_CM1) /* use Rx input but X'tal when PLL loses lock */ 72*4882a593Smuzhiyun #define AK4117_CM_MONITOR (AK4117_CM0|AK4117_CM1) /* use X'tal as master clock, but use PLL for monitoring */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* AK4117_REG_IO */ 75*4882a593Smuzhiyun #define AK4117_IPS (1<<7) /* Input Recovery Data Select, 0 = RX0, 1 = RX1 */ 76*4882a593Smuzhiyun #define AK4117_UOUTE (1<<6) /* U-bit output enable to UOUT, 0 = disable, 1 = enable */ 77*4882a593Smuzhiyun #define AK4117_CS12 (1<<5) /* channel status select, 0 = channel1, 1 = channel2 */ 78*4882a593Smuzhiyun #define AK4117_EFH2 (1<<4) /* INT0 pin hold count select */ 79*4882a593Smuzhiyun #define AK4117_EFH1 (1<<3) 80*4882a593Smuzhiyun #define AK4117_EFH_512LRCLK (0) 81*4882a593Smuzhiyun #define AK4117_EFH_1024LRCLK (AK4117_EFH1) 82*4882a593Smuzhiyun #define AK4117_EFH_2048LRCLK (AK4117_EFH2) 83*4882a593Smuzhiyun #define AK4117_EFH_4096LRCLK (AK4117_EFH1|AK4117_EFH2) 84*4882a593Smuzhiyun #define AK4117_DIF2 (1<<2) /* audio data format control */ 85*4882a593Smuzhiyun #define AK4117_DIF1 (1<<1) 86*4882a593Smuzhiyun #define AK4117_DIF0 (1<<0) 87*4882a593Smuzhiyun #define AK4117_DIF_16R (0) /* STDO: 16-bit, right justified */ 88*4882a593Smuzhiyun #define AK4117_DIF_18R (AK4117_DIF0) /* STDO: 18-bit, right justified */ 89*4882a593Smuzhiyun #define AK4117_DIF_20R (AK4117_DIF1) /* STDO: 20-bit, right justified */ 90*4882a593Smuzhiyun #define AK4117_DIF_24R (AK4117_DIF1|AK4117_DIF0) /* STDO: 24-bit, right justified */ 91*4882a593Smuzhiyun #define AK4117_DIF_24L (AK4117_DIF2) /* STDO: 24-bit, left justified */ 92*4882a593Smuzhiyun #define AK4117_DIF_24I2S (AK4117_DIF2|AK4117_DIF0) /* STDO: I2S */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* AK4117_REG_INT0_MASK & AK4117_REG_INT1_MASK */ 95*4882a593Smuzhiyun #define AK4117_MULK (1<<7) /* mask enable for UNLOCK bit */ 96*4882a593Smuzhiyun #define AK4117_MPAR (1<<6) /* mask enable for PAR bit */ 97*4882a593Smuzhiyun #define AK4117_MAUTO (1<<5) /* mask enable for AUTO bit */ 98*4882a593Smuzhiyun #define AK4117_MV (1<<4) /* mask enable for V bit */ 99*4882a593Smuzhiyun #define AK4117_MAUD (1<<3) /* mask enable for AUDION bit */ 100*4882a593Smuzhiyun #define AK4117_MSTC (1<<2) /* mask enable for STC bit */ 101*4882a593Smuzhiyun #define AK4117_MCIT (1<<1) /* mask enable for CINT bit */ 102*4882a593Smuzhiyun #define AK4117_MQIT (1<<0) /* mask enable for QINT bit */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* AK4117_REG_RCS0 */ 105*4882a593Smuzhiyun #define AK4117_UNLCK (1<<7) /* PLL lock status, 0 = lock, 1 = unlock */ 106*4882a593Smuzhiyun #define AK4117_PAR (1<<6) /* parity error or biphase error status, 0 = no error, 1 = error */ 107*4882a593Smuzhiyun #define AK4117_AUTO (1<<5) /* Non-PCM or DTS stream auto detection, 0 = no detect, 1 = detect */ 108*4882a593Smuzhiyun #define AK4117_V (1<<4) /* Validity bit, 0 = valid, 1 = invalid */ 109*4882a593Smuzhiyun #define AK4117_AUDION (1<<3) /* audio bit output, 0 = audio, 1 = non-audio */ 110*4882a593Smuzhiyun #define AK4117_STC (1<<2) /* sampling frequency or Pre-emphasis change, 0 = no detect, 1 = detect */ 111*4882a593Smuzhiyun #define AK4117_CINT (1<<1) /* channel status buffer interrupt, 0 = no change, 1 = change */ 112*4882a593Smuzhiyun #define AK4117_QINT (1<<0) /* Q-subcode buffer interrupt, 0 = no change, 1 = changed */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* AK4117_REG_RCS1 */ 115*4882a593Smuzhiyun #define AK4117_DTSCD (1<<6) /* DTS-CD bit audio stream detect, 0 = no detect, 1 = detect */ 116*4882a593Smuzhiyun #define AK4117_NPCM (1<<5) /* Non-PCM bit stream detection, 0 = no detect, 1 = detect */ 117*4882a593Smuzhiyun #define AK4117_PEM (1<<4) /* Pre-emphasis detect, 0 = OFF, 1 = ON */ 118*4882a593Smuzhiyun #define AK4117_FS3 (1<<3) /* sampling frequency detection */ 119*4882a593Smuzhiyun #define AK4117_FS2 (1<<2) 120*4882a593Smuzhiyun #define AK4117_FS1 (1<<1) 121*4882a593Smuzhiyun #define AK4117_FS0 (1<<0) 122*4882a593Smuzhiyun #define AK4117_FS_44100HZ (0) 123*4882a593Smuzhiyun #define AK4117_FS_48000HZ (AK4117_FS1) 124*4882a593Smuzhiyun #define AK4117_FS_32000HZ (AK4117_FS1|AK4117_FS0) 125*4882a593Smuzhiyun #define AK4117_FS_88200HZ (AK4117_FS3) 126*4882a593Smuzhiyun #define AK4117_FS_96000HZ (AK4117_FS3|AK4117_FS1) 127*4882a593Smuzhiyun #define AK4117_FS_176400HZ (AK4117_FS3|AK4117_FS2) 128*4882a593Smuzhiyun #define AK4117_FS_192000HZ (AK4117_FS3|AK4117_FS2|AK4117_FS1) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* AK4117_REG_RCS2 */ 131*4882a593Smuzhiyun #define AK4117_CCRC (1<<1) /* CRC for channel status, 0 = no error, 1 = error */ 132*4882a593Smuzhiyun #define AK4117_QCRC (1<<0) /* CRC for Q-subcode, 0 = no error, 1 = error */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* flags for snd_ak4117_check_rate_and_errors() */ 135*4882a593Smuzhiyun #define AK4117_CHECK_NO_STAT (1<<0) /* no statistics */ 136*4882a593Smuzhiyun #define AK4117_CHECK_NO_RATE (1<<1) /* no rate check */ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define AK4117_CONTROLS 13 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun typedef void (ak4117_write_t)(void *private_data, unsigned char addr, unsigned char data); 141*4882a593Smuzhiyun typedef unsigned char (ak4117_read_t)(void *private_data, unsigned char addr); 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun enum { 144*4882a593Smuzhiyun AK4117_PARITY_ERRORS, 145*4882a593Smuzhiyun AK4117_V_BIT_ERRORS, 146*4882a593Smuzhiyun AK4117_QCRC_ERRORS, 147*4882a593Smuzhiyun AK4117_CCRC_ERRORS, 148*4882a593Smuzhiyun AK4117_NUM_ERRORS 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun struct ak4117 { 152*4882a593Smuzhiyun struct snd_card *card; 153*4882a593Smuzhiyun ak4117_write_t * write; 154*4882a593Smuzhiyun ak4117_read_t * read; 155*4882a593Smuzhiyun void * private_data; 156*4882a593Smuzhiyun unsigned int init: 1; 157*4882a593Smuzhiyun spinlock_t lock; 158*4882a593Smuzhiyun unsigned char regmap[5]; 159*4882a593Smuzhiyun struct snd_kcontrol *kctls[AK4117_CONTROLS]; 160*4882a593Smuzhiyun struct snd_pcm_substream *substream; 161*4882a593Smuzhiyun unsigned long errors[AK4117_NUM_ERRORS]; 162*4882a593Smuzhiyun unsigned char rcs0; 163*4882a593Smuzhiyun unsigned char rcs1; 164*4882a593Smuzhiyun unsigned char rcs2; 165*4882a593Smuzhiyun struct timer_list timer; /* statistic timer */ 166*4882a593Smuzhiyun void *change_callback_private; 167*4882a593Smuzhiyun void (*change_callback)(struct ak4117 *ak4117, unsigned char c0, unsigned char c1); 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun int snd_ak4117_create(struct snd_card *card, ak4117_read_t *read, ak4117_write_t *write, 171*4882a593Smuzhiyun const unsigned char pgm[5], void *private_data, struct ak4117 **r_ak4117); 172*4882a593Smuzhiyun void snd_ak4117_reg_write(struct ak4117 *ak4117, unsigned char reg, unsigned char mask, unsigned char val); 173*4882a593Smuzhiyun void snd_ak4117_reinit(struct ak4117 *ak4117); 174*4882a593Smuzhiyun int snd_ak4117_build(struct ak4117 *ak4117, struct snd_pcm_substream *capture_substream); 175*4882a593Smuzhiyun int snd_ak4117_external_rate(struct ak4117 *ak4117); 176*4882a593Smuzhiyun int snd_ak4117_check_rate_and_errors(struct ak4117 *ak4117, unsigned int flags); 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #endif /* __SOUND_AK4117_H */ 179*4882a593Smuzhiyun 180