1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun #ifndef __SOUND_AK4113_H
3*4882a593Smuzhiyun #define __SOUND_AK4113_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Routines for Asahi Kasei AK4113
7*4882a593Smuzhiyun * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
8*4882a593Smuzhiyun * Copyright (c) by Pavel Hofman <pavel.hofman@ivitera.com>,
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* AK4113 registers */
12*4882a593Smuzhiyun /* power down */
13*4882a593Smuzhiyun #define AK4113_REG_PWRDN 0x00
14*4882a593Smuzhiyun /* format control */
15*4882a593Smuzhiyun #define AK4113_REG_FORMAT 0x01
16*4882a593Smuzhiyun /* input/output control */
17*4882a593Smuzhiyun #define AK4113_REG_IO0 0x02
18*4882a593Smuzhiyun /* input/output control */
19*4882a593Smuzhiyun #define AK4113_REG_IO1 0x03
20*4882a593Smuzhiyun /* interrupt0 mask */
21*4882a593Smuzhiyun #define AK4113_REG_INT0_MASK 0x04
22*4882a593Smuzhiyun /* interrupt1 mask */
23*4882a593Smuzhiyun #define AK4113_REG_INT1_MASK 0x05
24*4882a593Smuzhiyun /* DAT mask & DTS select */
25*4882a593Smuzhiyun #define AK4113_REG_DATDTS 0x06
26*4882a593Smuzhiyun /* receiver status 0 */
27*4882a593Smuzhiyun #define AK4113_REG_RCS0 0x07
28*4882a593Smuzhiyun /* receiver status 1 */
29*4882a593Smuzhiyun #define AK4113_REG_RCS1 0x08
30*4882a593Smuzhiyun /* receiver status 2 */
31*4882a593Smuzhiyun #define AK4113_REG_RCS2 0x09
32*4882a593Smuzhiyun /* RX channel status byte 0 */
33*4882a593Smuzhiyun #define AK4113_REG_RXCSB0 0x0a
34*4882a593Smuzhiyun /* RX channel status byte 1 */
35*4882a593Smuzhiyun #define AK4113_REG_RXCSB1 0x0b
36*4882a593Smuzhiyun /* RX channel status byte 2 */
37*4882a593Smuzhiyun #define AK4113_REG_RXCSB2 0x0c
38*4882a593Smuzhiyun /* RX channel status byte 3 */
39*4882a593Smuzhiyun #define AK4113_REG_RXCSB3 0x0d
40*4882a593Smuzhiyun /* RX channel status byte 4 */
41*4882a593Smuzhiyun #define AK4113_REG_RXCSB4 0x0e
42*4882a593Smuzhiyun /* burst preamble Pc byte 0 */
43*4882a593Smuzhiyun #define AK4113_REG_Pc0 0x0f
44*4882a593Smuzhiyun /* burst preamble Pc byte 1 */
45*4882a593Smuzhiyun #define AK4113_REG_Pc1 0x10
46*4882a593Smuzhiyun /* burst preamble Pd byte 0 */
47*4882a593Smuzhiyun #define AK4113_REG_Pd0 0x11
48*4882a593Smuzhiyun /* burst preamble Pd byte 1 */
49*4882a593Smuzhiyun #define AK4113_REG_Pd1 0x12
50*4882a593Smuzhiyun /* Q-subcode address + control */
51*4882a593Smuzhiyun #define AK4113_REG_QSUB_ADDR 0x13
52*4882a593Smuzhiyun /* Q-subcode track */
53*4882a593Smuzhiyun #define AK4113_REG_QSUB_TRACK 0x14
54*4882a593Smuzhiyun /* Q-subcode index */
55*4882a593Smuzhiyun #define AK4113_REG_QSUB_INDEX 0x15
56*4882a593Smuzhiyun /* Q-subcode minute */
57*4882a593Smuzhiyun #define AK4113_REG_QSUB_MINUTE 0x16
58*4882a593Smuzhiyun /* Q-subcode second */
59*4882a593Smuzhiyun #define AK4113_REG_QSUB_SECOND 0x17
60*4882a593Smuzhiyun /* Q-subcode frame */
61*4882a593Smuzhiyun #define AK4113_REG_QSUB_FRAME 0x18
62*4882a593Smuzhiyun /* Q-subcode zero */
63*4882a593Smuzhiyun #define AK4113_REG_QSUB_ZERO 0x19
64*4882a593Smuzhiyun /* Q-subcode absolute minute */
65*4882a593Smuzhiyun #define AK4113_REG_QSUB_ABSMIN 0x1a
66*4882a593Smuzhiyun /* Q-subcode absolute second */
67*4882a593Smuzhiyun #define AK4113_REG_QSUB_ABSSEC 0x1b
68*4882a593Smuzhiyun /* Q-subcode absolute frame */
69*4882a593Smuzhiyun #define AK4113_REG_QSUB_ABSFRM 0x1c
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* sizes */
72*4882a593Smuzhiyun #define AK4113_REG_RXCSB_SIZE ((AK4113_REG_RXCSB4-AK4113_REG_RXCSB0)+1)
73*4882a593Smuzhiyun #define AK4113_REG_QSUB_SIZE ((AK4113_REG_QSUB_ABSFRM-AK4113_REG_QSUB_ADDR)\
74*4882a593Smuzhiyun +1)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define AK4113_WRITABLE_REGS (AK4113_REG_DATDTS + 1)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* AK4113_REG_PWRDN bits */
79*4882a593Smuzhiyun /* Channel Status Select */
80*4882a593Smuzhiyun #define AK4113_CS12 (1<<7)
81*4882a593Smuzhiyun /* Block Start & C/U Output Mode */
82*4882a593Smuzhiyun #define AK4113_BCU (1<<6)
83*4882a593Smuzhiyun /* Master Clock Operation Select */
84*4882a593Smuzhiyun #define AK4113_CM1 (1<<5)
85*4882a593Smuzhiyun /* Master Clock Operation Select */
86*4882a593Smuzhiyun #define AK4113_CM0 (1<<4)
87*4882a593Smuzhiyun /* Master Clock Frequency Select */
88*4882a593Smuzhiyun #define AK4113_OCKS1 (1<<3)
89*4882a593Smuzhiyun /* Master Clock Frequency Select */
90*4882a593Smuzhiyun #define AK4113_OCKS0 (1<<2)
91*4882a593Smuzhiyun /* 0 = power down, 1 = normal operation */
92*4882a593Smuzhiyun #define AK4113_PWN (1<<1)
93*4882a593Smuzhiyun /* 0 = reset & initialize (except thisregister), 1 = normal operation */
94*4882a593Smuzhiyun #define AK4113_RST (1<<0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* AK4113_REQ_FORMAT bits */
97*4882a593Smuzhiyun /* V/TX Output select: 0 = Validity Flag Output, 1 = TX */
98*4882a593Smuzhiyun #define AK4113_VTX (1<<7)
99*4882a593Smuzhiyun /* Audio Data Control */
100*4882a593Smuzhiyun #define AK4113_DIF2 (1<<6)
101*4882a593Smuzhiyun /* Audio Data Control */
102*4882a593Smuzhiyun #define AK4113_DIF1 (1<<5)
103*4882a593Smuzhiyun /* Audio Data Control */
104*4882a593Smuzhiyun #define AK4113_DIF0 (1<<4)
105*4882a593Smuzhiyun /* Deemphasis Autodetect Enable (1 = enable) */
106*4882a593Smuzhiyun #define AK4113_DEAU (1<<3)
107*4882a593Smuzhiyun /* 32kHz-48kHz Deemphasis Control */
108*4882a593Smuzhiyun #define AK4113_DEM1 (1<<2)
109*4882a593Smuzhiyun /* 32kHz-48kHz Deemphasis Control */
110*4882a593Smuzhiyun #define AK4113_DEM0 (1<<1)
111*4882a593Smuzhiyun #define AK4113_DEM_OFF (AK4113_DEM0)
112*4882a593Smuzhiyun #define AK4113_DEM_44KHZ (0)
113*4882a593Smuzhiyun #define AK4113_DEM_48KHZ (AK4113_DEM1)
114*4882a593Smuzhiyun #define AK4113_DEM_32KHZ (AK4113_DEM0|AK4113_DEM1)
115*4882a593Smuzhiyun /* STDO: 16-bit, right justified */
116*4882a593Smuzhiyun #define AK4113_DIF_16R (0)
117*4882a593Smuzhiyun /* STDO: 18-bit, right justified */
118*4882a593Smuzhiyun #define AK4113_DIF_18R (AK4113_DIF0)
119*4882a593Smuzhiyun /* STDO: 20-bit, right justified */
120*4882a593Smuzhiyun #define AK4113_DIF_20R (AK4113_DIF1)
121*4882a593Smuzhiyun /* STDO: 24-bit, right justified */
122*4882a593Smuzhiyun #define AK4113_DIF_24R (AK4113_DIF1|AK4113_DIF0)
123*4882a593Smuzhiyun /* STDO: 24-bit, left justified */
124*4882a593Smuzhiyun #define AK4113_DIF_24L (AK4113_DIF2)
125*4882a593Smuzhiyun /* STDO: I2S */
126*4882a593Smuzhiyun #define AK4113_DIF_24I2S (AK4113_DIF2|AK4113_DIF0)
127*4882a593Smuzhiyun /* STDO: 24-bit, left justified; LRCLK, BICK = Input */
128*4882a593Smuzhiyun #define AK4113_DIF_I24L (AK4113_DIF2|AK4113_DIF1)
129*4882a593Smuzhiyun /* STDO: I2S; LRCLK, BICK = Input */
130*4882a593Smuzhiyun #define AK4113_DIF_I24I2S (AK4113_DIF2|AK4113_DIF1|AK4113_DIF0)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* AK4113_REG_IO0 */
133*4882a593Smuzhiyun /* XTL1=0,XTL0=0 -> 11.2896Mhz; XTL1=0,XTL0=1 -> 12.288Mhz */
134*4882a593Smuzhiyun #define AK4113_XTL1 (1<<6)
135*4882a593Smuzhiyun /* XTL1=1,XTL0=0 -> 24.576Mhz; XTL1=1,XTL0=1 -> use channel status */
136*4882a593Smuzhiyun #define AK4113_XTL0 (1<<5)
137*4882a593Smuzhiyun /* Block Start Signal Output: 0 = U-bit, 1 = C-bit (req. BCU = 1) */
138*4882a593Smuzhiyun #define AK4113_UCE (1<<4)
139*4882a593Smuzhiyun /* TX Output Enable (1 = enable) */
140*4882a593Smuzhiyun #define AK4113_TXE (1<<3)
141*4882a593Smuzhiyun /* Output Through Data Selector for TX pin */
142*4882a593Smuzhiyun #define AK4113_OPS2 (1<<2)
143*4882a593Smuzhiyun /* Output Through Data Selector for TX pin */
144*4882a593Smuzhiyun #define AK4113_OPS1 (1<<1)
145*4882a593Smuzhiyun /* Output Through Data Selector for TX pin */
146*4882a593Smuzhiyun #define AK4113_OPS0 (1<<0)
147*4882a593Smuzhiyun /* 11.2896 MHz ref. Xtal freq. */
148*4882a593Smuzhiyun #define AK4113_XTL_11_2896M (0)
149*4882a593Smuzhiyun /* 12.288 MHz ref. Xtal freq. */
150*4882a593Smuzhiyun #define AK4113_XTL_12_288M (AK4113_XTL0)
151*4882a593Smuzhiyun /* 24.576 MHz ref. Xtal freq. */
152*4882a593Smuzhiyun #define AK4113_XTL_24_576M (AK4113_XTL1)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* AK4113_REG_IO1 */
155*4882a593Smuzhiyun /* Interrupt 0 pin Hold */
156*4882a593Smuzhiyun #define AK4113_EFH1 (1<<7)
157*4882a593Smuzhiyun /* Interrupt 0 pin Hold */
158*4882a593Smuzhiyun #define AK4113_EFH0 (1<<6)
159*4882a593Smuzhiyun #define AK4113_EFH_512LRCLK (0)
160*4882a593Smuzhiyun #define AK4113_EFH_1024LRCLK (AK4113_EFH0)
161*4882a593Smuzhiyun #define AK4113_EFH_2048LRCLK (AK4113_EFH1)
162*4882a593Smuzhiyun #define AK4113_EFH_4096LRCLK (AK4113_EFH1|AK4113_EFH0)
163*4882a593Smuzhiyun /* PLL Lock Time: 0 = 384/fs, 1 = 1/fs */
164*4882a593Smuzhiyun #define AK4113_FAST (1<<5)
165*4882a593Smuzhiyun /* MCKO2 Output Select: 0 = CMx/OCKSx, 1 = Xtal */
166*4882a593Smuzhiyun #define AK4113_XMCK (1<<4)
167*4882a593Smuzhiyun /* MCKO2 Output Freq. Select: 0 = x1, 1 = x0.5 (req. XMCK = 1) */
168*4882a593Smuzhiyun #define AK4113_DIV (1<<3)
169*4882a593Smuzhiyun /* Input Recovery Data Select */
170*4882a593Smuzhiyun #define AK4113_IPS2 (1<<2)
171*4882a593Smuzhiyun /* Input Recovery Data Select */
172*4882a593Smuzhiyun #define AK4113_IPS1 (1<<1)
173*4882a593Smuzhiyun /* Input Recovery Data Select */
174*4882a593Smuzhiyun #define AK4113_IPS0 (1<<0)
175*4882a593Smuzhiyun #define AK4113_IPS(x) ((x)&7)
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* AK4113_REG_INT0_MASK && AK4113_REG_INT1_MASK*/
178*4882a593Smuzhiyun /* mask enable for QINT bit */
179*4882a593Smuzhiyun #define AK4113_MQI (1<<7)
180*4882a593Smuzhiyun /* mask enable for AUTO bit */
181*4882a593Smuzhiyun #define AK4113_MAUT (1<<6)
182*4882a593Smuzhiyun /* mask enable for CINT bit */
183*4882a593Smuzhiyun #define AK4113_MCIT (1<<5)
184*4882a593Smuzhiyun /* mask enable for UNLOCK bit */
185*4882a593Smuzhiyun #define AK4113_MULK (1<<4)
186*4882a593Smuzhiyun /* mask enable for V bit */
187*4882a593Smuzhiyun #define AK4113_V (1<<3)
188*4882a593Smuzhiyun /* mask enable for STC bit */
189*4882a593Smuzhiyun #define AK4113_STC (1<<2)
190*4882a593Smuzhiyun /* mask enable for AUDN bit */
191*4882a593Smuzhiyun #define AK4113_MAN (1<<1)
192*4882a593Smuzhiyun /* mask enable for PAR bit */
193*4882a593Smuzhiyun #define AK4113_MPR (1<<0)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* AK4113_REG_DATDTS */
196*4882a593Smuzhiyun /* DAT Start ID Counter */
197*4882a593Smuzhiyun #define AK4113_DCNT (1<<4)
198*4882a593Smuzhiyun /* DTS-CD 16-bit Sync Word Detect */
199*4882a593Smuzhiyun #define AK4113_DTS16 (1<<3)
200*4882a593Smuzhiyun /* DTS-CD 14-bit Sync Word Detect */
201*4882a593Smuzhiyun #define AK4113_DTS14 (1<<2)
202*4882a593Smuzhiyun /* mask enable for DAT bit (if 1, no INT1 effect */
203*4882a593Smuzhiyun #define AK4113_MDAT1 (1<<1)
204*4882a593Smuzhiyun /* mask enable for DAT bit (if 1, no INT0 effect */
205*4882a593Smuzhiyun #define AK4113_MDAT0 (1<<0)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* AK4113_REG_RCS0 */
208*4882a593Smuzhiyun /* Q-subcode buffer interrupt, 0 = no change, 1 = changed */
209*4882a593Smuzhiyun #define AK4113_QINT (1<<7)
210*4882a593Smuzhiyun /* Non-PCM or DTS stream auto detection, 0 = no detect, 1 = detect */
211*4882a593Smuzhiyun #define AK4113_AUTO (1<<6)
212*4882a593Smuzhiyun /* channel status buffer interrupt, 0 = no change, 1 = change */
213*4882a593Smuzhiyun #define AK4113_CINT (1<<5)
214*4882a593Smuzhiyun /* PLL lock status, 0 = lock, 1 = unlock */
215*4882a593Smuzhiyun #define AK4113_UNLCK (1<<4)
216*4882a593Smuzhiyun /* Validity bit, 0 = valid, 1 = invalid */
217*4882a593Smuzhiyun #define AK4113_V (1<<3)
218*4882a593Smuzhiyun /* sampling frequency or Pre-emphasis change, 0 = no detect, 1 = detect */
219*4882a593Smuzhiyun #define AK4113_STC (1<<2)
220*4882a593Smuzhiyun /* audio bit output, 0 = audio, 1 = non-audio */
221*4882a593Smuzhiyun #define AK4113_AUDION (1<<1)
222*4882a593Smuzhiyun /* parity error or biphase error status, 0 = no error, 1 = error */
223*4882a593Smuzhiyun #define AK4113_PAR (1<<0)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* AK4113_REG_RCS1 */
226*4882a593Smuzhiyun /* sampling frequency detection */
227*4882a593Smuzhiyun #define AK4113_FS3 (1<<7)
228*4882a593Smuzhiyun #define AK4113_FS2 (1<<6)
229*4882a593Smuzhiyun #define AK4113_FS1 (1<<5)
230*4882a593Smuzhiyun #define AK4113_FS0 (1<<4)
231*4882a593Smuzhiyun /* Pre-emphasis detect, 0 = OFF, 1 = ON */
232*4882a593Smuzhiyun #define AK4113_PEM (1<<3)
233*4882a593Smuzhiyun /* DAT Start ID Detect, 0 = no detect, 1 = detect */
234*4882a593Smuzhiyun #define AK4113_DAT (1<<2)
235*4882a593Smuzhiyun /* DTS-CD bit audio stream detect, 0 = no detect, 1 = detect */
236*4882a593Smuzhiyun #define AK4113_DTSCD (1<<1)
237*4882a593Smuzhiyun /* Non-PCM bit stream detection, 0 = no detect, 1 = detect */
238*4882a593Smuzhiyun #define AK4113_NPCM (1<<0)
239*4882a593Smuzhiyun #define AK4113_FS_8000HZ (AK4113_FS3|AK4113_FS0)
240*4882a593Smuzhiyun #define AK4113_FS_11025HZ (AK4113_FS2|AK4113_FS0)
241*4882a593Smuzhiyun #define AK4113_FS_16000HZ (AK4113_FS2|AK4113_FS1|AK4113_FS0)
242*4882a593Smuzhiyun #define AK4113_FS_22050HZ (AK4113_FS2)
243*4882a593Smuzhiyun #define AK4113_FS_24000HZ (AK4113_FS2|AK4113_FS1)
244*4882a593Smuzhiyun #define AK4113_FS_32000HZ (AK4113_FS1|AK4113_FS0)
245*4882a593Smuzhiyun #define AK4113_FS_44100HZ (0)
246*4882a593Smuzhiyun #define AK4113_FS_48000HZ (AK4113_FS1)
247*4882a593Smuzhiyun #define AK4113_FS_64000HZ (AK4113_FS3|AK4113_FS1|AK4113_FS0)
248*4882a593Smuzhiyun #define AK4113_FS_88200HZ (AK4113_FS3)
249*4882a593Smuzhiyun #define AK4113_FS_96000HZ (AK4113_FS3|AK4113_FS1)
250*4882a593Smuzhiyun #define AK4113_FS_176400HZ (AK4113_FS3|AK4113_FS2)
251*4882a593Smuzhiyun #define AK4113_FS_192000HZ (AK4113_FS3|AK4113_FS2|AK4113_FS1)
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* AK4113_REG_RCS2 */
254*4882a593Smuzhiyun /* CRC for Q-subcode, 0 = no error, 1 = error */
255*4882a593Smuzhiyun #define AK4113_QCRC (1<<1)
256*4882a593Smuzhiyun /* CRC for channel status, 0 = no error, 1 = error */
257*4882a593Smuzhiyun #define AK4113_CCRC (1<<0)
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* flags for snd_ak4113_check_rate_and_errors() */
260*4882a593Smuzhiyun #define AK4113_CHECK_NO_STAT (1<<0) /* no statistics */
261*4882a593Smuzhiyun #define AK4113_CHECK_NO_RATE (1<<1) /* no rate check */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #define AK4113_CONTROLS 13
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun typedef void (ak4113_write_t)(void *private_data, unsigned char addr,
266*4882a593Smuzhiyun unsigned char data);
267*4882a593Smuzhiyun typedef unsigned char (ak4113_read_t)(void *private_data, unsigned char addr);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun enum {
270*4882a593Smuzhiyun AK4113_PARITY_ERRORS,
271*4882a593Smuzhiyun AK4113_V_BIT_ERRORS,
272*4882a593Smuzhiyun AK4113_QCRC_ERRORS,
273*4882a593Smuzhiyun AK4113_CCRC_ERRORS,
274*4882a593Smuzhiyun AK4113_NUM_ERRORS
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct ak4113 {
278*4882a593Smuzhiyun struct snd_card *card;
279*4882a593Smuzhiyun ak4113_write_t *write;
280*4882a593Smuzhiyun ak4113_read_t *read;
281*4882a593Smuzhiyun void *private_data;
282*4882a593Smuzhiyun atomic_t wq_processing;
283*4882a593Smuzhiyun struct mutex reinit_mutex;
284*4882a593Smuzhiyun spinlock_t lock;
285*4882a593Smuzhiyun unsigned char regmap[AK4113_WRITABLE_REGS];
286*4882a593Smuzhiyun struct snd_kcontrol *kctls[AK4113_CONTROLS];
287*4882a593Smuzhiyun struct snd_pcm_substream *substream;
288*4882a593Smuzhiyun unsigned long errors[AK4113_NUM_ERRORS];
289*4882a593Smuzhiyun unsigned char rcs0;
290*4882a593Smuzhiyun unsigned char rcs1;
291*4882a593Smuzhiyun unsigned char rcs2;
292*4882a593Smuzhiyun struct delayed_work work;
293*4882a593Smuzhiyun unsigned int check_flags;
294*4882a593Smuzhiyun void *change_callback_private;
295*4882a593Smuzhiyun void (*change_callback)(struct ak4113 *ak4113, unsigned char c0,
296*4882a593Smuzhiyun unsigned char c1);
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun int snd_ak4113_create(struct snd_card *card, ak4113_read_t *read,
300*4882a593Smuzhiyun ak4113_write_t *write,
301*4882a593Smuzhiyun const unsigned char *pgm,
302*4882a593Smuzhiyun void *private_data, struct ak4113 **r_ak4113);
303*4882a593Smuzhiyun void snd_ak4113_reg_write(struct ak4113 *ak4113, unsigned char reg,
304*4882a593Smuzhiyun unsigned char mask, unsigned char val);
305*4882a593Smuzhiyun void snd_ak4113_reinit(struct ak4113 *ak4113);
306*4882a593Smuzhiyun int snd_ak4113_build(struct ak4113 *ak4113,
307*4882a593Smuzhiyun struct snd_pcm_substream *capture_substream);
308*4882a593Smuzhiyun int snd_ak4113_external_rate(struct ak4113 *ak4113);
309*4882a593Smuzhiyun int snd_ak4113_check_rate_and_errors(struct ak4113 *ak4113, unsigned int flags);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #ifdef CONFIG_PM
312*4882a593Smuzhiyun void snd_ak4113_suspend(struct ak4113 *chip);
313*4882a593Smuzhiyun void snd_ak4113_resume(struct ak4113 *chip);
314*4882a593Smuzhiyun #else
snd_ak4113_suspend(struct ak4113 * chip)315*4882a593Smuzhiyun static inline void snd_ak4113_suspend(struct ak4113 *chip) {}
snd_ak4113_resume(struct ak4113 * chip)316*4882a593Smuzhiyun static inline void snd_ak4113_resume(struct ak4113 *chip) {}
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #endif /* __SOUND_AK4113_H */
320*4882a593Smuzhiyun
321