1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2010 Google, Inc
4*4882a593Smuzhiyun * Copyright (c) 2014 NVIDIA Corporation
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Colin Cross <ccross@google.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __SOC_TEGRA_PMC_H__
11*4882a593Smuzhiyun #define __SOC_TEGRA_PMC_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/reboot.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <soc/tegra/pm.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct clk;
18*4882a593Smuzhiyun struct reset_control;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun bool tegra_pmc_cpu_is_powered(unsigned int cpuid);
21*4882a593Smuzhiyun int tegra_pmc_cpu_power_on(unsigned int cpuid);
22*4882a593Smuzhiyun int tegra_pmc_cpu_remove_clamping(unsigned int cpuid);
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * powergate and I/O rail APIs
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define TEGRA_POWERGATE_CPU 0
29*4882a593Smuzhiyun #define TEGRA_POWERGATE_3D 1
30*4882a593Smuzhiyun #define TEGRA_POWERGATE_VENC 2
31*4882a593Smuzhiyun #define TEGRA_POWERGATE_PCIE 3
32*4882a593Smuzhiyun #define TEGRA_POWERGATE_VDEC 4
33*4882a593Smuzhiyun #define TEGRA_POWERGATE_L2 5
34*4882a593Smuzhiyun #define TEGRA_POWERGATE_MPE 6
35*4882a593Smuzhiyun #define TEGRA_POWERGATE_HEG 7
36*4882a593Smuzhiyun #define TEGRA_POWERGATE_SATA 8
37*4882a593Smuzhiyun #define TEGRA_POWERGATE_CPU1 9
38*4882a593Smuzhiyun #define TEGRA_POWERGATE_CPU2 10
39*4882a593Smuzhiyun #define TEGRA_POWERGATE_CPU3 11
40*4882a593Smuzhiyun #define TEGRA_POWERGATE_CELP 12
41*4882a593Smuzhiyun #define TEGRA_POWERGATE_3D1 13
42*4882a593Smuzhiyun #define TEGRA_POWERGATE_CPU0 14
43*4882a593Smuzhiyun #define TEGRA_POWERGATE_C0NC 15
44*4882a593Smuzhiyun #define TEGRA_POWERGATE_C1NC 16
45*4882a593Smuzhiyun #define TEGRA_POWERGATE_SOR 17
46*4882a593Smuzhiyun #define TEGRA_POWERGATE_DIS 18
47*4882a593Smuzhiyun #define TEGRA_POWERGATE_DISB 19
48*4882a593Smuzhiyun #define TEGRA_POWERGATE_XUSBA 20
49*4882a593Smuzhiyun #define TEGRA_POWERGATE_XUSBB 21
50*4882a593Smuzhiyun #define TEGRA_POWERGATE_XUSBC 22
51*4882a593Smuzhiyun #define TEGRA_POWERGATE_VIC 23
52*4882a593Smuzhiyun #define TEGRA_POWERGATE_IRAM 24
53*4882a593Smuzhiyun #define TEGRA_POWERGATE_NVDEC 25
54*4882a593Smuzhiyun #define TEGRA_POWERGATE_NVJPG 26
55*4882a593Smuzhiyun #define TEGRA_POWERGATE_AUD 27
56*4882a593Smuzhiyun #define TEGRA_POWERGATE_DFD 28
57*4882a593Smuzhiyun #define TEGRA_POWERGATE_VE2 29
58*4882a593Smuzhiyun #define TEGRA_POWERGATE_MAX TEGRA_POWERGATE_VE2
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define TEGRA_POWERGATE_3D0 TEGRA_POWERGATE_3D
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun * enum tegra_io_pad - I/O pad group identifier
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * I/O pins on Tegra SoCs are grouped into so-called I/O pads. Each such pad
66*4882a593Smuzhiyun * can be used to control the common voltage signal level and power state of
67*4882a593Smuzhiyun * the pins of the given pad.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun enum tegra_io_pad {
70*4882a593Smuzhiyun TEGRA_IO_PAD_AUDIO,
71*4882a593Smuzhiyun TEGRA_IO_PAD_AUDIO_HV,
72*4882a593Smuzhiyun TEGRA_IO_PAD_BB,
73*4882a593Smuzhiyun TEGRA_IO_PAD_CAM,
74*4882a593Smuzhiyun TEGRA_IO_PAD_COMP,
75*4882a593Smuzhiyun TEGRA_IO_PAD_CONN,
76*4882a593Smuzhiyun TEGRA_IO_PAD_CSIA,
77*4882a593Smuzhiyun TEGRA_IO_PAD_CSIB,
78*4882a593Smuzhiyun TEGRA_IO_PAD_CSIC,
79*4882a593Smuzhiyun TEGRA_IO_PAD_CSID,
80*4882a593Smuzhiyun TEGRA_IO_PAD_CSIE,
81*4882a593Smuzhiyun TEGRA_IO_PAD_CSIF,
82*4882a593Smuzhiyun TEGRA_IO_PAD_CSIG,
83*4882a593Smuzhiyun TEGRA_IO_PAD_CSIH,
84*4882a593Smuzhiyun TEGRA_IO_PAD_DAP3,
85*4882a593Smuzhiyun TEGRA_IO_PAD_DAP5,
86*4882a593Smuzhiyun TEGRA_IO_PAD_DBG,
87*4882a593Smuzhiyun TEGRA_IO_PAD_DEBUG_NONAO,
88*4882a593Smuzhiyun TEGRA_IO_PAD_DMIC,
89*4882a593Smuzhiyun TEGRA_IO_PAD_DMIC_HV,
90*4882a593Smuzhiyun TEGRA_IO_PAD_DP,
91*4882a593Smuzhiyun TEGRA_IO_PAD_DSI,
92*4882a593Smuzhiyun TEGRA_IO_PAD_DSIB,
93*4882a593Smuzhiyun TEGRA_IO_PAD_DSIC,
94*4882a593Smuzhiyun TEGRA_IO_PAD_DSID,
95*4882a593Smuzhiyun TEGRA_IO_PAD_EDP,
96*4882a593Smuzhiyun TEGRA_IO_PAD_EMMC,
97*4882a593Smuzhiyun TEGRA_IO_PAD_EMMC2,
98*4882a593Smuzhiyun TEGRA_IO_PAD_EQOS,
99*4882a593Smuzhiyun TEGRA_IO_PAD_GPIO,
100*4882a593Smuzhiyun TEGRA_IO_PAD_GP_PWM2,
101*4882a593Smuzhiyun TEGRA_IO_PAD_GP_PWM3,
102*4882a593Smuzhiyun TEGRA_IO_PAD_HDMI,
103*4882a593Smuzhiyun TEGRA_IO_PAD_HDMI_DP0,
104*4882a593Smuzhiyun TEGRA_IO_PAD_HDMI_DP1,
105*4882a593Smuzhiyun TEGRA_IO_PAD_HDMI_DP2,
106*4882a593Smuzhiyun TEGRA_IO_PAD_HDMI_DP3,
107*4882a593Smuzhiyun TEGRA_IO_PAD_HSIC,
108*4882a593Smuzhiyun TEGRA_IO_PAD_HV,
109*4882a593Smuzhiyun TEGRA_IO_PAD_LVDS,
110*4882a593Smuzhiyun TEGRA_IO_PAD_MIPI_BIAS,
111*4882a593Smuzhiyun TEGRA_IO_PAD_NAND,
112*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_BIAS,
113*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK_BIAS,
114*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK1,
115*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK2,
116*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK3,
117*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK_2_BIAS,
118*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CLK_2,
119*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CNTRL,
120*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_CTL2,
121*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_L0_RST_N,
122*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_L1_RST_N,
123*4882a593Smuzhiyun TEGRA_IO_PAD_PEX_L5_RST_N,
124*4882a593Smuzhiyun TEGRA_IO_PAD_PWR_CTL,
125*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC1,
126*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC1_HV,
127*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC2,
128*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC2_HV,
129*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC3,
130*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC3_HV,
131*4882a593Smuzhiyun TEGRA_IO_PAD_SDMMC4,
132*4882a593Smuzhiyun TEGRA_IO_PAD_SOC_GPIO10,
133*4882a593Smuzhiyun TEGRA_IO_PAD_SOC_GPIO12,
134*4882a593Smuzhiyun TEGRA_IO_PAD_SOC_GPIO13,
135*4882a593Smuzhiyun TEGRA_IO_PAD_SOC_GPIO53,
136*4882a593Smuzhiyun TEGRA_IO_PAD_SPI,
137*4882a593Smuzhiyun TEGRA_IO_PAD_SPI_HV,
138*4882a593Smuzhiyun TEGRA_IO_PAD_SYS_DDC,
139*4882a593Smuzhiyun TEGRA_IO_PAD_UART,
140*4882a593Smuzhiyun TEGRA_IO_PAD_UART4,
141*4882a593Smuzhiyun TEGRA_IO_PAD_UART5,
142*4882a593Smuzhiyun TEGRA_IO_PAD_UFS,
143*4882a593Smuzhiyun TEGRA_IO_PAD_USB0,
144*4882a593Smuzhiyun TEGRA_IO_PAD_USB1,
145*4882a593Smuzhiyun TEGRA_IO_PAD_USB2,
146*4882a593Smuzhiyun TEGRA_IO_PAD_USB3,
147*4882a593Smuzhiyun TEGRA_IO_PAD_USB_BIAS,
148*4882a593Smuzhiyun TEGRA_IO_PAD_AO_HV,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* deprecated, use TEGRA_IO_PAD_{HDMI,LVDS} instead */
152*4882a593Smuzhiyun #define TEGRA_IO_RAIL_HDMI TEGRA_IO_PAD_HDMI
153*4882a593Smuzhiyun #define TEGRA_IO_RAIL_LVDS TEGRA_IO_PAD_LVDS
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #ifdef CONFIG_SOC_TEGRA_PMC
156*4882a593Smuzhiyun int tegra_powergate_power_on(unsigned int id);
157*4882a593Smuzhiyun int tegra_powergate_power_off(unsigned int id);
158*4882a593Smuzhiyun int tegra_powergate_remove_clamping(unsigned int id);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Must be called with clk disabled, and returns with clk enabled */
161*4882a593Smuzhiyun int tegra_powergate_sequence_power_up(unsigned int id, struct clk *clk,
162*4882a593Smuzhiyun struct reset_control *rst);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun int tegra_io_pad_power_enable(enum tegra_io_pad id);
165*4882a593Smuzhiyun int tegra_io_pad_power_disable(enum tegra_io_pad id);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* deprecated, use tegra_io_pad_power_{enable,disable}() instead */
168*4882a593Smuzhiyun int tegra_io_rail_power_on(unsigned int id);
169*4882a593Smuzhiyun int tegra_io_rail_power_off(unsigned int id);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun void tegra_pmc_set_suspend_mode(enum tegra_suspend_mode mode);
172*4882a593Smuzhiyun void tegra_pmc_enter_suspend_mode(enum tegra_suspend_mode mode);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #else
tegra_powergate_power_on(unsigned int id)175*4882a593Smuzhiyun static inline int tegra_powergate_power_on(unsigned int id)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun return -ENOSYS;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
tegra_powergate_power_off(unsigned int id)180*4882a593Smuzhiyun static inline int tegra_powergate_power_off(unsigned int id)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun return -ENOSYS;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
tegra_powergate_remove_clamping(unsigned int id)185*4882a593Smuzhiyun static inline int tegra_powergate_remove_clamping(unsigned int id)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun return -ENOSYS;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
tegra_powergate_sequence_power_up(unsigned int id,struct clk * clk,struct reset_control * rst)190*4882a593Smuzhiyun static inline int tegra_powergate_sequence_power_up(unsigned int id,
191*4882a593Smuzhiyun struct clk *clk,
192*4882a593Smuzhiyun struct reset_control *rst)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun return -ENOSYS;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
tegra_io_pad_power_enable(enum tegra_io_pad id)197*4882a593Smuzhiyun static inline int tegra_io_pad_power_enable(enum tegra_io_pad id)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun return -ENOSYS;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
tegra_io_pad_power_disable(enum tegra_io_pad id)202*4882a593Smuzhiyun static inline int tegra_io_pad_power_disable(enum tegra_io_pad id)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun return -ENOSYS;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
tegra_io_pad_get_voltage(enum tegra_io_pad id)207*4882a593Smuzhiyun static inline int tegra_io_pad_get_voltage(enum tegra_io_pad id)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return -ENOSYS;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
tegra_io_rail_power_on(unsigned int id)212*4882a593Smuzhiyun static inline int tegra_io_rail_power_on(unsigned int id)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return -ENOSYS;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
tegra_io_rail_power_off(unsigned int id)217*4882a593Smuzhiyun static inline int tegra_io_rail_power_off(unsigned int id)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun return -ENOSYS;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
tegra_pmc_set_suspend_mode(enum tegra_suspend_mode mode)222*4882a593Smuzhiyun static inline void tegra_pmc_set_suspend_mode(enum tegra_suspend_mode mode)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
tegra_pmc_enter_suspend_mode(enum tegra_suspend_mode mode)226*4882a593Smuzhiyun static inline void tegra_pmc_enter_suspend_mode(enum tegra_suspend_mode mode)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #endif /* CONFIG_SOC_TEGRA_PMC */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #if defined(CONFIG_SOC_TEGRA_PMC) && defined(CONFIG_PM_SLEEP)
233*4882a593Smuzhiyun enum tegra_suspend_mode tegra_pmc_get_suspend_mode(void);
234*4882a593Smuzhiyun #else
tegra_pmc_get_suspend_mode(void)235*4882a593Smuzhiyun static inline enum tegra_suspend_mode tegra_pmc_get_suspend_mode(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun return TEGRA_SUSPEND_NONE;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #endif /* __SOC_TEGRA_PMC_H__ */
242