1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2006 Freescale Semiconductor, Inc. All rights reserved. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Authors: Shlomi Gridish <gridish@freescale.com> 6*4882a593Smuzhiyun * Li Yang <leoli@freescale.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Description: 9*4882a593Smuzhiyun * Internal header file for UCC SLOW unit routines. 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __UCC_SLOW_H__ 12*4882a593Smuzhiyun #define __UCC_SLOW_H__ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <linux/kernel.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <soc/fsl/qe/immap_qe.h> 17*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #include <soc/fsl/qe/ucc.h> 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* transmit BD's status */ 22*4882a593Smuzhiyun #define T_R 0x80000000 /* ready bit */ 23*4882a593Smuzhiyun #define T_PAD 0x40000000 /* add pads to short frames */ 24*4882a593Smuzhiyun #define T_W 0x20000000 /* wrap bit */ 25*4882a593Smuzhiyun #define T_I 0x10000000 /* interrupt on completion */ 26*4882a593Smuzhiyun #define T_L 0x08000000 /* last */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define T_A 0x04000000 /* Address - the data transmitted as address 29*4882a593Smuzhiyun chars */ 30*4882a593Smuzhiyun #define T_TC 0x04000000 /* transmit CRC */ 31*4882a593Smuzhiyun #define T_CM 0x02000000 /* continuous mode */ 32*4882a593Smuzhiyun #define T_DEF 0x02000000 /* collision on previous attempt to transmit */ 33*4882a593Smuzhiyun #define T_P 0x01000000 /* Preamble - send Preamble sequence before 34*4882a593Smuzhiyun data */ 35*4882a593Smuzhiyun #define T_HB 0x01000000 /* heartbeat */ 36*4882a593Smuzhiyun #define T_NS 0x00800000 /* No Stop */ 37*4882a593Smuzhiyun #define T_LC 0x00800000 /* late collision */ 38*4882a593Smuzhiyun #define T_RL 0x00400000 /* retransmission limit */ 39*4882a593Smuzhiyun #define T_UN 0x00020000 /* underrun */ 40*4882a593Smuzhiyun #define T_CT 0x00010000 /* CTS lost */ 41*4882a593Smuzhiyun #define T_CSL 0x00010000 /* carrier sense lost */ 42*4882a593Smuzhiyun #define T_RC 0x003c0000 /* retry count */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Receive BD's status */ 45*4882a593Smuzhiyun #define R_E 0x80000000 /* buffer empty */ 46*4882a593Smuzhiyun #define R_W 0x20000000 /* wrap bit */ 47*4882a593Smuzhiyun #define R_I 0x10000000 /* interrupt on reception */ 48*4882a593Smuzhiyun #define R_L 0x08000000 /* last */ 49*4882a593Smuzhiyun #define R_C 0x08000000 /* the last byte in this buffer is a cntl 50*4882a593Smuzhiyun char */ 51*4882a593Smuzhiyun #define R_F 0x04000000 /* first */ 52*4882a593Smuzhiyun #define R_A 0x04000000 /* the first byte in this buffer is address 53*4882a593Smuzhiyun byte */ 54*4882a593Smuzhiyun #define R_CM 0x02000000 /* continuous mode */ 55*4882a593Smuzhiyun #define R_ID 0x01000000 /* buffer close on reception of idles */ 56*4882a593Smuzhiyun #define R_M 0x01000000 /* Frame received because of promiscuous 57*4882a593Smuzhiyun mode */ 58*4882a593Smuzhiyun #define R_AM 0x00800000 /* Address match */ 59*4882a593Smuzhiyun #define R_DE 0x00800000 /* Address match */ 60*4882a593Smuzhiyun #define R_LG 0x00200000 /* Break received */ 61*4882a593Smuzhiyun #define R_BR 0x00200000 /* Frame length violation */ 62*4882a593Smuzhiyun #define R_NO 0x00100000 /* Rx Non Octet Aligned Packet */ 63*4882a593Smuzhiyun #define R_FR 0x00100000 /* Framing Error (no stop bit) character 64*4882a593Smuzhiyun received */ 65*4882a593Smuzhiyun #define R_PR 0x00080000 /* Parity Error character received */ 66*4882a593Smuzhiyun #define R_AB 0x00080000 /* Frame Aborted */ 67*4882a593Smuzhiyun #define R_SH 0x00080000 /* frame is too short */ 68*4882a593Smuzhiyun #define R_CR 0x00040000 /* CRC Error */ 69*4882a593Smuzhiyun #define R_OV 0x00020000 /* Overrun */ 70*4882a593Smuzhiyun #define R_CD 0x00010000 /* CD lost */ 71*4882a593Smuzhiyun #define R_CL 0x00010000 /* this frame is closed because of a 72*4882a593Smuzhiyun collision */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* Rx Data buffer must be 4 bytes aligned in most cases.*/ 75*4882a593Smuzhiyun #define UCC_SLOW_RX_ALIGN 4 76*4882a593Smuzhiyun #define UCC_SLOW_MRBLR_ALIGNMENT 4 77*4882a593Smuzhiyun #define UCC_SLOW_PRAM_SIZE 0x100 78*4882a593Smuzhiyun #define ALIGNMENT_OF_UCC_SLOW_PRAM 64 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* UCC Slow Channel Protocol Mode */ 81*4882a593Smuzhiyun enum ucc_slow_channel_protocol_mode { 82*4882a593Smuzhiyun UCC_SLOW_CHANNEL_PROTOCOL_MODE_QMC = 0x00000002, 83*4882a593Smuzhiyun UCC_SLOW_CHANNEL_PROTOCOL_MODE_UART = 0x00000004, 84*4882a593Smuzhiyun UCC_SLOW_CHANNEL_PROTOCOL_MODE_BISYNC = 0x00000008, 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* UCC Slow Transparent Transmit CRC (TCRC) */ 88*4882a593Smuzhiyun enum ucc_slow_transparent_tcrc { 89*4882a593Smuzhiyun /* 16-bit CCITT CRC (HDLC). (X16 + X12 + X5 + 1) */ 90*4882a593Smuzhiyun UCC_SLOW_TRANSPARENT_TCRC_CCITT_CRC16 = 0x00000000, 91*4882a593Smuzhiyun /* CRC16 (BISYNC). (X16 + X15 + X2 + 1) */ 92*4882a593Smuzhiyun UCC_SLOW_TRANSPARENT_TCRC_CRC16 = 0x00004000, 93*4882a593Smuzhiyun /* 32-bit CCITT CRC (Ethernet and HDLC) */ 94*4882a593Smuzhiyun UCC_SLOW_TRANSPARENT_TCRC_CCITT_CRC32 = 0x00008000, 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* UCC Slow oversampling rate for transmitter (TDCR) */ 98*4882a593Smuzhiyun enum ucc_slow_tx_oversampling_rate { 99*4882a593Smuzhiyun /* 1x clock mode */ 100*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_1 = 0x00000000, 101*4882a593Smuzhiyun /* 8x clock mode */ 102*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_8 = 0x00010000, 103*4882a593Smuzhiyun /* 16x clock mode */ 104*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_16 = 0x00020000, 105*4882a593Smuzhiyun /* 32x clock mode */ 106*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_32 = 0x00030000, 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* UCC Slow Oversampling rate for receiver (RDCR) 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun enum ucc_slow_rx_oversampling_rate { 112*4882a593Smuzhiyun /* 1x clock mode */ 113*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_1 = 0x00000000, 114*4882a593Smuzhiyun /* 8x clock mode */ 115*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_8 = 0x00004000, 116*4882a593Smuzhiyun /* 16x clock mode */ 117*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_16 = 0x00008000, 118*4882a593Smuzhiyun /* 32x clock mode */ 119*4882a593Smuzhiyun UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_32 = 0x0000c000, 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* UCC Slow Transmitter encoding method (TENC) 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun enum ucc_slow_tx_encoding_method { 125*4882a593Smuzhiyun UCC_SLOW_TRANSMITTER_ENCODING_METHOD_TENC_NRZ = 0x00000000, 126*4882a593Smuzhiyun UCC_SLOW_TRANSMITTER_ENCODING_METHOD_TENC_NRZI = 0x00000100 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* UCC Slow Receiver decoding method (RENC) 130*4882a593Smuzhiyun */ 131*4882a593Smuzhiyun enum ucc_slow_rx_decoding_method { 132*4882a593Smuzhiyun UCC_SLOW_RECEIVER_DECODING_METHOD_RENC_NRZ = 0x00000000, 133*4882a593Smuzhiyun UCC_SLOW_RECEIVER_DECODING_METHOD_RENC_NRZI = 0x00000800 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* UCC Slow Diagnostic mode (DIAG) 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun enum ucc_slow_diag_mode { 139*4882a593Smuzhiyun UCC_SLOW_DIAG_MODE_NORMAL = 0x00000000, 140*4882a593Smuzhiyun UCC_SLOW_DIAG_MODE_LOOPBACK = 0x00000040, 141*4882a593Smuzhiyun UCC_SLOW_DIAG_MODE_ECHO = 0x00000080, 142*4882a593Smuzhiyun UCC_SLOW_DIAG_MODE_LOOPBACK_ECHO = 0x000000c0 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun struct ucc_slow_info { 146*4882a593Smuzhiyun int ucc_num; 147*4882a593Smuzhiyun int protocol; /* QE_CR_PROTOCOL_xxx */ 148*4882a593Smuzhiyun enum qe_clock rx_clock; 149*4882a593Smuzhiyun enum qe_clock tx_clock; 150*4882a593Smuzhiyun phys_addr_t regs; 151*4882a593Smuzhiyun int irq; 152*4882a593Smuzhiyun u16 uccm_mask; 153*4882a593Smuzhiyun int data_mem_part; 154*4882a593Smuzhiyun int init_tx; 155*4882a593Smuzhiyun int init_rx; 156*4882a593Smuzhiyun u32 tx_bd_ring_len; 157*4882a593Smuzhiyun u32 rx_bd_ring_len; 158*4882a593Smuzhiyun int rx_interrupts; 159*4882a593Smuzhiyun int brkpt_support; 160*4882a593Smuzhiyun int grant_support; 161*4882a593Smuzhiyun int tsa; 162*4882a593Smuzhiyun int cdp; 163*4882a593Smuzhiyun int cds; 164*4882a593Smuzhiyun int ctsp; 165*4882a593Smuzhiyun int ctss; 166*4882a593Smuzhiyun int rinv; 167*4882a593Smuzhiyun int tinv; 168*4882a593Smuzhiyun int rtsm; 169*4882a593Smuzhiyun int rfw; 170*4882a593Smuzhiyun int tci; 171*4882a593Smuzhiyun int tend; 172*4882a593Smuzhiyun int tfl; 173*4882a593Smuzhiyun int txsy; 174*4882a593Smuzhiyun u16 max_rx_buf_length; 175*4882a593Smuzhiyun enum ucc_slow_transparent_tcrc tcrc; 176*4882a593Smuzhiyun enum ucc_slow_channel_protocol_mode mode; 177*4882a593Smuzhiyun enum ucc_slow_diag_mode diag; 178*4882a593Smuzhiyun enum ucc_slow_tx_oversampling_rate tdcr; 179*4882a593Smuzhiyun enum ucc_slow_rx_oversampling_rate rdcr; 180*4882a593Smuzhiyun enum ucc_slow_tx_encoding_method tenc; 181*4882a593Smuzhiyun enum ucc_slow_rx_decoding_method renc; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun struct ucc_slow_private { 185*4882a593Smuzhiyun struct ucc_slow_info *us_info; 186*4882a593Smuzhiyun struct ucc_slow __iomem *us_regs; /* Ptr to memory map of UCC regs */ 187*4882a593Smuzhiyun struct ucc_slow_pram __iomem *us_pram; /* a pointer to the parameter RAM */ 188*4882a593Smuzhiyun s32 us_pram_offset; 189*4882a593Smuzhiyun int enabled_tx; /* Whether channel is enabled for Tx (ENT) */ 190*4882a593Smuzhiyun int enabled_rx; /* Whether channel is enabled for Rx (ENR) */ 191*4882a593Smuzhiyun int stopped_tx; /* Whether channel has been stopped for Tx 192*4882a593Smuzhiyun (STOP_TX, etc.) */ 193*4882a593Smuzhiyun int stopped_rx; /* Whether channel has been stopped for Rx */ 194*4882a593Smuzhiyun struct list_head confQ; /* frames passed to chip waiting for tx */ 195*4882a593Smuzhiyun u32 first_tx_bd_mask; /* mask is used in Tx routine to save status 196*4882a593Smuzhiyun and length for first BD in a frame */ 197*4882a593Smuzhiyun s32 tx_base_offset; /* first BD in Tx BD table offset (In MURAM) */ 198*4882a593Smuzhiyun s32 rx_base_offset; /* first BD in Rx BD table offset (In MURAM) */ 199*4882a593Smuzhiyun struct qe_bd __iomem *confBd; /* next BD for confirm after Tx */ 200*4882a593Smuzhiyun struct qe_bd __iomem *tx_bd; /* next BD for new Tx request */ 201*4882a593Smuzhiyun struct qe_bd __iomem *rx_bd; /* next BD to collect after Rx */ 202*4882a593Smuzhiyun void *p_rx_frame; /* accumulating receive frame */ 203*4882a593Smuzhiyun __be16 __iomem *p_ucce; /* a pointer to the event register in memory */ 204*4882a593Smuzhiyun __be16 __iomem *p_uccm; /* a pointer to the mask register in memory */ 205*4882a593Smuzhiyun u16 saved_uccm; /* a saved mask for the RX Interrupt bits */ 206*4882a593Smuzhiyun #ifdef STATISTICS 207*4882a593Smuzhiyun u32 tx_frames; /* Transmitted frames counters */ 208*4882a593Smuzhiyun u32 rx_frames; /* Received frames counters (only frames 209*4882a593Smuzhiyun passed to application) */ 210*4882a593Smuzhiyun u32 rx_discarded; /* Discarded frames counters (frames that 211*4882a593Smuzhiyun were discarded by the driver due to 212*4882a593Smuzhiyun errors) */ 213*4882a593Smuzhiyun #endif /* STATISTICS */ 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /* ucc_slow_init 217*4882a593Smuzhiyun * Initializes Slow UCC according to provided parameters. 218*4882a593Smuzhiyun * 219*4882a593Smuzhiyun * us_info - (In) pointer to the slow UCC info structure. 220*4882a593Smuzhiyun * uccs_ret - (Out) pointer to the slow UCC structure. 221*4882a593Smuzhiyun */ 222*4882a593Smuzhiyun int ucc_slow_init(struct ucc_slow_info * us_info, struct ucc_slow_private ** uccs_ret); 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* ucc_slow_free 225*4882a593Smuzhiyun * Frees all resources for slow UCC. 226*4882a593Smuzhiyun * 227*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 228*4882a593Smuzhiyun */ 229*4882a593Smuzhiyun void ucc_slow_free(struct ucc_slow_private * uccs); 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* ucc_slow_enable 232*4882a593Smuzhiyun * Enables a fast UCC port. 233*4882a593Smuzhiyun * This routine enables Tx and/or Rx through the General UCC Mode Register. 234*4882a593Smuzhiyun * 235*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 236*4882a593Smuzhiyun * mode - (In) TX, RX, or both. 237*4882a593Smuzhiyun */ 238*4882a593Smuzhiyun void ucc_slow_enable(struct ucc_slow_private * uccs, enum comm_dir mode); 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* ucc_slow_disable 241*4882a593Smuzhiyun * Disables a fast UCC port. 242*4882a593Smuzhiyun * This routine disables Tx and/or Rx through the General UCC Mode Register. 243*4882a593Smuzhiyun * 244*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 245*4882a593Smuzhiyun * mode - (In) TX, RX, or both. 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun void ucc_slow_disable(struct ucc_slow_private * uccs, enum comm_dir mode); 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* ucc_slow_graceful_stop_tx 250*4882a593Smuzhiyun * Smoothly stops transmission on a specified slow UCC. 251*4882a593Smuzhiyun * 252*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun void ucc_slow_graceful_stop_tx(struct ucc_slow_private * uccs); 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* ucc_slow_stop_tx 257*4882a593Smuzhiyun * Stops transmission on a specified slow UCC. 258*4882a593Smuzhiyun * 259*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 260*4882a593Smuzhiyun */ 261*4882a593Smuzhiyun void ucc_slow_stop_tx(struct ucc_slow_private * uccs); 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* ucc_slow_restart_tx 264*4882a593Smuzhiyun * Restarts transmitting on a specified slow UCC. 265*4882a593Smuzhiyun * 266*4882a593Smuzhiyun * uccs - (In) pointer to the slow UCC structure. 267*4882a593Smuzhiyun */ 268*4882a593Smuzhiyun void ucc_slow_restart_tx(struct ucc_slow_private *uccs); 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun u32 ucc_slow_get_qe_cr_subblock(int uccs_num); 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #endif /* __UCC_SLOW_H__ */ 273