1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * QUICC Engine (QE) Internal Memory Map. 4*4882a593Smuzhiyun * The Internal Memory Map for devices with QE on them. This 5*4882a593Smuzhiyun * is the superset of all QE devices (8360, etc.). 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun * Copyright (C) 2006. Freescale Semiconductor, Inc. All rights reserved. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Authors: Shlomi Gridish <gridish@freescale.com> 10*4882a593Smuzhiyun * Li Yang <leoli@freescale.com> 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun #ifndef _ASM_POWERPC_IMMAP_QE_H 13*4882a593Smuzhiyun #define _ASM_POWERPC_IMMAP_QE_H 14*4882a593Smuzhiyun #ifdef __KERNEL__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/kernel.h> 17*4882a593Smuzhiyun #include <asm/io.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define QE_IMMAP_SIZE (1024 * 1024) /* 1MB from 1MB+IMMR */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* QE I-RAM */ 22*4882a593Smuzhiyun struct qe_iram { 23*4882a593Smuzhiyun __be32 iadd; /* I-RAM Address Register */ 24*4882a593Smuzhiyun __be32 idata; /* I-RAM Data Register */ 25*4882a593Smuzhiyun u8 res0[0x04]; 26*4882a593Smuzhiyun __be32 iready; /* I-RAM Ready Register */ 27*4882a593Smuzhiyun u8 res1[0x70]; 28*4882a593Smuzhiyun } __attribute__ ((packed)); 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* QE Interrupt Controller */ 31*4882a593Smuzhiyun struct qe_ic_regs { 32*4882a593Smuzhiyun __be32 qicr; 33*4882a593Smuzhiyun __be32 qivec; 34*4882a593Smuzhiyun __be32 qripnr; 35*4882a593Smuzhiyun __be32 qipnr; 36*4882a593Smuzhiyun __be32 qipxcc; 37*4882a593Smuzhiyun __be32 qipycc; 38*4882a593Smuzhiyun __be32 qipwcc; 39*4882a593Smuzhiyun __be32 qipzcc; 40*4882a593Smuzhiyun __be32 qimr; 41*4882a593Smuzhiyun __be32 qrimr; 42*4882a593Smuzhiyun __be32 qicnr; 43*4882a593Smuzhiyun u8 res0[0x4]; 44*4882a593Smuzhiyun __be32 qiprta; 45*4882a593Smuzhiyun __be32 qiprtb; 46*4882a593Smuzhiyun u8 res1[0x4]; 47*4882a593Smuzhiyun __be32 qricr; 48*4882a593Smuzhiyun u8 res2[0x20]; 49*4882a593Smuzhiyun __be32 qhivec; 50*4882a593Smuzhiyun u8 res3[0x1C]; 51*4882a593Smuzhiyun } __attribute__ ((packed)); 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Communications Processor */ 54*4882a593Smuzhiyun struct cp_qe { 55*4882a593Smuzhiyun __be32 cecr; /* QE command register */ 56*4882a593Smuzhiyun __be32 ceccr; /* QE controller configuration register */ 57*4882a593Smuzhiyun __be32 cecdr; /* QE command data register */ 58*4882a593Smuzhiyun u8 res0[0xA]; 59*4882a593Smuzhiyun __be16 ceter; /* QE timer event register */ 60*4882a593Smuzhiyun u8 res1[0x2]; 61*4882a593Smuzhiyun __be16 cetmr; /* QE timers mask register */ 62*4882a593Smuzhiyun __be32 cetscr; /* QE time-stamp timer control register */ 63*4882a593Smuzhiyun __be32 cetsr1; /* QE time-stamp register 1 */ 64*4882a593Smuzhiyun __be32 cetsr2; /* QE time-stamp register 2 */ 65*4882a593Smuzhiyun u8 res2[0x8]; 66*4882a593Smuzhiyun __be32 cevter; /* QE virtual tasks event register */ 67*4882a593Smuzhiyun __be32 cevtmr; /* QE virtual tasks mask register */ 68*4882a593Smuzhiyun __be16 cercr; /* QE RAM control register */ 69*4882a593Smuzhiyun u8 res3[0x2]; 70*4882a593Smuzhiyun u8 res4[0x24]; 71*4882a593Smuzhiyun __be16 ceexe1; /* QE external request 1 event register */ 72*4882a593Smuzhiyun u8 res5[0x2]; 73*4882a593Smuzhiyun __be16 ceexm1; /* QE external request 1 mask register */ 74*4882a593Smuzhiyun u8 res6[0x2]; 75*4882a593Smuzhiyun __be16 ceexe2; /* QE external request 2 event register */ 76*4882a593Smuzhiyun u8 res7[0x2]; 77*4882a593Smuzhiyun __be16 ceexm2; /* QE external request 2 mask register */ 78*4882a593Smuzhiyun u8 res8[0x2]; 79*4882a593Smuzhiyun __be16 ceexe3; /* QE external request 3 event register */ 80*4882a593Smuzhiyun u8 res9[0x2]; 81*4882a593Smuzhiyun __be16 ceexm3; /* QE external request 3 mask register */ 82*4882a593Smuzhiyun u8 res10[0x2]; 83*4882a593Smuzhiyun __be16 ceexe4; /* QE external request 4 event register */ 84*4882a593Smuzhiyun u8 res11[0x2]; 85*4882a593Smuzhiyun __be16 ceexm4; /* QE external request 4 mask register */ 86*4882a593Smuzhiyun u8 res12[0x3A]; 87*4882a593Smuzhiyun __be32 ceurnr; /* QE microcode revision number register */ 88*4882a593Smuzhiyun u8 res13[0x244]; 89*4882a593Smuzhiyun } __attribute__ ((packed)); 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* QE Multiplexer */ 92*4882a593Smuzhiyun struct qe_mux { 93*4882a593Smuzhiyun __be32 cmxgcr; /* CMX general clock route register */ 94*4882a593Smuzhiyun __be32 cmxsi1cr_l; /* CMX SI1 clock route low register */ 95*4882a593Smuzhiyun __be32 cmxsi1cr_h; /* CMX SI1 clock route high register */ 96*4882a593Smuzhiyun __be32 cmxsi1syr; /* CMX SI1 SYNC route register */ 97*4882a593Smuzhiyun __be32 cmxucr[4]; /* CMX UCCx clock route registers */ 98*4882a593Smuzhiyun __be32 cmxupcr; /* CMX UPC clock route register */ 99*4882a593Smuzhiyun u8 res0[0x1C]; 100*4882a593Smuzhiyun } __attribute__ ((packed)); 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* QE Timers */ 103*4882a593Smuzhiyun struct qe_timers { 104*4882a593Smuzhiyun u8 gtcfr1; /* Timer 1 and Timer 2 global config register*/ 105*4882a593Smuzhiyun u8 res0[0x3]; 106*4882a593Smuzhiyun u8 gtcfr2; /* Timer 3 and timer 4 global config register*/ 107*4882a593Smuzhiyun u8 res1[0xB]; 108*4882a593Smuzhiyun __be16 gtmdr1; /* Timer 1 mode register */ 109*4882a593Smuzhiyun __be16 gtmdr2; /* Timer 2 mode register */ 110*4882a593Smuzhiyun __be16 gtrfr1; /* Timer 1 reference register */ 111*4882a593Smuzhiyun __be16 gtrfr2; /* Timer 2 reference register */ 112*4882a593Smuzhiyun __be16 gtcpr1; /* Timer 1 capture register */ 113*4882a593Smuzhiyun __be16 gtcpr2; /* Timer 2 capture register */ 114*4882a593Smuzhiyun __be16 gtcnr1; /* Timer 1 counter */ 115*4882a593Smuzhiyun __be16 gtcnr2; /* Timer 2 counter */ 116*4882a593Smuzhiyun __be16 gtmdr3; /* Timer 3 mode register */ 117*4882a593Smuzhiyun __be16 gtmdr4; /* Timer 4 mode register */ 118*4882a593Smuzhiyun __be16 gtrfr3; /* Timer 3 reference register */ 119*4882a593Smuzhiyun __be16 gtrfr4; /* Timer 4 reference register */ 120*4882a593Smuzhiyun __be16 gtcpr3; /* Timer 3 capture register */ 121*4882a593Smuzhiyun __be16 gtcpr4; /* Timer 4 capture register */ 122*4882a593Smuzhiyun __be16 gtcnr3; /* Timer 3 counter */ 123*4882a593Smuzhiyun __be16 gtcnr4; /* Timer 4 counter */ 124*4882a593Smuzhiyun __be16 gtevr1; /* Timer 1 event register */ 125*4882a593Smuzhiyun __be16 gtevr2; /* Timer 2 event register */ 126*4882a593Smuzhiyun __be16 gtevr3; /* Timer 3 event register */ 127*4882a593Smuzhiyun __be16 gtevr4; /* Timer 4 event register */ 128*4882a593Smuzhiyun __be16 gtps; /* Timer 1 prescale register */ 129*4882a593Smuzhiyun u8 res2[0x46]; 130*4882a593Smuzhiyun } __attribute__ ((packed)); 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* BRG */ 133*4882a593Smuzhiyun struct qe_brg { 134*4882a593Smuzhiyun __be32 brgc[16]; /* BRG configuration registers */ 135*4882a593Smuzhiyun u8 res0[0x40]; 136*4882a593Smuzhiyun } __attribute__ ((packed)); 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* SPI */ 139*4882a593Smuzhiyun struct spi { 140*4882a593Smuzhiyun u8 res0[0x20]; 141*4882a593Smuzhiyun __be32 spmode; /* SPI mode register */ 142*4882a593Smuzhiyun u8 res1[0x2]; 143*4882a593Smuzhiyun u8 spie; /* SPI event register */ 144*4882a593Smuzhiyun u8 res2[0x1]; 145*4882a593Smuzhiyun u8 res3[0x2]; 146*4882a593Smuzhiyun u8 spim; /* SPI mask register */ 147*4882a593Smuzhiyun u8 res4[0x1]; 148*4882a593Smuzhiyun u8 res5[0x1]; 149*4882a593Smuzhiyun u8 spcom; /* SPI command register */ 150*4882a593Smuzhiyun u8 res6[0x2]; 151*4882a593Smuzhiyun __be32 spitd; /* SPI transmit data register (cpu mode) */ 152*4882a593Smuzhiyun __be32 spird; /* SPI receive data register (cpu mode) */ 153*4882a593Smuzhiyun u8 res7[0x8]; 154*4882a593Smuzhiyun } __attribute__ ((packed)); 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* SI */ 157*4882a593Smuzhiyun struct si1 { 158*4882a593Smuzhiyun __be16 sixmr1[4]; /* SI1 TDMx (x = A B C D) mode register */ 159*4882a593Smuzhiyun u8 siglmr1_h; /* SI1 global mode register high */ 160*4882a593Smuzhiyun u8 res0[0x1]; 161*4882a593Smuzhiyun u8 sicmdr1_h; /* SI1 command register high */ 162*4882a593Smuzhiyun u8 res2[0x1]; 163*4882a593Smuzhiyun u8 sistr1_h; /* SI1 status register high */ 164*4882a593Smuzhiyun u8 res3[0x1]; 165*4882a593Smuzhiyun __be16 sirsr1_h; /* SI1 RAM shadow address register high */ 166*4882a593Smuzhiyun u8 sitarc1; /* SI1 RAM counter Tx TDMA */ 167*4882a593Smuzhiyun u8 sitbrc1; /* SI1 RAM counter Tx TDMB */ 168*4882a593Smuzhiyun u8 sitcrc1; /* SI1 RAM counter Tx TDMC */ 169*4882a593Smuzhiyun u8 sitdrc1; /* SI1 RAM counter Tx TDMD */ 170*4882a593Smuzhiyun u8 sirarc1; /* SI1 RAM counter Rx TDMA */ 171*4882a593Smuzhiyun u8 sirbrc1; /* SI1 RAM counter Rx TDMB */ 172*4882a593Smuzhiyun u8 sircrc1; /* SI1 RAM counter Rx TDMC */ 173*4882a593Smuzhiyun u8 sirdrc1; /* SI1 RAM counter Rx TDMD */ 174*4882a593Smuzhiyun u8 res4[0x8]; 175*4882a593Smuzhiyun __be16 siemr1; /* SI1 TDME mode register 16 bits */ 176*4882a593Smuzhiyun __be16 sifmr1; /* SI1 TDMF mode register 16 bits */ 177*4882a593Smuzhiyun __be16 sigmr1; /* SI1 TDMG mode register 16 bits */ 178*4882a593Smuzhiyun __be16 sihmr1; /* SI1 TDMH mode register 16 bits */ 179*4882a593Smuzhiyun u8 siglmg1_l; /* SI1 global mode register low 8 bits */ 180*4882a593Smuzhiyun u8 res5[0x1]; 181*4882a593Smuzhiyun u8 sicmdr1_l; /* SI1 command register low 8 bits */ 182*4882a593Smuzhiyun u8 res6[0x1]; 183*4882a593Smuzhiyun u8 sistr1_l; /* SI1 status register low 8 bits */ 184*4882a593Smuzhiyun u8 res7[0x1]; 185*4882a593Smuzhiyun __be16 sirsr1_l; /* SI1 RAM shadow address register low 16 bits*/ 186*4882a593Smuzhiyun u8 siterc1; /* SI1 RAM counter Tx TDME 8 bits */ 187*4882a593Smuzhiyun u8 sitfrc1; /* SI1 RAM counter Tx TDMF 8 bits */ 188*4882a593Smuzhiyun u8 sitgrc1; /* SI1 RAM counter Tx TDMG 8 bits */ 189*4882a593Smuzhiyun u8 sithrc1; /* SI1 RAM counter Tx TDMH 8 bits */ 190*4882a593Smuzhiyun u8 sirerc1; /* SI1 RAM counter Rx TDME 8 bits */ 191*4882a593Smuzhiyun u8 sirfrc1; /* SI1 RAM counter Rx TDMF 8 bits */ 192*4882a593Smuzhiyun u8 sirgrc1; /* SI1 RAM counter Rx TDMG 8 bits */ 193*4882a593Smuzhiyun u8 sirhrc1; /* SI1 RAM counter Rx TDMH 8 bits */ 194*4882a593Smuzhiyun u8 res8[0x8]; 195*4882a593Smuzhiyun __be32 siml1; /* SI1 multiframe limit register */ 196*4882a593Smuzhiyun u8 siedm1; /* SI1 extended diagnostic mode register */ 197*4882a593Smuzhiyun u8 res9[0xBB]; 198*4882a593Smuzhiyun } __attribute__ ((packed)); 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* SI Routing Tables */ 201*4882a593Smuzhiyun struct sir { 202*4882a593Smuzhiyun u8 tx[0x400]; 203*4882a593Smuzhiyun u8 rx[0x400]; 204*4882a593Smuzhiyun u8 res0[0x800]; 205*4882a593Smuzhiyun } __attribute__ ((packed)); 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* USB Controller */ 208*4882a593Smuzhiyun struct qe_usb_ctlr { 209*4882a593Smuzhiyun u8 usb_usmod; 210*4882a593Smuzhiyun u8 usb_usadr; 211*4882a593Smuzhiyun u8 usb_uscom; 212*4882a593Smuzhiyun u8 res1[1]; 213*4882a593Smuzhiyun __be16 usb_usep[4]; 214*4882a593Smuzhiyun u8 res2[4]; 215*4882a593Smuzhiyun __be16 usb_usber; 216*4882a593Smuzhiyun u8 res3[2]; 217*4882a593Smuzhiyun __be16 usb_usbmr; 218*4882a593Smuzhiyun u8 res4[1]; 219*4882a593Smuzhiyun u8 usb_usbs; 220*4882a593Smuzhiyun __be16 usb_ussft; 221*4882a593Smuzhiyun u8 res5[2]; 222*4882a593Smuzhiyun __be16 usb_usfrn; 223*4882a593Smuzhiyun u8 res6[0x22]; 224*4882a593Smuzhiyun } __attribute__ ((packed)); 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* MCC */ 227*4882a593Smuzhiyun struct qe_mcc { 228*4882a593Smuzhiyun __be32 mcce; /* MCC event register */ 229*4882a593Smuzhiyun __be32 mccm; /* MCC mask register */ 230*4882a593Smuzhiyun __be32 mccf; /* MCC configuration register */ 231*4882a593Smuzhiyun __be32 merl; /* MCC emergency request level register */ 232*4882a593Smuzhiyun u8 res0[0xF0]; 233*4882a593Smuzhiyun } __attribute__ ((packed)); 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* QE UCC Slow */ 236*4882a593Smuzhiyun struct ucc_slow { 237*4882a593Smuzhiyun __be32 gumr_l; /* UCCx general mode register (low) */ 238*4882a593Smuzhiyun __be32 gumr_h; /* UCCx general mode register (high) */ 239*4882a593Smuzhiyun __be16 upsmr; /* UCCx protocol-specific mode register */ 240*4882a593Smuzhiyun u8 res0[0x2]; 241*4882a593Smuzhiyun __be16 utodr; /* UCCx transmit on demand register */ 242*4882a593Smuzhiyun __be16 udsr; /* UCCx data synchronization register */ 243*4882a593Smuzhiyun __be16 ucce; /* UCCx event register */ 244*4882a593Smuzhiyun u8 res1[0x2]; 245*4882a593Smuzhiyun __be16 uccm; /* UCCx mask register */ 246*4882a593Smuzhiyun u8 res2[0x1]; 247*4882a593Smuzhiyun u8 uccs; /* UCCx status register */ 248*4882a593Smuzhiyun u8 res3[0x24]; 249*4882a593Smuzhiyun __be16 utpt; 250*4882a593Smuzhiyun u8 res4[0x52]; 251*4882a593Smuzhiyun u8 guemr; /* UCC general extended mode register */ 252*4882a593Smuzhiyun } __attribute__ ((packed)); 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* QE UCC Fast */ 255*4882a593Smuzhiyun struct ucc_fast { 256*4882a593Smuzhiyun __be32 gumr; /* UCCx general mode register */ 257*4882a593Smuzhiyun __be32 upsmr; /* UCCx protocol-specific mode register */ 258*4882a593Smuzhiyun __be16 utodr; /* UCCx transmit on demand register */ 259*4882a593Smuzhiyun u8 res0[0x2]; 260*4882a593Smuzhiyun __be16 udsr; /* UCCx data synchronization register */ 261*4882a593Smuzhiyun u8 res1[0x2]; 262*4882a593Smuzhiyun __be32 ucce; /* UCCx event register */ 263*4882a593Smuzhiyun __be32 uccm; /* UCCx mask register */ 264*4882a593Smuzhiyun u8 uccs; /* UCCx status register */ 265*4882a593Smuzhiyun u8 res2[0x7]; 266*4882a593Smuzhiyun __be32 urfb; /* UCC receive FIFO base */ 267*4882a593Smuzhiyun __be16 urfs; /* UCC receive FIFO size */ 268*4882a593Smuzhiyun u8 res3[0x2]; 269*4882a593Smuzhiyun __be16 urfet; /* UCC receive FIFO emergency threshold */ 270*4882a593Smuzhiyun __be16 urfset; /* UCC receive FIFO special emergency 271*4882a593Smuzhiyun threshold */ 272*4882a593Smuzhiyun __be32 utfb; /* UCC transmit FIFO base */ 273*4882a593Smuzhiyun __be16 utfs; /* UCC transmit FIFO size */ 274*4882a593Smuzhiyun u8 res4[0x2]; 275*4882a593Smuzhiyun __be16 utfet; /* UCC transmit FIFO emergency threshold */ 276*4882a593Smuzhiyun u8 res5[0x2]; 277*4882a593Smuzhiyun __be16 utftt; /* UCC transmit FIFO transmit threshold */ 278*4882a593Smuzhiyun u8 res6[0x2]; 279*4882a593Smuzhiyun __be16 utpt; /* UCC transmit polling timer */ 280*4882a593Smuzhiyun u8 res7[0x2]; 281*4882a593Smuzhiyun __be32 urtry; /* UCC retry counter register */ 282*4882a593Smuzhiyun u8 res8[0x4C]; 283*4882a593Smuzhiyun u8 guemr; /* UCC general extended mode register */ 284*4882a593Smuzhiyun } __attribute__ ((packed)); 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun struct ucc { 287*4882a593Smuzhiyun union { 288*4882a593Smuzhiyun struct ucc_slow slow; 289*4882a593Smuzhiyun struct ucc_fast fast; 290*4882a593Smuzhiyun u8 res[0x200]; /* UCC blocks are 512 bytes each */ 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun } __attribute__ ((packed)); 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* MultiPHY UTOPIA POS Controllers (UPC) */ 295*4882a593Smuzhiyun struct upc { 296*4882a593Smuzhiyun __be32 upgcr; /* UTOPIA/POS general configuration register */ 297*4882a593Smuzhiyun __be32 uplpa; /* UTOPIA/POS last PHY address */ 298*4882a593Smuzhiyun __be32 uphec; /* ATM HEC register */ 299*4882a593Smuzhiyun __be32 upuc; /* UTOPIA/POS UCC configuration */ 300*4882a593Smuzhiyun __be32 updc1; /* UTOPIA/POS device 1 configuration */ 301*4882a593Smuzhiyun __be32 updc2; /* UTOPIA/POS device 2 configuration */ 302*4882a593Smuzhiyun __be32 updc3; /* UTOPIA/POS device 3 configuration */ 303*4882a593Smuzhiyun __be32 updc4; /* UTOPIA/POS device 4 configuration */ 304*4882a593Smuzhiyun __be32 upstpa; /* UTOPIA/POS STPA threshold */ 305*4882a593Smuzhiyun u8 res0[0xC]; 306*4882a593Smuzhiyun __be32 updrs1_h; /* UTOPIA/POS device 1 rate select */ 307*4882a593Smuzhiyun __be32 updrs1_l; /* UTOPIA/POS device 1 rate select */ 308*4882a593Smuzhiyun __be32 updrs2_h; /* UTOPIA/POS device 2 rate select */ 309*4882a593Smuzhiyun __be32 updrs2_l; /* UTOPIA/POS device 2 rate select */ 310*4882a593Smuzhiyun __be32 updrs3_h; /* UTOPIA/POS device 3 rate select */ 311*4882a593Smuzhiyun __be32 updrs3_l; /* UTOPIA/POS device 3 rate select */ 312*4882a593Smuzhiyun __be32 updrs4_h; /* UTOPIA/POS device 4 rate select */ 313*4882a593Smuzhiyun __be32 updrs4_l; /* UTOPIA/POS device 4 rate select */ 314*4882a593Smuzhiyun __be32 updrp1; /* UTOPIA/POS device 1 receive priority low */ 315*4882a593Smuzhiyun __be32 updrp2; /* UTOPIA/POS device 2 receive priority low */ 316*4882a593Smuzhiyun __be32 updrp3; /* UTOPIA/POS device 3 receive priority low */ 317*4882a593Smuzhiyun __be32 updrp4; /* UTOPIA/POS device 4 receive priority low */ 318*4882a593Smuzhiyun __be32 upde1; /* UTOPIA/POS device 1 event */ 319*4882a593Smuzhiyun __be32 upde2; /* UTOPIA/POS device 2 event */ 320*4882a593Smuzhiyun __be32 upde3; /* UTOPIA/POS device 3 event */ 321*4882a593Smuzhiyun __be32 upde4; /* UTOPIA/POS device 4 event */ 322*4882a593Smuzhiyun __be16 uprp1; 323*4882a593Smuzhiyun __be16 uprp2; 324*4882a593Smuzhiyun __be16 uprp3; 325*4882a593Smuzhiyun __be16 uprp4; 326*4882a593Smuzhiyun u8 res1[0x8]; 327*4882a593Smuzhiyun __be16 uptirr1_0; /* Device 1 transmit internal rate 0 */ 328*4882a593Smuzhiyun __be16 uptirr1_1; /* Device 1 transmit internal rate 1 */ 329*4882a593Smuzhiyun __be16 uptirr1_2; /* Device 1 transmit internal rate 2 */ 330*4882a593Smuzhiyun __be16 uptirr1_3; /* Device 1 transmit internal rate 3 */ 331*4882a593Smuzhiyun __be16 uptirr2_0; /* Device 2 transmit internal rate 0 */ 332*4882a593Smuzhiyun __be16 uptirr2_1; /* Device 2 transmit internal rate 1 */ 333*4882a593Smuzhiyun __be16 uptirr2_2; /* Device 2 transmit internal rate 2 */ 334*4882a593Smuzhiyun __be16 uptirr2_3; /* Device 2 transmit internal rate 3 */ 335*4882a593Smuzhiyun __be16 uptirr3_0; /* Device 3 transmit internal rate 0 */ 336*4882a593Smuzhiyun __be16 uptirr3_1; /* Device 3 transmit internal rate 1 */ 337*4882a593Smuzhiyun __be16 uptirr3_2; /* Device 3 transmit internal rate 2 */ 338*4882a593Smuzhiyun __be16 uptirr3_3; /* Device 3 transmit internal rate 3 */ 339*4882a593Smuzhiyun __be16 uptirr4_0; /* Device 4 transmit internal rate 0 */ 340*4882a593Smuzhiyun __be16 uptirr4_1; /* Device 4 transmit internal rate 1 */ 341*4882a593Smuzhiyun __be16 uptirr4_2; /* Device 4 transmit internal rate 2 */ 342*4882a593Smuzhiyun __be16 uptirr4_3; /* Device 4 transmit internal rate 3 */ 343*4882a593Smuzhiyun __be32 uper1; /* Device 1 port enable register */ 344*4882a593Smuzhiyun __be32 uper2; /* Device 2 port enable register */ 345*4882a593Smuzhiyun __be32 uper3; /* Device 3 port enable register */ 346*4882a593Smuzhiyun __be32 uper4; /* Device 4 port enable register */ 347*4882a593Smuzhiyun u8 res2[0x150]; 348*4882a593Smuzhiyun } __attribute__ ((packed)); 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun /* SDMA */ 351*4882a593Smuzhiyun struct sdma { 352*4882a593Smuzhiyun __be32 sdsr; /* Serial DMA status register */ 353*4882a593Smuzhiyun __be32 sdmr; /* Serial DMA mode register */ 354*4882a593Smuzhiyun __be32 sdtr1; /* SDMA system bus threshold register */ 355*4882a593Smuzhiyun __be32 sdtr2; /* SDMA secondary bus threshold register */ 356*4882a593Smuzhiyun __be32 sdhy1; /* SDMA system bus hysteresis register */ 357*4882a593Smuzhiyun __be32 sdhy2; /* SDMA secondary bus hysteresis register */ 358*4882a593Smuzhiyun __be32 sdta1; /* SDMA system bus address register */ 359*4882a593Smuzhiyun __be32 sdta2; /* SDMA secondary bus address register */ 360*4882a593Smuzhiyun __be32 sdtm1; /* SDMA system bus MSNUM register */ 361*4882a593Smuzhiyun __be32 sdtm2; /* SDMA secondary bus MSNUM register */ 362*4882a593Smuzhiyun u8 res0[0x10]; 363*4882a593Smuzhiyun __be32 sdaqr; /* SDMA address bus qualify register */ 364*4882a593Smuzhiyun __be32 sdaqmr; /* SDMA address bus qualify mask register */ 365*4882a593Smuzhiyun u8 res1[0x4]; 366*4882a593Smuzhiyun __be32 sdebcr; /* SDMA CAM entries base register */ 367*4882a593Smuzhiyun u8 res2[0x38]; 368*4882a593Smuzhiyun } __attribute__ ((packed)); 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* Debug Space */ 371*4882a593Smuzhiyun struct dbg { 372*4882a593Smuzhiyun __be32 bpdcr; /* Breakpoint debug command register */ 373*4882a593Smuzhiyun __be32 bpdsr; /* Breakpoint debug status register */ 374*4882a593Smuzhiyun __be32 bpdmr; /* Breakpoint debug mask register */ 375*4882a593Smuzhiyun __be32 bprmrr0; /* Breakpoint request mode risc register 0 */ 376*4882a593Smuzhiyun __be32 bprmrr1; /* Breakpoint request mode risc register 1 */ 377*4882a593Smuzhiyun u8 res0[0x8]; 378*4882a593Smuzhiyun __be32 bprmtr0; /* Breakpoint request mode trb register 0 */ 379*4882a593Smuzhiyun __be32 bprmtr1; /* Breakpoint request mode trb register 1 */ 380*4882a593Smuzhiyun u8 res1[0x8]; 381*4882a593Smuzhiyun __be32 bprmir; /* Breakpoint request mode immediate register */ 382*4882a593Smuzhiyun __be32 bprmsr; /* Breakpoint request mode serial register */ 383*4882a593Smuzhiyun __be32 bpemr; /* Breakpoint exit mode register */ 384*4882a593Smuzhiyun u8 res2[0x48]; 385*4882a593Smuzhiyun } __attribute__ ((packed)); 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* 388*4882a593Smuzhiyun * RISC Special Registers (Trap and Breakpoint). These are described in 389*4882a593Smuzhiyun * the QE Developer's Handbook. 390*4882a593Smuzhiyun */ 391*4882a593Smuzhiyun struct rsp { 392*4882a593Smuzhiyun __be32 tibcr[16]; /* Trap/instruction breakpoint control regs */ 393*4882a593Smuzhiyun u8 res0[64]; 394*4882a593Smuzhiyun __be32 ibcr0; 395*4882a593Smuzhiyun __be32 ibs0; 396*4882a593Smuzhiyun __be32 ibcnr0; 397*4882a593Smuzhiyun u8 res1[4]; 398*4882a593Smuzhiyun __be32 ibcr1; 399*4882a593Smuzhiyun __be32 ibs1; 400*4882a593Smuzhiyun __be32 ibcnr1; 401*4882a593Smuzhiyun __be32 npcr; 402*4882a593Smuzhiyun __be32 dbcr; 403*4882a593Smuzhiyun __be32 dbar; 404*4882a593Smuzhiyun __be32 dbamr; 405*4882a593Smuzhiyun __be32 dbsr; 406*4882a593Smuzhiyun __be32 dbcnr; 407*4882a593Smuzhiyun u8 res2[12]; 408*4882a593Smuzhiyun __be32 dbdr_h; 409*4882a593Smuzhiyun __be32 dbdr_l; 410*4882a593Smuzhiyun __be32 dbdmr_h; 411*4882a593Smuzhiyun __be32 dbdmr_l; 412*4882a593Smuzhiyun __be32 bsr; 413*4882a593Smuzhiyun __be32 bor; 414*4882a593Smuzhiyun __be32 bior; 415*4882a593Smuzhiyun u8 res3[4]; 416*4882a593Smuzhiyun __be32 iatr[4]; 417*4882a593Smuzhiyun __be32 eccr; /* Exception control configuration register */ 418*4882a593Smuzhiyun __be32 eicr; 419*4882a593Smuzhiyun u8 res4[0x100-0xf8]; 420*4882a593Smuzhiyun } __attribute__ ((packed)); 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun struct qe_immap { 423*4882a593Smuzhiyun struct qe_iram iram; /* I-RAM */ 424*4882a593Smuzhiyun struct qe_ic_regs ic; /* Interrupt Controller */ 425*4882a593Smuzhiyun struct cp_qe cp; /* Communications Processor */ 426*4882a593Smuzhiyun struct qe_mux qmx; /* QE Multiplexer */ 427*4882a593Smuzhiyun struct qe_timers qet; /* QE Timers */ 428*4882a593Smuzhiyun struct spi spi[0x2]; /* spi */ 429*4882a593Smuzhiyun struct qe_mcc mcc; /* mcc */ 430*4882a593Smuzhiyun struct qe_brg brg; /* brg */ 431*4882a593Smuzhiyun struct qe_usb_ctlr usb; /* USB */ 432*4882a593Smuzhiyun struct si1 si1; /* SI */ 433*4882a593Smuzhiyun u8 res11[0x800]; 434*4882a593Smuzhiyun struct sir sir; /* SI Routing Tables */ 435*4882a593Smuzhiyun struct ucc ucc1; /* ucc1 */ 436*4882a593Smuzhiyun struct ucc ucc3; /* ucc3 */ 437*4882a593Smuzhiyun struct ucc ucc5; /* ucc5 */ 438*4882a593Smuzhiyun struct ucc ucc7; /* ucc7 */ 439*4882a593Smuzhiyun u8 res12[0x600]; 440*4882a593Smuzhiyun struct upc upc1; /* MultiPHY UTOPIA POS Ctrlr 1*/ 441*4882a593Smuzhiyun struct ucc ucc2; /* ucc2 */ 442*4882a593Smuzhiyun struct ucc ucc4; /* ucc4 */ 443*4882a593Smuzhiyun struct ucc ucc6; /* ucc6 */ 444*4882a593Smuzhiyun struct ucc ucc8; /* ucc8 */ 445*4882a593Smuzhiyun u8 res13[0x600]; 446*4882a593Smuzhiyun struct upc upc2; /* MultiPHY UTOPIA POS Ctrlr 2*/ 447*4882a593Smuzhiyun struct sdma sdma; /* SDMA */ 448*4882a593Smuzhiyun struct dbg dbg; /* 0x104080 - 0x1040FF 449*4882a593Smuzhiyun Debug Space */ 450*4882a593Smuzhiyun struct rsp rsp[0x2]; /* 0x104100 - 0x1042FF 451*4882a593Smuzhiyun RISC Special Registers 452*4882a593Smuzhiyun (Trap and Breakpoint) */ 453*4882a593Smuzhiyun u8 res14[0x300]; /* 0x104300 - 0x1045FF */ 454*4882a593Smuzhiyun u8 res15[0x3A00]; /* 0x104600 - 0x107FFF */ 455*4882a593Smuzhiyun u8 res16[0x8000]; /* 0x108000 - 0x110000 */ 456*4882a593Smuzhiyun u8 muram[0xC000]; /* 0x110000 - 0x11C000 457*4882a593Smuzhiyun Multi-user RAM */ 458*4882a593Smuzhiyun u8 res17[0x24000]; /* 0x11C000 - 0x140000 */ 459*4882a593Smuzhiyun u8 res18[0xC0000]; /* 0x140000 - 0x200000 */ 460*4882a593Smuzhiyun } __attribute__ ((packed)); 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun extern struct qe_immap __iomem *qe_immr; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #endif /* __KERNEL__ */ 465*4882a593Smuzhiyun #endif /* _ASM_POWERPC_IMMAP_QE_H */ 466