1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef __CPM_H 3*4882a593Smuzhiyun #define __CPM_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #include <linux/compiler.h> 6*4882a593Smuzhiyun #include <linux/types.h> 7*4882a593Smuzhiyun #include <linux/errno.h> 8*4882a593Smuzhiyun #include <linux/of.h> 9*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* 12*4882a593Smuzhiyun * SPI Parameter RAM common to QE and CPM. 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun struct spi_pram { 15*4882a593Smuzhiyun __be16 rbase; /* Rx Buffer descriptor base address */ 16*4882a593Smuzhiyun __be16 tbase; /* Tx Buffer descriptor base address */ 17*4882a593Smuzhiyun u8 rfcr; /* Rx function code */ 18*4882a593Smuzhiyun u8 tfcr; /* Tx function code */ 19*4882a593Smuzhiyun __be16 mrblr; /* Max receive buffer length */ 20*4882a593Smuzhiyun __be32 rstate; /* Internal */ 21*4882a593Smuzhiyun __be32 rdp; /* Internal */ 22*4882a593Smuzhiyun __be16 rbptr; /* Internal */ 23*4882a593Smuzhiyun __be16 rbc; /* Internal */ 24*4882a593Smuzhiyun __be32 rxtmp; /* Internal */ 25*4882a593Smuzhiyun __be32 tstate; /* Internal */ 26*4882a593Smuzhiyun __be32 tdp; /* Internal */ 27*4882a593Smuzhiyun __be16 tbptr; /* Internal */ 28*4882a593Smuzhiyun __be16 tbc; /* Internal */ 29*4882a593Smuzhiyun __be32 txtmp; /* Internal */ 30*4882a593Smuzhiyun __be32 res; /* Tx temp. */ 31*4882a593Smuzhiyun __be16 rpbase; /* Relocation pointer (CPM1 only) */ 32*4882a593Smuzhiyun __be16 res1; /* Reserved */ 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* 36*4882a593Smuzhiyun * USB Controller pram common to QE and CPM. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun struct usb_ctlr { 39*4882a593Smuzhiyun u8 usb_usmod; 40*4882a593Smuzhiyun u8 usb_usadr; 41*4882a593Smuzhiyun u8 usb_uscom; 42*4882a593Smuzhiyun u8 res1[1]; 43*4882a593Smuzhiyun __be16 usb_usep[4]; 44*4882a593Smuzhiyun u8 res2[4]; 45*4882a593Smuzhiyun __be16 usb_usber; 46*4882a593Smuzhiyun u8 res3[2]; 47*4882a593Smuzhiyun __be16 usb_usbmr; 48*4882a593Smuzhiyun u8 res4[1]; 49*4882a593Smuzhiyun u8 usb_usbs; 50*4882a593Smuzhiyun /* Fields down below are QE-only */ 51*4882a593Smuzhiyun __be16 usb_ussft; 52*4882a593Smuzhiyun u8 res5[2]; 53*4882a593Smuzhiyun __be16 usb_usfrn; 54*4882a593Smuzhiyun u8 res6[0x22]; 55*4882a593Smuzhiyun } __attribute__ ((packed)); 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * Function code bits, usually generic to devices. 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun #ifdef CONFIG_CPM1 61*4882a593Smuzhiyun #define CPMFCR_GBL ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 62*4882a593Smuzhiyun #define CPMFCR_TC2 ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 63*4882a593Smuzhiyun #define CPMFCR_DTB ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 64*4882a593Smuzhiyun #define CPMFCR_BDB ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 65*4882a593Smuzhiyun #else 66*4882a593Smuzhiyun #define CPMFCR_GBL ((u_char)0x20) /* Set memory snooping */ 67*4882a593Smuzhiyun #define CPMFCR_TC2 ((u_char)0x04) /* Transfer code 2 value */ 68*4882a593Smuzhiyun #define CPMFCR_DTB ((u_char)0x02) /* Use local bus for data when set */ 69*4882a593Smuzhiyun #define CPMFCR_BDB ((u_char)0x01) /* Use local bus for BD when set */ 70*4882a593Smuzhiyun #endif 71*4882a593Smuzhiyun #define CPMFCR_EB ((u_char)0x10) /* Set big endian byte order */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Opcodes common to CPM1 and CPM2 74*4882a593Smuzhiyun */ 75*4882a593Smuzhiyun #define CPM_CR_INIT_TRX ((ushort)0x0000) 76*4882a593Smuzhiyun #define CPM_CR_INIT_RX ((ushort)0x0001) 77*4882a593Smuzhiyun #define CPM_CR_INIT_TX ((ushort)0x0002) 78*4882a593Smuzhiyun #define CPM_CR_HUNT_MODE ((ushort)0x0003) 79*4882a593Smuzhiyun #define CPM_CR_STOP_TX ((ushort)0x0004) 80*4882a593Smuzhiyun #define CPM_CR_GRA_STOP_TX ((ushort)0x0005) 81*4882a593Smuzhiyun #define CPM_CR_RESTART_TX ((ushort)0x0006) 82*4882a593Smuzhiyun #define CPM_CR_CLOSE_RX_BD ((ushort)0x0007) 83*4882a593Smuzhiyun #define CPM_CR_SET_GADDR ((ushort)0x0008) 84*4882a593Smuzhiyun #define CPM_CR_SET_TIMER ((ushort)0x0008) 85*4882a593Smuzhiyun #define CPM_CR_STOP_IDMA ((ushort)0x000b) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* Buffer descriptors used by many of the CPM protocols. */ 88*4882a593Smuzhiyun typedef struct cpm_buf_desc { 89*4882a593Smuzhiyun ushort cbd_sc; /* Status and Control */ 90*4882a593Smuzhiyun ushort cbd_datlen; /* Data length in buffer */ 91*4882a593Smuzhiyun uint cbd_bufaddr; /* Buffer address in host memory */ 92*4882a593Smuzhiyun } cbd_t; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* Buffer descriptor control/status used by serial 95*4882a593Smuzhiyun */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define BD_SC_EMPTY (0x8000) /* Receive is empty */ 98*4882a593Smuzhiyun #define BD_SC_READY (0x8000) /* Transmit is ready */ 99*4882a593Smuzhiyun #define BD_SC_WRAP (0x2000) /* Last buffer descriptor */ 100*4882a593Smuzhiyun #define BD_SC_INTRPT (0x1000) /* Interrupt on change */ 101*4882a593Smuzhiyun #define BD_SC_LAST (0x0800) /* Last buffer in frame */ 102*4882a593Smuzhiyun #define BD_SC_TC (0x0400) /* Transmit CRC */ 103*4882a593Smuzhiyun #define BD_SC_CM (0x0200) /* Continuous mode */ 104*4882a593Smuzhiyun #define BD_SC_ID (0x0100) /* Rec'd too many idles */ 105*4882a593Smuzhiyun #define BD_SC_P (0x0100) /* xmt preamble */ 106*4882a593Smuzhiyun #define BD_SC_BR (0x0020) /* Break received */ 107*4882a593Smuzhiyun #define BD_SC_FR (0x0010) /* Framing error */ 108*4882a593Smuzhiyun #define BD_SC_PR (0x0008) /* Parity error */ 109*4882a593Smuzhiyun #define BD_SC_NAK (0x0004) /* NAK - did not respond */ 110*4882a593Smuzhiyun #define BD_SC_OV (0x0002) /* Overrun */ 111*4882a593Smuzhiyun #define BD_SC_UN (0x0002) /* Underrun */ 112*4882a593Smuzhiyun #define BD_SC_CD (0x0001) /* */ 113*4882a593Smuzhiyun #define BD_SC_CL (0x0001) /* Collision */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet receive. 116*4882a593Smuzhiyun * Common to SCC and FCC. 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define BD_ENET_RX_EMPTY (0x8000) 119*4882a593Smuzhiyun #define BD_ENET_RX_WRAP (0x2000) 120*4882a593Smuzhiyun #define BD_ENET_RX_INTR (0x1000) 121*4882a593Smuzhiyun #define BD_ENET_RX_LAST (0x0800) 122*4882a593Smuzhiyun #define BD_ENET_RX_FIRST (0x0400) 123*4882a593Smuzhiyun #define BD_ENET_RX_MISS (0x0100) 124*4882a593Smuzhiyun #define BD_ENET_RX_BC (0x0080) /* FCC Only */ 125*4882a593Smuzhiyun #define BD_ENET_RX_MC (0x0040) /* FCC Only */ 126*4882a593Smuzhiyun #define BD_ENET_RX_LG (0x0020) 127*4882a593Smuzhiyun #define BD_ENET_RX_NO (0x0010) 128*4882a593Smuzhiyun #define BD_ENET_RX_SH (0x0008) 129*4882a593Smuzhiyun #define BD_ENET_RX_CR (0x0004) 130*4882a593Smuzhiyun #define BD_ENET_RX_OV (0x0002) 131*4882a593Smuzhiyun #define BD_ENET_RX_CL (0x0001) 132*4882a593Smuzhiyun #define BD_ENET_RX_STATS (0x01ff) /* All status bits */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet transmit. 135*4882a593Smuzhiyun * Common to SCC and FCC. 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define BD_ENET_TX_READY (0x8000) 138*4882a593Smuzhiyun #define BD_ENET_TX_PAD (0x4000) 139*4882a593Smuzhiyun #define BD_ENET_TX_WRAP (0x2000) 140*4882a593Smuzhiyun #define BD_ENET_TX_INTR (0x1000) 141*4882a593Smuzhiyun #define BD_ENET_TX_LAST (0x0800) 142*4882a593Smuzhiyun #define BD_ENET_TX_TC (0x0400) 143*4882a593Smuzhiyun #define BD_ENET_TX_DEF (0x0200) 144*4882a593Smuzhiyun #define BD_ENET_TX_HB (0x0100) 145*4882a593Smuzhiyun #define BD_ENET_TX_LC (0x0080) 146*4882a593Smuzhiyun #define BD_ENET_TX_RL (0x0040) 147*4882a593Smuzhiyun #define BD_ENET_TX_RCMASK (0x003c) 148*4882a593Smuzhiyun #define BD_ENET_TX_UN (0x0002) 149*4882a593Smuzhiyun #define BD_ENET_TX_CSL (0x0001) 150*4882a593Smuzhiyun #define BD_ENET_TX_STATS (0x03ff) /* All status bits */ 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* Buffer descriptor control/status used by Transparent mode SCC. 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #define BD_SCC_TX_LAST (0x0800) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* Buffer descriptor control/status used by I2C. 157*4882a593Smuzhiyun */ 158*4882a593Smuzhiyun #define BD_I2C_START (0x0400) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #ifdef CONFIG_CPM 161*4882a593Smuzhiyun int cpm_command(u32 command, u8 opcode); 162*4882a593Smuzhiyun #else cpm_command(u32 command,u8 opcode)163*4882a593Smuzhiyunstatic inline int cpm_command(u32 command, u8 opcode) 164*4882a593Smuzhiyun { 165*4882a593Smuzhiyun return -ENOSYS; 166*4882a593Smuzhiyun } 167*4882a593Smuzhiyun #endif /* CONFIG_CPM */ 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun int cpm2_gpiochip_add32(struct device *dev); 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #endif 172