1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * arch/arm/mach-at91/include/mach/at91sam9_sdramc.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2007 Andrew Victor 6*4882a593Smuzhiyun * Copyright (C) 2007 Atmel Corporation. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SDRAM Controllers (SDRAMC) - System peripherals registers. 9*4882a593Smuzhiyun * Based on AT91SAM9261 datasheet revision D. 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef AT91SAM9_SDRAMC_H 13*4882a593Smuzhiyun #define AT91SAM9_SDRAMC_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* SDRAM Controller (SDRAMC) registers */ 16*4882a593Smuzhiyun #define AT91_SDRAMC_MR 0x00 /* SDRAM Controller Mode Register */ 17*4882a593Smuzhiyun #define AT91_SDRAMC_MODE (0xf << 0) /* Command Mode */ 18*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_NORMAL 0 19*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_NOP 1 20*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_PRECHARGE 2 21*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_LMR 3 22*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_REFRESH 4 23*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_EXT_LMR 5 24*4882a593Smuzhiyun #define AT91_SDRAMC_MODE_DEEP 6 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define AT91_SDRAMC_TR 0x04 /* SDRAM Controller Refresh Timer Register */ 27*4882a593Smuzhiyun #define AT91_SDRAMC_COUNT (0xfff << 0) /* Refresh Timer Counter */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define AT91_SDRAMC_CR 0x08 /* SDRAM Controller Configuration Register */ 30*4882a593Smuzhiyun #define AT91_SDRAMC_NC (3 << 0) /* Number of Column Bits */ 31*4882a593Smuzhiyun #define AT91_SDRAMC_NC_8 (0 << 0) 32*4882a593Smuzhiyun #define AT91_SDRAMC_NC_9 (1 << 0) 33*4882a593Smuzhiyun #define AT91_SDRAMC_NC_10 (2 << 0) 34*4882a593Smuzhiyun #define AT91_SDRAMC_NC_11 (3 << 0) 35*4882a593Smuzhiyun #define AT91_SDRAMC_NR (3 << 2) /* Number of Row Bits */ 36*4882a593Smuzhiyun #define AT91_SDRAMC_NR_11 (0 << 2) 37*4882a593Smuzhiyun #define AT91_SDRAMC_NR_12 (1 << 2) 38*4882a593Smuzhiyun #define AT91_SDRAMC_NR_13 (2 << 2) 39*4882a593Smuzhiyun #define AT91_SDRAMC_NB (1 << 4) /* Number of Banks */ 40*4882a593Smuzhiyun #define AT91_SDRAMC_NB_2 (0 << 4) 41*4882a593Smuzhiyun #define AT91_SDRAMC_NB_4 (1 << 4) 42*4882a593Smuzhiyun #define AT91_SDRAMC_CAS (3 << 5) /* CAS Latency */ 43*4882a593Smuzhiyun #define AT91_SDRAMC_CAS_1 (1 << 5) 44*4882a593Smuzhiyun #define AT91_SDRAMC_CAS_2 (2 << 5) 45*4882a593Smuzhiyun #define AT91_SDRAMC_CAS_3 (3 << 5) 46*4882a593Smuzhiyun #define AT91_SDRAMC_DBW (1 << 7) /* Data Bus Width */ 47*4882a593Smuzhiyun #define AT91_SDRAMC_DBW_32 (0 << 7) 48*4882a593Smuzhiyun #define AT91_SDRAMC_DBW_16 (1 << 7) 49*4882a593Smuzhiyun #define AT91_SDRAMC_TWR (0xf << 8) /* Write Recovery Delay */ 50*4882a593Smuzhiyun #define AT91_SDRAMC_TRC (0xf << 12) /* Row Cycle Delay */ 51*4882a593Smuzhiyun #define AT91_SDRAMC_TRP (0xf << 16) /* Row Precharge Delay */ 52*4882a593Smuzhiyun #define AT91_SDRAMC_TRCD (0xf << 20) /* Row to Column Delay */ 53*4882a593Smuzhiyun #define AT91_SDRAMC_TRAS (0xf << 24) /* Active to Precharge Delay */ 54*4882a593Smuzhiyun #define AT91_SDRAMC_TXSR (0xf << 28) /* Exit Self Refresh to Active Delay */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define AT91_SDRAMC_LPR 0x10 /* SDRAM Controller Low Power Register */ 57*4882a593Smuzhiyun #define AT91_SDRAMC_LPCB (3 << 0) /* Low-power Configurations */ 58*4882a593Smuzhiyun #define AT91_SDRAMC_LPCB_DISABLE 0 59*4882a593Smuzhiyun #define AT91_SDRAMC_LPCB_SELF_REFRESH 1 60*4882a593Smuzhiyun #define AT91_SDRAMC_LPCB_POWER_DOWN 2 61*4882a593Smuzhiyun #define AT91_SDRAMC_LPCB_DEEP_POWER_DOWN 3 62*4882a593Smuzhiyun #define AT91_SDRAMC_PASR (7 << 4) /* Partial Array Self Refresh */ 63*4882a593Smuzhiyun #define AT91_SDRAMC_TCSR (3 << 8) /* Temperature Compensated Self Refresh */ 64*4882a593Smuzhiyun #define AT91_SDRAMC_DS (3 << 10) /* Drive Strength */ 65*4882a593Smuzhiyun #define AT91_SDRAMC_TIMEOUT (3 << 12) /* Time to define when Low Power Mode is enabled */ 66*4882a593Smuzhiyun #define AT91_SDRAMC_TIMEOUT_0_CLK_CYCLES (0 << 12) 67*4882a593Smuzhiyun #define AT91_SDRAMC_TIMEOUT_64_CLK_CYCLES (1 << 12) 68*4882a593Smuzhiyun #define AT91_SDRAMC_TIMEOUT_128_CLK_CYCLES (2 << 12) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define AT91_SDRAMC_IER 0x14 /* SDRAM Controller Interrupt Enable Register */ 71*4882a593Smuzhiyun #define AT91_SDRAMC_IDR 0x18 /* SDRAM Controller Interrupt Disable Register */ 72*4882a593Smuzhiyun #define AT91_SDRAMC_IMR 0x1C /* SDRAM Controller Interrupt Mask Register */ 73*4882a593Smuzhiyun #define AT91_SDRAMC_ISR 0x20 /* SDRAM Controller Interrupt Status Register */ 74*4882a593Smuzhiyun #define AT91_SDRAMC_RES (1 << 0) /* Refresh Error Status */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define AT91_SDRAMC_MDR 0x24 /* SDRAM Memory Device Register */ 77*4882a593Smuzhiyun #define AT91_SDRAMC_MD (3 << 0) /* Memory Device Type */ 78*4882a593Smuzhiyun #define AT91_SDRAMC_MD_SDRAM 0 79*4882a593Smuzhiyun #define AT91_SDRAMC_MD_LOW_POWER_SDRAM 1 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #endif 82