1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2014-2020 Intel Corporation. All rights reserved. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #ifndef OPA_PORT_INFO_H 7*4882a593Smuzhiyun #define OPA_PORT_INFO_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #include <rdma/opa_smi.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define OPA_PORT_LINK_MODE_NOP 0 /* No change */ 12*4882a593Smuzhiyun #define OPA_PORT_LINK_MODE_OPA 4 /* Port mode is OPA */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define OPA_PORT_PACKET_FORMAT_NOP 0 /* No change */ 15*4882a593Smuzhiyun #define OPA_PORT_PACKET_FORMAT_8B 1 /* Format 8B */ 16*4882a593Smuzhiyun #define OPA_PORT_PACKET_FORMAT_9B 2 /* Format 9B */ 17*4882a593Smuzhiyun #define OPA_PORT_PACKET_FORMAT_10B 4 /* Format 10B */ 18*4882a593Smuzhiyun #define OPA_PORT_PACKET_FORMAT_16B 8 /* Format 16B */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define OPA_PORT_LTP_CRC_MODE_NONE 0 /* No change */ 21*4882a593Smuzhiyun #define OPA_PORT_LTP_CRC_MODE_14 1 /* 14-bit LTP CRC mode (optional) */ 22*4882a593Smuzhiyun #define OPA_PORT_LTP_CRC_MODE_16 2 /* 16-bit LTP CRC mode */ 23*4882a593Smuzhiyun #define OPA_PORT_LTP_CRC_MODE_48 4 /* 48-bit LTP CRC mode (optional) */ 24*4882a593Smuzhiyun #define OPA_PORT_LTP_CRC_MODE_PER_LANE 8 /* 12/16-bit per lane LTP CRC mode */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* Link Down / Neighbor Link Down Reason; indicated as follows: */ 27*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_NONE 0 /* No specified reason */ 28*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_0 1 29*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_PKT_LEN 2 30*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_PKT_TOO_LONG 3 31*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_PKT_TOO_SHORT 4 32*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_SLID 5 33*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_DLID 6 34*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_L2 7 35*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_SC 8 36*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_8 9 37*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_MID_TAIL 10 38*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_10 11 39*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_PREEMPT_ERROR 12 40*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_PREEMPT_VL15 13 41*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_VL_MARKER 14 42*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_14 15 43*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_15 16 44*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_HEAD_DIST 17 45*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_TAIL_DIST 18 46*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_CTRL_DIST 19 47*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_CREDIT_ACK 20 48*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER 21 49*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_PREEMPT 22 50*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_BAD_CONTROL_FLIT 23 51*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_EXCEED_MULTICAST_LIMIT 24 52*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_24 25 53*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_25 26 54*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_26 27 55*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_27 28 56*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_28 29 57*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_29 30 58*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_RCV_ERROR_30 31 59*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN 32 60*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_UNKNOWN 33 61*4882a593Smuzhiyun /* 34 -reserved */ 62*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_REBOOT 35 63*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN 36 64*4882a593Smuzhiyun /* 37-38 reserved */ 65*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_FM_BOUNCE 39 66*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_SPEED_POLICY 40 67*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_WIDTH_POLICY 41 68*4882a593Smuzhiyun /* 42-48 reserved */ 69*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_DISCONNECTED 49 70*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED 50 71*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_NOT_INSTALLED 51 72*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_CHASSIS_CONFIG 52 73*4882a593Smuzhiyun /* 53 reserved */ 74*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_END_TO_END_NOT_INSTALLED 54 75*4882a593Smuzhiyun /* 55 reserved */ 76*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_POWER_POLICY 56 77*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_LINKSPEED_POLICY 57 78*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_LINKWIDTH_POLICY 58 79*4882a593Smuzhiyun /* 59 reserved */ 80*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_SWITCH_MGMT 60 81*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_SMA_DISABLED 61 82*4882a593Smuzhiyun /* 62 reserved */ 83*4882a593Smuzhiyun #define OPA_LINKDOWN_REASON_TRANSIENT 63 84*4882a593Smuzhiyun /* 64-255 reserved */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* OPA Link Init reason; indicated as follows: */ 87*4882a593Smuzhiyun /* 3-7; 11-15 reserved; 8-15 cleared on Polling->LinkUp */ 88*4882a593Smuzhiyun #define OPA_LINKINIT_REASON_NOP 0 89*4882a593Smuzhiyun #define OPA_LINKINIT_REASON_LINKUP (1 << 4) 90*4882a593Smuzhiyun #define OPA_LINKINIT_REASON_FLAPPING (2 << 4) 91*4882a593Smuzhiyun #define OPA_LINKINIT_REASON_CLEAR (8 << 4) 92*4882a593Smuzhiyun #define OPA_LINKINIT_OUTSIDE_POLICY (8 << 4) 93*4882a593Smuzhiyun #define OPA_LINKINIT_QUARANTINED (9 << 4) 94*4882a593Smuzhiyun #define OPA_LINKINIT_INSUFIC_CAPABILITY (10 << 4) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define OPA_LINK_SPEED_NOP 0x0000 /* Reserved (1-5 Gbps) */ 97*4882a593Smuzhiyun #define OPA_LINK_SPEED_12_5G 0x0001 /* 12.5 Gbps */ 98*4882a593Smuzhiyun #define OPA_LINK_SPEED_25G 0x0002 /* 25.78125? Gbps (EDR) */ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define OPA_LINK_WIDTH_1X 0x0001 101*4882a593Smuzhiyun #define OPA_LINK_WIDTH_2X 0x0002 102*4882a593Smuzhiyun #define OPA_LINK_WIDTH_3X 0x0004 103*4882a593Smuzhiyun #define OPA_LINK_WIDTH_4X 0x0008 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsEthOnFabricSupported (1 << 13) 106*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsSnoopSupported (1 << 7) 107*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsAsyncSC2VLSupported (1 << 6) 108*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsAddrRangeConfigSupported (1 << 5) 109*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsPassThroughSupported (1 << 4) 110*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsSharedSpaceSupported (1 << 3) 111*4882a593Smuzhiyun /* reserved (1 << 2) */ 112*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsVLMarkerSupported (1 << 1) 113*4882a593Smuzhiyun #define OPA_CAP_MASK3_IsVLrSupported (1 << 0) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun enum { 116*4882a593Smuzhiyun OPA_PORT_PHYS_CONF_DISCONNECTED = 0, 117*4882a593Smuzhiyun OPA_PORT_PHYS_CONF_STANDARD = 1, 118*4882a593Smuzhiyun OPA_PORT_PHYS_CONF_FIXED = 2, 119*4882a593Smuzhiyun OPA_PORT_PHYS_CONF_VARIABLE = 3, 120*4882a593Smuzhiyun OPA_PORT_PHYS_CONF_SI_PHOTO = 4 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun enum port_info_field_masks { 124*4882a593Smuzhiyun /* vl.cap */ 125*4882a593Smuzhiyun OPA_PI_MASK_VL_CAP = 0x1F, 126*4882a593Smuzhiyun /* port_states.ledenable_offlinereason */ 127*4882a593Smuzhiyun OPA_PI_MASK_OFFLINE_REASON = 0x0F, 128*4882a593Smuzhiyun OPA_PI_MASK_LED_ENABLE = 0x40, 129*4882a593Smuzhiyun /* port_states.unsleepstate_downdefstate */ 130*4882a593Smuzhiyun OPA_PI_MASK_UNSLEEP_STATE = 0xF0, 131*4882a593Smuzhiyun OPA_PI_MASK_DOWNDEF_STATE = 0x0F, 132*4882a593Smuzhiyun /* port_states.portphysstate_portstate */ 133*4882a593Smuzhiyun OPA_PI_MASK_PORT_PHYSICAL_STATE = 0xF0, 134*4882a593Smuzhiyun OPA_PI_MASK_PORT_STATE = 0x0F, 135*4882a593Smuzhiyun /* port_phys_conf */ 136*4882a593Smuzhiyun OPA_PI_MASK_PORT_PHYSICAL_CONF = 0x0F, 137*4882a593Smuzhiyun /* collectivemask_multicastmask */ 138*4882a593Smuzhiyun OPA_PI_MASK_COLLECT_MASK = 0x38, 139*4882a593Smuzhiyun OPA_PI_MASK_MULTICAST_MASK = 0x07, 140*4882a593Smuzhiyun /* mkeyprotect_lmc */ 141*4882a593Smuzhiyun OPA_PI_MASK_MKEY_PROT_BIT = 0xC0, 142*4882a593Smuzhiyun OPA_PI_MASK_LMC = 0x0F, 143*4882a593Smuzhiyun /* smsl */ 144*4882a593Smuzhiyun OPA_PI_MASK_SMSL = 0x1F, 145*4882a593Smuzhiyun /* partenforce_filterraw */ 146*4882a593Smuzhiyun /* Filter Raw In/Out bits 1 and 2 were removed */ 147*4882a593Smuzhiyun OPA_PI_MASK_LINKINIT_REASON = 0xF0, 148*4882a593Smuzhiyun OPA_PI_MASK_PARTITION_ENFORCE_IN = 0x08, 149*4882a593Smuzhiyun OPA_PI_MASK_PARTITION_ENFORCE_OUT = 0x04, 150*4882a593Smuzhiyun /* operational_vls */ 151*4882a593Smuzhiyun OPA_PI_MASK_OPERATIONAL_VL = 0x1F, 152*4882a593Smuzhiyun /* sa_qp */ 153*4882a593Smuzhiyun OPA_PI_MASK_SA_QP = 0x00FFFFFF, 154*4882a593Smuzhiyun /* sm_trap_qp */ 155*4882a593Smuzhiyun OPA_PI_MASK_SM_TRAP_QP = 0x00FFFFFF, 156*4882a593Smuzhiyun /* localphy_overrun_errors */ 157*4882a593Smuzhiyun OPA_PI_MASK_LOCAL_PHY_ERRORS = 0xF0, 158*4882a593Smuzhiyun OPA_PI_MASK_OVERRUN_ERRORS = 0x0F, 159*4882a593Smuzhiyun /* clientrereg_subnettimeout */ 160*4882a593Smuzhiyun OPA_PI_MASK_CLIENT_REREGISTER = 0x80, 161*4882a593Smuzhiyun OPA_PI_MASK_SUBNET_TIMEOUT = 0x1F, 162*4882a593Smuzhiyun /* port_link_mode */ 163*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_SUPPORTED = (0x001F << 10), 164*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_ENABLED = (0x001F << 5), 165*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_ACTIVE = (0x001F << 0), 166*4882a593Smuzhiyun /* port_link_crc_mode */ 167*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_CRC_SUPPORTED = 0x0F00, 168*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_CRC_ENABLED = 0x00F0, 169*4882a593Smuzhiyun OPA_PI_MASK_PORT_LINK_CRC_ACTIVE = 0x000F, 170*4882a593Smuzhiyun /* port_mode */ 171*4882a593Smuzhiyun OPA_PI_MASK_PORT_MODE_SECURITY_CHECK = 0x0001, 172*4882a593Smuzhiyun OPA_PI_MASK_PORT_MODE_16B_TRAP_QUERY = 0x0002, 173*4882a593Smuzhiyun OPA_PI_MASK_PORT_MODE_PKEY_CONVERT = 0x0004, 174*4882a593Smuzhiyun OPA_PI_MASK_PORT_MODE_SC2SC_MAPPING = 0x0008, 175*4882a593Smuzhiyun OPA_PI_MASK_PORT_MODE_VL_MARKER = 0x0010, 176*4882a593Smuzhiyun OPA_PI_MASK_PORT_PASS_THROUGH = 0x0020, 177*4882a593Smuzhiyun OPA_PI_MASK_PORT_ACTIVE_OPTOMIZE = 0x0040, 178*4882a593Smuzhiyun /* flit_control.interleave */ 179*4882a593Smuzhiyun OPA_PI_MASK_INTERLEAVE_DIST_SUP = (0x0003 << 12), 180*4882a593Smuzhiyun OPA_PI_MASK_INTERLEAVE_DIST_ENABLE = (0x0003 << 10), 181*4882a593Smuzhiyun OPA_PI_MASK_INTERLEAVE_MAX_NEST_TX = (0x001F << 5), 182*4882a593Smuzhiyun OPA_PI_MASK_INTERLEAVE_MAX_NEST_RX = (0x001F << 0), 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* port_error_action */ 185*4882a593Smuzhiyun OPA_PI_MASK_EX_BUFFER_OVERRUN = 0x80000000, 186*4882a593Smuzhiyun /* 7 bits reserved */ 187*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_ERR_EXCEED_MULTICAST_LIMIT = 0x00800000, 188*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_CONTROL_FLIT = 0x00400000, 189*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_PREEMPT = 0x00200000, 190*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_UNSUPPORTED_VL_MARKER = 0x00100000, 191*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_CRDT_ACK = 0x00080000, 192*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_CTRL_DIST = 0x00040000, 193*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_TAIL_DIST = 0x00020000, 194*4882a593Smuzhiyun OPA_PI_MASK_FM_CFG_BAD_HEAD_DIST = 0x00010000, 195*4882a593Smuzhiyun /* 2 bits reserved */ 196*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_VL_MARKER = 0x00002000, 197*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_PREEMPT_VL15 = 0x00001000, 198*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_PREEMPT_ERROR = 0x00000800, 199*4882a593Smuzhiyun /* 1 bit reserved */ 200*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_MidTail = 0x00000200, 201*4882a593Smuzhiyun /* 1 bit reserved */ 202*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_SC = 0x00000080, 203*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_L2 = 0x00000040, 204*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_DLID = 0x00000020, 205*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_SLID = 0x00000010, 206*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_PKTLEN_TOOSHORT = 0x00000008, 207*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_PKTLEN_TOOLONG = 0x00000004, 208*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_PKTLEN = 0x00000002, 209*4882a593Smuzhiyun OPA_PI_MASK_PORT_RCV_BAD_LT = 0x00000001, 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* pass_through.res_drctl */ 212*4882a593Smuzhiyun OPA_PI_MASK_PASS_THROUGH_DR_CONTROL = 0x01, 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* buffer_units */ 215*4882a593Smuzhiyun OPA_PI_MASK_BUF_UNIT_VL15_INIT = (0x00000FFF << 11), 216*4882a593Smuzhiyun OPA_PI_MASK_BUF_UNIT_VL15_CREDIT_RATE = (0x0000001F << 6), 217*4882a593Smuzhiyun OPA_PI_MASK_BUF_UNIT_CREDIT_ACK = (0x00000003 << 3), 218*4882a593Smuzhiyun OPA_PI_MASK_BUF_UNIT_BUF_ALLOC = (0x00000003 << 0), 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* neigh_mtu.pvlx_to_mtu */ 221*4882a593Smuzhiyun OPA_PI_MASK_NEIGH_MTU_PVL0 = 0xF0, 222*4882a593Smuzhiyun OPA_PI_MASK_NEIGH_MTU_PVL1 = 0x0F, 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* neigh_mtu.vlstall_hoq_life */ 225*4882a593Smuzhiyun OPA_PI_MASK_VL_STALL = (0x03 << 5), 226*4882a593Smuzhiyun OPA_PI_MASK_HOQ_LIFE = (0x1F << 0), 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* port_neigh_mode */ 229*4882a593Smuzhiyun OPA_PI_MASK_NEIGH_MGMT_ALLOWED = (0x01 << 3), 230*4882a593Smuzhiyun OPA_PI_MASK_NEIGH_FW_AUTH_BYPASS = (0x01 << 2), 231*4882a593Smuzhiyun OPA_PI_MASK_NEIGH_NODE_TYPE = (0x03 << 0), 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* resptime_value */ 234*4882a593Smuzhiyun OPA_PI_MASK_RESPONSE_TIME_VALUE = 0x1F, 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* mtucap */ 237*4882a593Smuzhiyun OPA_PI_MASK_MTU_CAP = 0x0F, 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun struct opa_port_states { 241*4882a593Smuzhiyun u8 reserved; 242*4882a593Smuzhiyun u8 ledenable_offlinereason; /* 1 res, 1 bit, 6 bits */ 243*4882a593Smuzhiyun u8 reserved2; 244*4882a593Smuzhiyun u8 portphysstate_portstate; /* 4 bits, 4 bits */ 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun struct opa_port_state_info { 248*4882a593Smuzhiyun struct opa_port_states port_states; 249*4882a593Smuzhiyun __be16 link_width_downgrade_tx_active; 250*4882a593Smuzhiyun __be16 link_width_downgrade_rx_active; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun struct opa_port_info { 254*4882a593Smuzhiyun __be32 lid; 255*4882a593Smuzhiyun __be32 flow_control_mask; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun struct { 258*4882a593Smuzhiyun u8 res; /* was inittype */ 259*4882a593Smuzhiyun u8 cap; /* 3 res, 5 bits */ 260*4882a593Smuzhiyun __be16 high_limit; 261*4882a593Smuzhiyun __be16 preempt_limit; 262*4882a593Smuzhiyun u8 arb_high_cap; 263*4882a593Smuzhiyun u8 arb_low_cap; 264*4882a593Smuzhiyun } vl; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun struct opa_port_states port_states; 267*4882a593Smuzhiyun u8 port_phys_conf; /* 4 res, 4 bits */ 268*4882a593Smuzhiyun u8 collectivemask_multicastmask; /* 2 res, 3, 3 */ 269*4882a593Smuzhiyun u8 mkeyprotect_lmc; /* 2 bits, 2 res, 4 bits */ 270*4882a593Smuzhiyun u8 smsl; /* 3 res, 5 bits */ 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun u8 partenforce_filterraw; /* bit fields */ 273*4882a593Smuzhiyun u8 operational_vls; /* 3 res, 5 bits */ 274*4882a593Smuzhiyun __be16 pkey_8b; 275*4882a593Smuzhiyun __be16 pkey_10b; 276*4882a593Smuzhiyun __be16 mkey_violations; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun __be16 pkey_violations; 279*4882a593Smuzhiyun __be16 qkey_violations; 280*4882a593Smuzhiyun __be32 sm_trap_qp; /* 8 bits, 24 bits */ 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun __be32 sa_qp; /* 8 bits, 24 bits */ 283*4882a593Smuzhiyun u8 neigh_port_num; 284*4882a593Smuzhiyun u8 link_down_reason; 285*4882a593Smuzhiyun u8 neigh_link_down_reason; 286*4882a593Smuzhiyun u8 clientrereg_subnettimeout; /* 1 bit, 2 bits, 5 */ 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun struct { 289*4882a593Smuzhiyun __be16 supported; 290*4882a593Smuzhiyun __be16 enabled; 291*4882a593Smuzhiyun __be16 active; 292*4882a593Smuzhiyun } link_speed; 293*4882a593Smuzhiyun struct { 294*4882a593Smuzhiyun __be16 supported; 295*4882a593Smuzhiyun __be16 enabled; 296*4882a593Smuzhiyun __be16 active; 297*4882a593Smuzhiyun } link_width; 298*4882a593Smuzhiyun struct { 299*4882a593Smuzhiyun __be16 supported; 300*4882a593Smuzhiyun __be16 enabled; 301*4882a593Smuzhiyun __be16 tx_active; 302*4882a593Smuzhiyun __be16 rx_active; 303*4882a593Smuzhiyun } link_width_downgrade; 304*4882a593Smuzhiyun __be16 port_link_mode; /* 1 res, 5 bits, 5 bits, 5 bits */ 305*4882a593Smuzhiyun __be16 port_ltp_crc_mode; /* 4 res, 4 bits, 4 bits, 4 bits */ 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun __be16 port_mode; /* 9 res, bit fields */ 308*4882a593Smuzhiyun struct { 309*4882a593Smuzhiyun __be16 supported; 310*4882a593Smuzhiyun __be16 enabled; 311*4882a593Smuzhiyun } port_packet_format; 312*4882a593Smuzhiyun struct { 313*4882a593Smuzhiyun __be16 interleave; /* 2 res, 2,2,5,5 */ 314*4882a593Smuzhiyun struct { 315*4882a593Smuzhiyun __be16 min_initial; 316*4882a593Smuzhiyun __be16 min_tail; 317*4882a593Smuzhiyun u8 large_pkt_limit; 318*4882a593Smuzhiyun u8 small_pkt_limit; 319*4882a593Smuzhiyun u8 max_small_pkt_limit; 320*4882a593Smuzhiyun u8 preemption_limit; 321*4882a593Smuzhiyun } preemption; 322*4882a593Smuzhiyun } flit_control; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun __be32 reserved4; 325*4882a593Smuzhiyun __be32 port_error_action; /* bit field */ 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun struct { 328*4882a593Smuzhiyun u8 egress_port; 329*4882a593Smuzhiyun u8 res_drctl; /* 7 res, 1 */ 330*4882a593Smuzhiyun } pass_through; 331*4882a593Smuzhiyun __be16 mkey_lease_period; 332*4882a593Smuzhiyun __be32 buffer_units; /* 9 res, 12, 5, 3, 3 */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun __be32 reserved5; 335*4882a593Smuzhiyun __be32 sm_lid; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun __be64 mkey; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun __be64 subnet_prefix; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun struct { 342*4882a593Smuzhiyun u8 pvlx_to_mtu[OPA_MAX_VLS/2]; /* 4 bits, 4 bits */ 343*4882a593Smuzhiyun } neigh_mtu; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun struct { 346*4882a593Smuzhiyun u8 vlstall_hoqlife; /* 3 bits, 5 bits */ 347*4882a593Smuzhiyun } xmit_q[OPA_MAX_VLS]; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun struct { 350*4882a593Smuzhiyun u8 addr[16]; 351*4882a593Smuzhiyun } ipaddr_ipv6; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun struct { 354*4882a593Smuzhiyun u8 addr[4]; 355*4882a593Smuzhiyun } ipaddr_ipv4; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun u32 reserved6; 358*4882a593Smuzhiyun u32 reserved7; 359*4882a593Smuzhiyun u32 reserved8; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun __be64 neigh_node_guid; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun __be32 ib_cap_mask; 364*4882a593Smuzhiyun __be16 reserved9; /* was ib_cap_mask2 */ 365*4882a593Smuzhiyun __be16 opa_cap_mask; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun __be32 reserved10; /* was link_roundtrip_latency */ 368*4882a593Smuzhiyun __be16 overall_buffer_space; 369*4882a593Smuzhiyun __be16 reserved11; /* was max_credit_hint */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun __be16 diag_code; 372*4882a593Smuzhiyun struct { 373*4882a593Smuzhiyun u8 buffer; 374*4882a593Smuzhiyun u8 wire; 375*4882a593Smuzhiyun } replay_depth; 376*4882a593Smuzhiyun u8 port_neigh_mode; 377*4882a593Smuzhiyun u8 mtucap; /* 4 res, 4 bits */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun u8 resptimevalue; /* 3 res, 5 bits */ 380*4882a593Smuzhiyun u8 local_port_num; 381*4882a593Smuzhiyun u8 reserved12; 382*4882a593Smuzhiyun u8 reserved13; /* was guid_cap */ 383*4882a593Smuzhiyun } __packed; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #endif /* OPA_PORT_INFO_H */ 386