1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * R8A66597 driver platform data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2009 Renesas Solutions Corp. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author : Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by 11*4882a593Smuzhiyun * the Free Software Foundation; version 2 of the License. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 14*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*4882a593Smuzhiyun * GNU General Public License for more details. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 19*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 20*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef __LINUX_USB_R8A66597_H 25*4882a593Smuzhiyun #define __LINUX_USB_R8A66597_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define R8A66597_PLATDATA_XTAL_12MHZ 0x01 28*4882a593Smuzhiyun #define R8A66597_PLATDATA_XTAL_24MHZ 0x02 29*4882a593Smuzhiyun #define R8A66597_PLATDATA_XTAL_48MHZ 0x03 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun struct r8a66597_platdata { 32*4882a593Smuzhiyun /* This callback can control port power instead of DVSTCTR register. */ 33*4882a593Smuzhiyun void (*port_power)(int port, int power); 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* This parameter is for BUSWAIT */ 36*4882a593Smuzhiyun u16 buswait; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* set one = on chip controller, set zero = external controller */ 39*4882a593Smuzhiyun unsigned on_chip:1; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* (external controller only) set R8A66597_PLATDATA_XTAL_nnMHZ */ 42*4882a593Smuzhiyun unsigned xtal:2; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* set one = 3.3V, set zero = 1.5V */ 45*4882a593Smuzhiyun unsigned vif:1; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* set one = big endian, set zero = little endian */ 48*4882a593Smuzhiyun unsigned endian:1; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* (external controller only) set one = WR0_N shorted to WR1_N */ 51*4882a593Smuzhiyun unsigned wr0_shorted_to_wr1:1; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* set one = using SUDMAC */ 54*4882a593Smuzhiyun unsigned sudmac:1; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* Register definitions */ 58*4882a593Smuzhiyun #define SYSCFG0 0x00 59*4882a593Smuzhiyun #define SYSCFG1 0x02 60*4882a593Smuzhiyun #define SYSSTS0 0x04 61*4882a593Smuzhiyun #define SYSSTS1 0x06 62*4882a593Smuzhiyun #define DVSTCTR0 0x08 63*4882a593Smuzhiyun #define DVSTCTR1 0x0A 64*4882a593Smuzhiyun #define TESTMODE 0x0C 65*4882a593Smuzhiyun #define PINCFG 0x0E 66*4882a593Smuzhiyun #define DMA0CFG 0x10 67*4882a593Smuzhiyun #define DMA1CFG 0x12 68*4882a593Smuzhiyun #define CFIFO 0x14 69*4882a593Smuzhiyun #define D0FIFO 0x18 70*4882a593Smuzhiyun #define D1FIFO 0x1C 71*4882a593Smuzhiyun #define CFIFOSEL 0x20 72*4882a593Smuzhiyun #define CFIFOCTR 0x22 73*4882a593Smuzhiyun #define CFIFOSIE 0x24 74*4882a593Smuzhiyun #define D0FIFOSEL 0x28 75*4882a593Smuzhiyun #define D0FIFOCTR 0x2A 76*4882a593Smuzhiyun #define D1FIFOSEL 0x2C 77*4882a593Smuzhiyun #define D1FIFOCTR 0x2E 78*4882a593Smuzhiyun #define INTENB0 0x30 79*4882a593Smuzhiyun #define INTENB1 0x32 80*4882a593Smuzhiyun #define INTENB2 0x34 81*4882a593Smuzhiyun #define BRDYENB 0x36 82*4882a593Smuzhiyun #define NRDYENB 0x38 83*4882a593Smuzhiyun #define BEMPENB 0x3A 84*4882a593Smuzhiyun #define SOFCFG 0x3C 85*4882a593Smuzhiyun #define INTSTS0 0x40 86*4882a593Smuzhiyun #define INTSTS1 0x42 87*4882a593Smuzhiyun #define INTSTS2 0x44 88*4882a593Smuzhiyun #define BRDYSTS 0x46 89*4882a593Smuzhiyun #define NRDYSTS 0x48 90*4882a593Smuzhiyun #define BEMPSTS 0x4A 91*4882a593Smuzhiyun #define FRMNUM 0x4C 92*4882a593Smuzhiyun #define UFRMNUM 0x4E 93*4882a593Smuzhiyun #define USBADDR 0x50 94*4882a593Smuzhiyun #define USBREQ 0x54 95*4882a593Smuzhiyun #define USBVAL 0x56 96*4882a593Smuzhiyun #define USBINDX 0x58 97*4882a593Smuzhiyun #define USBLENG 0x5A 98*4882a593Smuzhiyun #define DCPCFG 0x5C 99*4882a593Smuzhiyun #define DCPMAXP 0x5E 100*4882a593Smuzhiyun #define DCPCTR 0x60 101*4882a593Smuzhiyun #define PIPESEL 0x64 102*4882a593Smuzhiyun #define PIPECFG 0x68 103*4882a593Smuzhiyun #define PIPEBUF 0x6A 104*4882a593Smuzhiyun #define PIPEMAXP 0x6C 105*4882a593Smuzhiyun #define PIPEPERI 0x6E 106*4882a593Smuzhiyun #define PIPE1CTR 0x70 107*4882a593Smuzhiyun #define PIPE2CTR 0x72 108*4882a593Smuzhiyun #define PIPE3CTR 0x74 109*4882a593Smuzhiyun #define PIPE4CTR 0x76 110*4882a593Smuzhiyun #define PIPE5CTR 0x78 111*4882a593Smuzhiyun #define PIPE6CTR 0x7A 112*4882a593Smuzhiyun #define PIPE7CTR 0x7C 113*4882a593Smuzhiyun #define PIPE8CTR 0x7E 114*4882a593Smuzhiyun #define PIPE9CTR 0x80 115*4882a593Smuzhiyun #define PIPE1TRE 0x90 116*4882a593Smuzhiyun #define PIPE1TRN 0x92 117*4882a593Smuzhiyun #define PIPE2TRE 0x94 118*4882a593Smuzhiyun #define PIPE2TRN 0x96 119*4882a593Smuzhiyun #define PIPE3TRE 0x98 120*4882a593Smuzhiyun #define PIPE3TRN 0x9A 121*4882a593Smuzhiyun #define PIPE4TRE 0x9C 122*4882a593Smuzhiyun #define PIPE4TRN 0x9E 123*4882a593Smuzhiyun #define PIPE5TRE 0xA0 124*4882a593Smuzhiyun #define PIPE5TRN 0xA2 125*4882a593Smuzhiyun #define DEVADD0 0xD0 126*4882a593Smuzhiyun #define DEVADD1 0xD2 127*4882a593Smuzhiyun #define DEVADD2 0xD4 128*4882a593Smuzhiyun #define DEVADD3 0xD6 129*4882a593Smuzhiyun #define DEVADD4 0xD8 130*4882a593Smuzhiyun #define DEVADD5 0xDA 131*4882a593Smuzhiyun #define DEVADD6 0xDC 132*4882a593Smuzhiyun #define DEVADD7 0xDE 133*4882a593Smuzhiyun #define DEVADD8 0xE0 134*4882a593Smuzhiyun #define DEVADD9 0xE2 135*4882a593Smuzhiyun #define DEVADDA 0xE4 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* System Configuration Control Register */ 138*4882a593Smuzhiyun #define XTAL 0xC000 /* b15-14: Crystal selection */ 139*4882a593Smuzhiyun #define XTAL48 0x8000 /* 48MHz */ 140*4882a593Smuzhiyun #define XTAL24 0x4000 /* 24MHz */ 141*4882a593Smuzhiyun #define XTAL12 0x0000 /* 12MHz */ 142*4882a593Smuzhiyun #define XCKE 0x2000 /* b13: External clock enable */ 143*4882a593Smuzhiyun #define PLLC 0x0800 /* b11: PLL control */ 144*4882a593Smuzhiyun #define SCKE 0x0400 /* b10: USB clock enable */ 145*4882a593Smuzhiyun #define PCSDIS 0x0200 /* b9: not CS wakeup */ 146*4882a593Smuzhiyun #define LPSME 0x0100 /* b8: Low power sleep mode */ 147*4882a593Smuzhiyun #define HSE 0x0080 /* b7: Hi-speed enable */ 148*4882a593Smuzhiyun #define DCFM 0x0040 /* b6: Controller function select */ 149*4882a593Smuzhiyun #define DRPD 0x0020 /* b5: D+/- pull down control */ 150*4882a593Smuzhiyun #define DPRPU 0x0010 /* b4: D+ pull up control */ 151*4882a593Smuzhiyun #define USBE 0x0001 /* b0: USB module operation enable */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* System Configuration Status Register */ 154*4882a593Smuzhiyun #define OVCBIT 0x8000 /* b15-14: Over-current bit */ 155*4882a593Smuzhiyun #define OVCMON 0xC000 /* b15-14: Over-current monitor */ 156*4882a593Smuzhiyun #define SOFEA 0x0020 /* b5: SOF monitor */ 157*4882a593Smuzhiyun #define IDMON 0x0004 /* b3: ID-pin monitor */ 158*4882a593Smuzhiyun #define LNST 0x0003 /* b1-0: D+, D- line status */ 159*4882a593Smuzhiyun #define SE1 0x0003 /* SE1 */ 160*4882a593Smuzhiyun #define FS_KSTS 0x0002 /* Full-Speed K State */ 161*4882a593Smuzhiyun #define FS_JSTS 0x0001 /* Full-Speed J State */ 162*4882a593Smuzhiyun #define LS_JSTS 0x0002 /* Low-Speed J State */ 163*4882a593Smuzhiyun #define LS_KSTS 0x0001 /* Low-Speed K State */ 164*4882a593Smuzhiyun #define SE0 0x0000 /* SE0 */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Device State Control Register */ 167*4882a593Smuzhiyun #define EXTLP0 0x0400 /* b10: External port */ 168*4882a593Smuzhiyun #define VBOUT 0x0200 /* b9: VBUS output */ 169*4882a593Smuzhiyun #define WKUP 0x0100 /* b8: Remote wakeup */ 170*4882a593Smuzhiyun #define RWUPE 0x0080 /* b7: Remote wakeup sense */ 171*4882a593Smuzhiyun #define USBRST 0x0040 /* b6: USB reset enable */ 172*4882a593Smuzhiyun #define RESUME 0x0020 /* b5: Resume enable */ 173*4882a593Smuzhiyun #define UACT 0x0010 /* b4: USB bus enable */ 174*4882a593Smuzhiyun #define RHST 0x0007 /* b1-0: Reset handshake status */ 175*4882a593Smuzhiyun #define HSPROC 0x0004 /* HS handshake is processing */ 176*4882a593Smuzhiyun #define HSMODE 0x0003 /* Hi-Speed mode */ 177*4882a593Smuzhiyun #define FSMODE 0x0002 /* Full-Speed mode */ 178*4882a593Smuzhiyun #define LSMODE 0x0001 /* Low-Speed mode */ 179*4882a593Smuzhiyun #define UNDECID 0x0000 /* Undecided */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* Test Mode Register */ 182*4882a593Smuzhiyun #define UTST 0x000F /* b3-0: Test select */ 183*4882a593Smuzhiyun #define H_TST_PACKET 0x000C /* HOST TEST Packet */ 184*4882a593Smuzhiyun #define H_TST_SE0_NAK 0x000B /* HOST TEST SE0 NAK */ 185*4882a593Smuzhiyun #define H_TST_K 0x000A /* HOST TEST K */ 186*4882a593Smuzhiyun #define H_TST_J 0x0009 /* HOST TEST J */ 187*4882a593Smuzhiyun #define H_TST_NORMAL 0x0000 /* HOST Normal Mode */ 188*4882a593Smuzhiyun #define P_TST_PACKET 0x0004 /* PERI TEST Packet */ 189*4882a593Smuzhiyun #define P_TST_SE0_NAK 0x0003 /* PERI TEST SE0 NAK */ 190*4882a593Smuzhiyun #define P_TST_K 0x0002 /* PERI TEST K */ 191*4882a593Smuzhiyun #define P_TST_J 0x0001 /* PERI TEST J */ 192*4882a593Smuzhiyun #define P_TST_NORMAL 0x0000 /* PERI Normal Mode */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* Data Pin Configuration Register */ 195*4882a593Smuzhiyun #define LDRV 0x8000 /* b15: Drive Current Adjust */ 196*4882a593Smuzhiyun #define VIF1 0x0000 /* VIF = 1.8V */ 197*4882a593Smuzhiyun #define VIF3 0x8000 /* VIF = 3.3V */ 198*4882a593Smuzhiyun #define INTA 0x0001 /* b1: USB INT-pin active */ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* DMAx Pin Configuration Register */ 201*4882a593Smuzhiyun #define DREQA 0x4000 /* b14: Dreq active select */ 202*4882a593Smuzhiyun #define BURST 0x2000 /* b13: Burst mode */ 203*4882a593Smuzhiyun #define DACKA 0x0400 /* b10: Dack active select */ 204*4882a593Smuzhiyun #define DFORM 0x0380 /* b9-7: DMA mode select */ 205*4882a593Smuzhiyun #define CPU_ADR_RD_WR 0x0000 /* Address + RD/WR mode (CPU bus) */ 206*4882a593Smuzhiyun #define CPU_DACK_RD_WR 0x0100 /* DACK + RD/WR mode (CPU bus) */ 207*4882a593Smuzhiyun #define CPU_DACK_ONLY 0x0180 /* DACK only mode (CPU bus) */ 208*4882a593Smuzhiyun #define SPLIT_DACK_ONLY 0x0200 /* DACK only mode (SPLIT bus) */ 209*4882a593Smuzhiyun #define DENDA 0x0040 /* b6: Dend active select */ 210*4882a593Smuzhiyun #define PKTM 0x0020 /* b5: Packet mode */ 211*4882a593Smuzhiyun #define DENDE 0x0010 /* b4: Dend enable */ 212*4882a593Smuzhiyun #define OBUS 0x0004 /* b2: OUTbus mode */ 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* CFIFO/DxFIFO Port Select Register */ 215*4882a593Smuzhiyun #define RCNT 0x8000 /* b15: Read count mode */ 216*4882a593Smuzhiyun #define REW 0x4000 /* b14: Buffer rewind */ 217*4882a593Smuzhiyun #define DCLRM 0x2000 /* b13: DMA buffer clear mode */ 218*4882a593Smuzhiyun #define DREQE 0x1000 /* b12: DREQ output enable */ 219*4882a593Smuzhiyun #define MBW_8 0x0000 /* 8bit */ 220*4882a593Smuzhiyun #define MBW_16 0x0400 /* 16bit */ 221*4882a593Smuzhiyun #define MBW_32 0x0800 /* 32bit */ 222*4882a593Smuzhiyun #define BIGEND 0x0100 /* b8: Big endian mode */ 223*4882a593Smuzhiyun #define BYTE_LITTLE 0x0000 /* little dendian */ 224*4882a593Smuzhiyun #define BYTE_BIG 0x0100 /* big endifan */ 225*4882a593Smuzhiyun #define ISEL 0x0020 /* b5: DCP FIFO port direction select */ 226*4882a593Smuzhiyun #define CURPIPE 0x000F /* b2-0: PIPE select */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* CFIFO/DxFIFO Port Control Register */ 229*4882a593Smuzhiyun #define BVAL 0x8000 /* b15: Buffer valid flag */ 230*4882a593Smuzhiyun #define BCLR 0x4000 /* b14: Buffer clear */ 231*4882a593Smuzhiyun #define FRDY 0x2000 /* b13: FIFO ready */ 232*4882a593Smuzhiyun #define DTLN 0x0FFF /* b11-0: FIFO received data length */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* Interrupt Enable Register 0 */ 235*4882a593Smuzhiyun #define VBSE 0x8000 /* b15: VBUS interrupt */ 236*4882a593Smuzhiyun #define RSME 0x4000 /* b14: Resume interrupt */ 237*4882a593Smuzhiyun #define SOFE 0x2000 /* b13: Frame update interrupt */ 238*4882a593Smuzhiyun #define DVSE 0x1000 /* b12: Device state transition interrupt */ 239*4882a593Smuzhiyun #define CTRE 0x0800 /* b11: Control transfer stage transition interrupt */ 240*4882a593Smuzhiyun #define BEMPE 0x0400 /* b10: Buffer empty interrupt */ 241*4882a593Smuzhiyun #define NRDYE 0x0200 /* b9: Buffer not ready interrupt */ 242*4882a593Smuzhiyun #define BRDYE 0x0100 /* b8: Buffer ready interrupt */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* Interrupt Enable Register 1 */ 245*4882a593Smuzhiyun #define OVRCRE 0x8000 /* b15: Over-current interrupt */ 246*4882a593Smuzhiyun #define BCHGE 0x4000 /* b14: USB us chenge interrupt */ 247*4882a593Smuzhiyun #define DTCHE 0x1000 /* b12: Detach sense interrupt */ 248*4882a593Smuzhiyun #define ATTCHE 0x0800 /* b11: Attach sense interrupt */ 249*4882a593Smuzhiyun #define EOFERRE 0x0040 /* b6: EOF error interrupt */ 250*4882a593Smuzhiyun #define SIGNE 0x0020 /* b5: SETUP IGNORE interrupt */ 251*4882a593Smuzhiyun #define SACKE 0x0010 /* b4: SETUP ACK interrupt */ 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* BRDY Interrupt Enable/Status Register */ 254*4882a593Smuzhiyun #define BRDY9 0x0200 /* b9: PIPE9 */ 255*4882a593Smuzhiyun #define BRDY8 0x0100 /* b8: PIPE8 */ 256*4882a593Smuzhiyun #define BRDY7 0x0080 /* b7: PIPE7 */ 257*4882a593Smuzhiyun #define BRDY6 0x0040 /* b6: PIPE6 */ 258*4882a593Smuzhiyun #define BRDY5 0x0020 /* b5: PIPE5 */ 259*4882a593Smuzhiyun #define BRDY4 0x0010 /* b4: PIPE4 */ 260*4882a593Smuzhiyun #define BRDY3 0x0008 /* b3: PIPE3 */ 261*4882a593Smuzhiyun #define BRDY2 0x0004 /* b2: PIPE2 */ 262*4882a593Smuzhiyun #define BRDY1 0x0002 /* b1: PIPE1 */ 263*4882a593Smuzhiyun #define BRDY0 0x0001 /* b1: PIPE0 */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* NRDY Interrupt Enable/Status Register */ 266*4882a593Smuzhiyun #define NRDY9 0x0200 /* b9: PIPE9 */ 267*4882a593Smuzhiyun #define NRDY8 0x0100 /* b8: PIPE8 */ 268*4882a593Smuzhiyun #define NRDY7 0x0080 /* b7: PIPE7 */ 269*4882a593Smuzhiyun #define NRDY6 0x0040 /* b6: PIPE6 */ 270*4882a593Smuzhiyun #define NRDY5 0x0020 /* b5: PIPE5 */ 271*4882a593Smuzhiyun #define NRDY4 0x0010 /* b4: PIPE4 */ 272*4882a593Smuzhiyun #define NRDY3 0x0008 /* b3: PIPE3 */ 273*4882a593Smuzhiyun #define NRDY2 0x0004 /* b2: PIPE2 */ 274*4882a593Smuzhiyun #define NRDY1 0x0002 /* b1: PIPE1 */ 275*4882a593Smuzhiyun #define NRDY0 0x0001 /* b1: PIPE0 */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* BEMP Interrupt Enable/Status Register */ 278*4882a593Smuzhiyun #define BEMP9 0x0200 /* b9: PIPE9 */ 279*4882a593Smuzhiyun #define BEMP8 0x0100 /* b8: PIPE8 */ 280*4882a593Smuzhiyun #define BEMP7 0x0080 /* b7: PIPE7 */ 281*4882a593Smuzhiyun #define BEMP6 0x0040 /* b6: PIPE6 */ 282*4882a593Smuzhiyun #define BEMP5 0x0020 /* b5: PIPE5 */ 283*4882a593Smuzhiyun #define BEMP4 0x0010 /* b4: PIPE4 */ 284*4882a593Smuzhiyun #define BEMP3 0x0008 /* b3: PIPE3 */ 285*4882a593Smuzhiyun #define BEMP2 0x0004 /* b2: PIPE2 */ 286*4882a593Smuzhiyun #define BEMP1 0x0002 /* b1: PIPE1 */ 287*4882a593Smuzhiyun #define BEMP0 0x0001 /* b0: PIPE0 */ 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* SOF Pin Configuration Register */ 290*4882a593Smuzhiyun #define TRNENSEL 0x0100 /* b8: Select transaction enable period */ 291*4882a593Smuzhiyun #define BRDYM 0x0040 /* b6: BRDY clear timing */ 292*4882a593Smuzhiyun #define INTL 0x0020 /* b5: Interrupt sense select */ 293*4882a593Smuzhiyun #define EDGESTS 0x0010 /* b4: */ 294*4882a593Smuzhiyun #define SOFMODE 0x000C /* b3-2: SOF pin select */ 295*4882a593Smuzhiyun #define SOF_125US 0x0008 /* SOF OUT 125us Frame Signal */ 296*4882a593Smuzhiyun #define SOF_1MS 0x0004 /* SOF OUT 1ms Frame Signal */ 297*4882a593Smuzhiyun #define SOF_DISABLE 0x0000 /* SOF OUT Disable */ 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* Interrupt Status Register 0 */ 300*4882a593Smuzhiyun #define VBINT 0x8000 /* b15: VBUS interrupt */ 301*4882a593Smuzhiyun #define RESM 0x4000 /* b14: Resume interrupt */ 302*4882a593Smuzhiyun #define SOFR 0x2000 /* b13: SOF frame update interrupt */ 303*4882a593Smuzhiyun #define DVST 0x1000 /* b12: Device state transition interrupt */ 304*4882a593Smuzhiyun #define CTRT 0x0800 /* b11: Control transfer stage transition interrupt */ 305*4882a593Smuzhiyun #define BEMP 0x0400 /* b10: Buffer empty interrupt */ 306*4882a593Smuzhiyun #define NRDY 0x0200 /* b9: Buffer not ready interrupt */ 307*4882a593Smuzhiyun #define BRDY 0x0100 /* b8: Buffer ready interrupt */ 308*4882a593Smuzhiyun #define VBSTS 0x0080 /* b7: VBUS input port */ 309*4882a593Smuzhiyun #define DVSQ 0x0070 /* b6-4: Device state */ 310*4882a593Smuzhiyun #define DS_SPD_CNFG 0x0070 /* Suspend Configured */ 311*4882a593Smuzhiyun #define DS_SPD_ADDR 0x0060 /* Suspend Address */ 312*4882a593Smuzhiyun #define DS_SPD_DFLT 0x0050 /* Suspend Default */ 313*4882a593Smuzhiyun #define DS_SPD_POWR 0x0040 /* Suspend Powered */ 314*4882a593Smuzhiyun #define DS_SUSP 0x0040 /* Suspend */ 315*4882a593Smuzhiyun #define DS_CNFG 0x0030 /* Configured */ 316*4882a593Smuzhiyun #define DS_ADDS 0x0020 /* Address */ 317*4882a593Smuzhiyun #define DS_DFLT 0x0010 /* Default */ 318*4882a593Smuzhiyun #define DS_POWR 0x0000 /* Powered */ 319*4882a593Smuzhiyun #define DVSQS 0x0030 /* b5-4: Device state */ 320*4882a593Smuzhiyun #define VALID 0x0008 /* b3: Setup packet detected flag */ 321*4882a593Smuzhiyun #define CTSQ 0x0007 /* b2-0: Control transfer stage */ 322*4882a593Smuzhiyun #define CS_SQER 0x0006 /* Sequence error */ 323*4882a593Smuzhiyun #define CS_WRND 0x0005 /* Control write nodata status stage */ 324*4882a593Smuzhiyun #define CS_WRSS 0x0004 /* Control write status stage */ 325*4882a593Smuzhiyun #define CS_WRDS 0x0003 /* Control write data stage */ 326*4882a593Smuzhiyun #define CS_RDSS 0x0002 /* Control read status stage */ 327*4882a593Smuzhiyun #define CS_RDDS 0x0001 /* Control read data stage */ 328*4882a593Smuzhiyun #define CS_IDST 0x0000 /* Idle or setup stage */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* Interrupt Status Register 1 */ 331*4882a593Smuzhiyun #define OVRCR 0x8000 /* b15: Over-current interrupt */ 332*4882a593Smuzhiyun #define BCHG 0x4000 /* b14: USB bus chenge interrupt */ 333*4882a593Smuzhiyun #define DTCH 0x1000 /* b12: Detach sense interrupt */ 334*4882a593Smuzhiyun #define ATTCH 0x0800 /* b11: Attach sense interrupt */ 335*4882a593Smuzhiyun #define EOFERR 0x0040 /* b6: EOF-error interrupt */ 336*4882a593Smuzhiyun #define SIGN 0x0020 /* b5: Setup ignore interrupt */ 337*4882a593Smuzhiyun #define SACK 0x0010 /* b4: Setup acknowledge interrupt */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* Frame Number Register */ 340*4882a593Smuzhiyun #define OVRN 0x8000 /* b15: Overrun error */ 341*4882a593Smuzhiyun #define CRCE 0x4000 /* b14: Received data error */ 342*4882a593Smuzhiyun #define FRNM 0x07FF /* b10-0: Frame number */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* Micro Frame Number Register */ 345*4882a593Smuzhiyun #define UFRNM 0x0007 /* b2-0: Micro frame number */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* Default Control Pipe Maxpacket Size Register */ 348*4882a593Smuzhiyun /* Pipe Maxpacket Size Register */ 349*4882a593Smuzhiyun #define DEVSEL 0xF000 /* b15-14: Device address select */ 350*4882a593Smuzhiyun #define MAXP 0x007F /* b6-0: Maxpacket size of default control pipe */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* Default Control Pipe Control Register */ 353*4882a593Smuzhiyun #define BSTS 0x8000 /* b15: Buffer status */ 354*4882a593Smuzhiyun #define SUREQ 0x4000 /* b14: Send USB request */ 355*4882a593Smuzhiyun #define CSCLR 0x2000 /* b13: complete-split status clear */ 356*4882a593Smuzhiyun #define CSSTS 0x1000 /* b12: complete-split status */ 357*4882a593Smuzhiyun #define SUREQCLR 0x0800 /* b11: stop setup request */ 358*4882a593Smuzhiyun #define SQCLR 0x0100 /* b8: Sequence toggle bit clear */ 359*4882a593Smuzhiyun #define SQSET 0x0080 /* b7: Sequence toggle bit set */ 360*4882a593Smuzhiyun #define SQMON 0x0040 /* b6: Sequence toggle bit monitor */ 361*4882a593Smuzhiyun #define PBUSY 0x0020 /* b5: pipe busy */ 362*4882a593Smuzhiyun #define PINGE 0x0010 /* b4: ping enable */ 363*4882a593Smuzhiyun #define CCPL 0x0004 /* b2: Enable control transfer complete */ 364*4882a593Smuzhiyun #define PID 0x0003 /* b1-0: Response PID */ 365*4882a593Smuzhiyun #define PID_STALL11 0x0003 /* STALL */ 366*4882a593Smuzhiyun #define PID_STALL 0x0002 /* STALL */ 367*4882a593Smuzhiyun #define PID_BUF 0x0001 /* BUF */ 368*4882a593Smuzhiyun #define PID_NAK 0x0000 /* NAK */ 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* Pipe Window Select Register */ 371*4882a593Smuzhiyun #define PIPENM 0x0007 /* b2-0: Pipe select */ 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* Pipe Configuration Register */ 374*4882a593Smuzhiyun #define R8A66597_TYP 0xC000 /* b15-14: Transfer type */ 375*4882a593Smuzhiyun #define R8A66597_ISO 0xC000 /* Isochronous */ 376*4882a593Smuzhiyun #define R8A66597_INT 0x8000 /* Interrupt */ 377*4882a593Smuzhiyun #define R8A66597_BULK 0x4000 /* Bulk */ 378*4882a593Smuzhiyun #define R8A66597_BFRE 0x0400 /* b10: Buffer ready interrupt mode select */ 379*4882a593Smuzhiyun #define R8A66597_DBLB 0x0200 /* b9: Double buffer mode select */ 380*4882a593Smuzhiyun #define R8A66597_CNTMD 0x0100 /* b8: Continuous transfer mode select */ 381*4882a593Smuzhiyun #define R8A66597_SHTNAK 0x0080 /* b7: Transfer end NAK */ 382*4882a593Smuzhiyun #define R8A66597_DIR 0x0010 /* b4: Transfer direction select */ 383*4882a593Smuzhiyun #define R8A66597_EPNUM 0x000F /* b3-0: Eendpoint number select */ 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* Pipe Buffer Configuration Register */ 386*4882a593Smuzhiyun #define BUFSIZE 0x7C00 /* b14-10: Pipe buffer size */ 387*4882a593Smuzhiyun #define BUFNMB 0x007F /* b6-0: Pipe buffer number */ 388*4882a593Smuzhiyun #define PIPE0BUF 256 389*4882a593Smuzhiyun #define PIPExBUF 64 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* Pipe Maxpacket Size Register */ 392*4882a593Smuzhiyun #define MXPS 0x07FF /* b10-0: Maxpacket size */ 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* Pipe Cycle Configuration Register */ 395*4882a593Smuzhiyun #define IFIS 0x1000 /* b12: Isochronous in-buffer flush mode select */ 396*4882a593Smuzhiyun #define IITV 0x0007 /* b2-0: Isochronous interval */ 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* Pipex Control Register */ 399*4882a593Smuzhiyun #define BSTS 0x8000 /* b15: Buffer status */ 400*4882a593Smuzhiyun #define INBUFM 0x4000 /* b14: IN buffer monitor (Only for PIPE1 to 5) */ 401*4882a593Smuzhiyun #define CSCLR 0x2000 /* b13: complete-split status clear */ 402*4882a593Smuzhiyun #define CSSTS 0x1000 /* b12: complete-split status */ 403*4882a593Smuzhiyun #define ATREPM 0x0400 /* b10: Auto repeat mode */ 404*4882a593Smuzhiyun #define ACLRM 0x0200 /* b9: Out buffer auto clear mode */ 405*4882a593Smuzhiyun #define SQCLR 0x0100 /* b8: Sequence toggle bit clear */ 406*4882a593Smuzhiyun #define SQSET 0x0080 /* b7: Sequence toggle bit set */ 407*4882a593Smuzhiyun #define SQMON 0x0040 /* b6: Sequence toggle bit monitor */ 408*4882a593Smuzhiyun #define PBUSY 0x0020 /* b5: pipe busy */ 409*4882a593Smuzhiyun #define PID 0x0003 /* b1-0: Response PID */ 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* PIPExTRE */ 412*4882a593Smuzhiyun #define TRENB 0x0200 /* b9: Transaction counter enable */ 413*4882a593Smuzhiyun #define TRCLR 0x0100 /* b8: Transaction counter clear */ 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* PIPExTRN */ 416*4882a593Smuzhiyun #define TRNCNT 0xFFFF /* b15-0: Transaction counter */ 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* DEVADDx */ 419*4882a593Smuzhiyun #define UPPHUB 0x7800 420*4882a593Smuzhiyun #define HUBPORT 0x0700 421*4882a593Smuzhiyun #define USBSPD 0x00C0 422*4882a593Smuzhiyun #define RTPORT 0x0001 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* SUDMAC registers */ 425*4882a593Smuzhiyun #define CH0CFG 0x00 426*4882a593Smuzhiyun #define CH1CFG 0x04 427*4882a593Smuzhiyun #define CH0BA 0x10 428*4882a593Smuzhiyun #define CH1BA 0x14 429*4882a593Smuzhiyun #define CH0BBC 0x18 430*4882a593Smuzhiyun #define CH1BBC 0x1C 431*4882a593Smuzhiyun #define CH0CA 0x20 432*4882a593Smuzhiyun #define CH1CA 0x24 433*4882a593Smuzhiyun #define CH0CBC 0x28 434*4882a593Smuzhiyun #define CH1CBC 0x2C 435*4882a593Smuzhiyun #define CH0DEN 0x30 436*4882a593Smuzhiyun #define CH1DEN 0x34 437*4882a593Smuzhiyun #define DSTSCLR 0x38 438*4882a593Smuzhiyun #define DBUFCTRL 0x3C 439*4882a593Smuzhiyun #define DINTCTRL 0x40 440*4882a593Smuzhiyun #define DINTSTS 0x44 441*4882a593Smuzhiyun #define DINTSTSCLR 0x48 442*4882a593Smuzhiyun #define CH0SHCTRL 0x50 443*4882a593Smuzhiyun #define CH1SHCTRL 0x54 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun /* SUDMAC Configuration Registers */ 446*4882a593Smuzhiyun #define SENDBUFM 0x1000 /* b12: Transmit Buffer Mode */ 447*4882a593Smuzhiyun #define RCVENDM 0x0100 /* b8: Receive Data Transfer End Mode */ 448*4882a593Smuzhiyun #define LBA_WAIT 0x0030 /* b5-4: Local Bus Access Wait */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* DMA Enable Registers */ 451*4882a593Smuzhiyun #define DEN 0x0001 /* b1: DMA Transfer Enable */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* DMA Status Clear Register */ 454*4882a593Smuzhiyun #define CH1STCLR 0x0002 /* b2: Ch1 DMA Status Clear */ 455*4882a593Smuzhiyun #define CH0STCLR 0x0001 /* b1: Ch0 DMA Status Clear */ 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* DMA Buffer Control Register */ 458*4882a593Smuzhiyun #define CH1BUFW 0x0200 /* b9: Ch1 DMA Buffer Data Transfer Enable */ 459*4882a593Smuzhiyun #define CH0BUFW 0x0100 /* b8: Ch0 DMA Buffer Data Transfer Enable */ 460*4882a593Smuzhiyun #define CH1BUFS 0x0002 /* b2: Ch1 DMA Buffer Data Status */ 461*4882a593Smuzhiyun #define CH0BUFS 0x0001 /* b1: Ch0 DMA Buffer Data Status */ 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun /* DMA Interrupt Control Register */ 464*4882a593Smuzhiyun #define CH1ERRE 0x0200 /* b9: Ch1 SHwy Res Err Detect Int Enable */ 465*4882a593Smuzhiyun #define CH0ERRE 0x0100 /* b8: Ch0 SHwy Res Err Detect Int Enable */ 466*4882a593Smuzhiyun #define CH1ENDE 0x0002 /* b2: Ch1 DMA Transfer End Int Enable */ 467*4882a593Smuzhiyun #define CH0ENDE 0x0001 /* b1: Ch0 DMA Transfer End Int Enable */ 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* DMA Interrupt Status Register */ 470*4882a593Smuzhiyun #define CH1ERRS 0x0200 /* b9: Ch1 SHwy Res Err Detect Int Status */ 471*4882a593Smuzhiyun #define CH0ERRS 0x0100 /* b8: Ch0 SHwy Res Err Detect Int Status */ 472*4882a593Smuzhiyun #define CH1ENDS 0x0002 /* b2: Ch1 DMA Transfer End Int Status */ 473*4882a593Smuzhiyun #define CH0ENDS 0x0001 /* b1: Ch0 DMA Transfer End Int Status */ 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* DMA Interrupt Status Clear Register */ 476*4882a593Smuzhiyun #define CH1ERRC 0x0200 /* b9: Ch1 SHwy Res Err Detect Int Stat Clear */ 477*4882a593Smuzhiyun #define CH0ERRC 0x0100 /* b8: Ch0 SHwy Res Err Detect Int Stat Clear */ 478*4882a593Smuzhiyun #define CH1ENDC 0x0002 /* b2: Ch1 DMA Transfer End Int Stat Clear */ 479*4882a593Smuzhiyun #define CH0ENDC 0x0001 /* b1: Ch0 DMA Transfer End Int Stat Clear */ 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #endif /* __LINUX_USB_R8A66597_H */ 482*4882a593Smuzhiyun 483