xref: /OK3568_Linux_fs/kernel/include/linux/usb/ehci_def.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2001-2002 by David Brownell
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of the GNU General Public License as published by the
7*4882a593Smuzhiyun  * Free Software Foundation; either version 2 of the License, or (at your
8*4882a593Smuzhiyun  * option) any later version.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but
11*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
12*4882a593Smuzhiyun  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
13*4882a593Smuzhiyun  * for more details.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
16*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software Foundation,
17*4882a593Smuzhiyun  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef __LINUX_USB_EHCI_DEF_H
21*4882a593Smuzhiyun #define __LINUX_USB_EHCI_DEF_H
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/usb/ehci-dbgp.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Section 2.2 Host Controller Capability Registers */
28*4882a593Smuzhiyun struct ehci_caps {
29*4882a593Smuzhiyun 	/* these fields are specified as 8 and 16 bit registers,
30*4882a593Smuzhiyun 	 * but some hosts can't perform 8 or 16 bit PCI accesses.
31*4882a593Smuzhiyun 	 * some hosts treat caplength and hciversion as parts of a 32-bit
32*4882a593Smuzhiyun 	 * register, others treat them as two separate registers, this
33*4882a593Smuzhiyun 	 * affects the memory map for big endian controllers.
34*4882a593Smuzhiyun 	 */
35*4882a593Smuzhiyun 	u32		hc_capbase;
36*4882a593Smuzhiyun #define HC_LENGTH(ehci, p)	(0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
37*4882a593Smuzhiyun 				(ehci_big_endian_capbase(ehci) ? 24 : 0)))
38*4882a593Smuzhiyun #define HC_VERSION(ehci, p)	(0xffff&((p) >> /* bits 31:16 / offset 02h */ \
39*4882a593Smuzhiyun 				(ehci_big_endian_capbase(ehci) ? 0 : 16)))
40*4882a593Smuzhiyun 	u32		hcs_params;     /* HCSPARAMS - offset 0x4 */
41*4882a593Smuzhiyun #define HCS_DEBUG_PORT(p)	(((p)>>20)&0xf)	/* bits 23:20, debug port? */
42*4882a593Smuzhiyun #define HCS_INDICATOR(p)	((p)&(1 << 16))	/* true: has port indicators */
43*4882a593Smuzhiyun #define HCS_N_CC(p)		(((p)>>12)&0xf)	/* bits 15:12, #companion HCs */
44*4882a593Smuzhiyun #define HCS_N_PCC(p)		(((p)>>8)&0xf)	/* bits 11:8, ports per CC */
45*4882a593Smuzhiyun #define HCS_PORTROUTED(p)	((p)&(1 << 7))	/* true: port routing */
46*4882a593Smuzhiyun #define HCS_PPC(p)		((p)&(1 << 4))	/* true: port power control */
47*4882a593Smuzhiyun #define HCS_N_PORTS(p)		(((p)>>0)&0xf)	/* bits 3:0, ports on HC */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	u32		hcc_params;      /* HCCPARAMS - offset 0x8 */
50*4882a593Smuzhiyun /* EHCI 1.1 addendum */
51*4882a593Smuzhiyun #define HCC_32FRAME_PERIODIC_LIST(p)	((p)&(1 << 19))
52*4882a593Smuzhiyun #define HCC_PER_PORT_CHANGE_EVENT(p)	((p)&(1 << 18))
53*4882a593Smuzhiyun #define HCC_LPM(p)			((p)&(1 << 17))
54*4882a593Smuzhiyun #define HCC_HW_PREFETCH(p)		((p)&(1 << 16))
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define HCC_EXT_CAPS(p)		(((p)>>8)&0xff)	/* for pci extended caps */
57*4882a593Smuzhiyun #define HCC_ISOC_CACHE(p)       ((p)&(1 << 7))  /* true: can cache isoc frame */
58*4882a593Smuzhiyun #define HCC_ISOC_THRES(p)       (((p)>>4)&0x7)  /* bits 6:4, uframes cached */
59*4882a593Smuzhiyun #define HCC_CANPARK(p)		((p)&(1 << 2))  /* true: can park on async qh */
60*4882a593Smuzhiyun #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1))  /* true: periodic_size changes*/
61*4882a593Smuzhiyun #define HCC_64BIT_ADDR(p)       ((p)&(1))       /* true: can use 64-bit addr */
62*4882a593Smuzhiyun 	u8		portroute[8];	 /* nibbles for routing - offset 0xC */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Section 2.3 Host Controller Operational Registers */
67*4882a593Smuzhiyun struct ehci_regs {
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* USBCMD: offset 0x00 */
70*4882a593Smuzhiyun 	u32		command;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* EHCI 1.1 addendum */
73*4882a593Smuzhiyun #define CMD_HIRD	(0xf<<24)	/* host initiated resume duration */
74*4882a593Smuzhiyun #define CMD_PPCEE	(1<<15)		/* per port change event enable */
75*4882a593Smuzhiyun #define CMD_FSP		(1<<14)		/* fully synchronized prefetch */
76*4882a593Smuzhiyun #define CMD_ASPE	(1<<13)		/* async schedule prefetch enable */
77*4882a593Smuzhiyun #define CMD_PSPE	(1<<12)		/* periodic schedule prefetch enable */
78*4882a593Smuzhiyun /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
79*4882a593Smuzhiyun #define CMD_PARK	(1<<11)		/* enable "park" on async qh */
80*4882a593Smuzhiyun #define CMD_PARK_CNT(c)	(((c)>>8)&3)	/* how many transfers to park for */
81*4882a593Smuzhiyun #define CMD_LRESET	(1<<7)		/* partial reset (no ports, etc) */
82*4882a593Smuzhiyun #define CMD_IAAD	(1<<6)		/* "doorbell" interrupt async advance */
83*4882a593Smuzhiyun #define CMD_ASE		(1<<5)		/* async schedule enable */
84*4882a593Smuzhiyun #define CMD_PSE		(1<<4)		/* periodic schedule enable */
85*4882a593Smuzhiyun /* 3:2 is periodic frame list size */
86*4882a593Smuzhiyun #define CMD_RESET	(1<<1)		/* reset HC not bus */
87*4882a593Smuzhiyun #define CMD_RUN		(1<<0)		/* start/stop HC */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* USBSTS: offset 0x04 */
90*4882a593Smuzhiyun 	u32		status;
91*4882a593Smuzhiyun #define STS_PPCE_MASK	(0xff<<16)	/* Per-Port change event 1-16 */
92*4882a593Smuzhiyun #define STS_ASS		(1<<15)		/* Async Schedule Status */
93*4882a593Smuzhiyun #define STS_PSS		(1<<14)		/* Periodic Schedule Status */
94*4882a593Smuzhiyun #define STS_RECL	(1<<13)		/* Reclamation */
95*4882a593Smuzhiyun #define STS_HALT	(1<<12)		/* Not running (any reason) */
96*4882a593Smuzhiyun /* some bits reserved */
97*4882a593Smuzhiyun 	/* these STS_* flags are also intr_enable bits (USBINTR) */
98*4882a593Smuzhiyun #define STS_IAA		(1<<5)		/* Interrupted on async advance */
99*4882a593Smuzhiyun #define STS_FATAL	(1<<4)		/* such as some PCI access errors */
100*4882a593Smuzhiyun #define STS_FLR		(1<<3)		/* frame list rolled over */
101*4882a593Smuzhiyun #define STS_PCD		(1<<2)		/* port change detect */
102*4882a593Smuzhiyun #define STS_ERR		(1<<1)		/* "error" completion (overflow, ...) */
103*4882a593Smuzhiyun #define STS_INT		(1<<0)		/* "normal" completion (short, ...) */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* USBINTR: offset 0x08 */
106*4882a593Smuzhiyun 	u32		intr_enable;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* FRINDEX: offset 0x0C */
109*4882a593Smuzhiyun 	u32		frame_index;	/* current microframe number */
110*4882a593Smuzhiyun 	/* CTRLDSSEGMENT: offset 0x10 */
111*4882a593Smuzhiyun 	u32		segment;	/* address bits 63:32 if needed */
112*4882a593Smuzhiyun 	/* PERIODICLISTBASE: offset 0x14 */
113*4882a593Smuzhiyun 	u32		frame_list;	/* points to periodic list */
114*4882a593Smuzhiyun 	/* ASYNCLISTADDR: offset 0x18 */
115*4882a593Smuzhiyun 	u32		async_next;	/* address of next async queue head */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	u32		reserved1[2];
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* TXFILLTUNING: offset 0x24 */
120*4882a593Smuzhiyun 	u32		txfill_tuning;	/* TX FIFO Tuning register */
121*4882a593Smuzhiyun #define TXFIFO_DEFAULT	(8<<16)		/* FIFO burst threshold 8 */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	u32		reserved2[6];
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* CONFIGFLAG: offset 0x40 */
126*4882a593Smuzhiyun 	u32		configured_flag;
127*4882a593Smuzhiyun #define FLAG_CF		(1<<0)		/* true: we'll support "high speed" */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* PORTSC: offset 0x44 */
130*4882a593Smuzhiyun 	u32		port_status[0];	/* up to N_PORTS */
131*4882a593Smuzhiyun /* EHCI 1.1 addendum */
132*4882a593Smuzhiyun #define PORTSC_SUSPEND_STS_ACK 0
133*4882a593Smuzhiyun #define PORTSC_SUSPEND_STS_NYET 1
134*4882a593Smuzhiyun #define PORTSC_SUSPEND_STS_STALL 2
135*4882a593Smuzhiyun #define PORTSC_SUSPEND_STS_ERR 3
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define PORT_DEV_ADDR	(0x7f<<25)		/* device address */
138*4882a593Smuzhiyun #define PORT_SSTS	(0x3<<23)		/* suspend status */
139*4882a593Smuzhiyun /* 31:23 reserved */
140*4882a593Smuzhiyun #define PORT_WKOC_E	(1<<22)		/* wake on overcurrent (enable) */
141*4882a593Smuzhiyun #define PORT_WKDISC_E	(1<<21)		/* wake on disconnect (enable) */
142*4882a593Smuzhiyun #define PORT_WKCONN_E	(1<<20)		/* wake on connect (enable) */
143*4882a593Smuzhiyun /* 19:16 for port testing */
144*4882a593Smuzhiyun #define PORT_TEST(x)	(((x)&0xf)<<16)	/* Port Test Control */
145*4882a593Smuzhiyun #define PORT_TEST_PKT	PORT_TEST(0x4)	/* Port Test Control - packet test */
146*4882a593Smuzhiyun #define PORT_TEST_FORCE	PORT_TEST(0x5)	/* Port Test Control - force enable */
147*4882a593Smuzhiyun #define PORT_LED_OFF	(0<<14)
148*4882a593Smuzhiyun #define PORT_LED_AMBER	(1<<14)
149*4882a593Smuzhiyun #define PORT_LED_GREEN	(2<<14)
150*4882a593Smuzhiyun #define PORT_LED_MASK	(3<<14)
151*4882a593Smuzhiyun #define PORT_OWNER	(1<<13)		/* true: companion hc owns this port */
152*4882a593Smuzhiyun #define PORT_POWER	(1<<12)		/* true: has power (see PPC) */
153*4882a593Smuzhiyun #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10))	/* USB 1.1 device */
154*4882a593Smuzhiyun #define PORT_LS_MASK	(3<<10)		/* Link status (SE0, K or J */
155*4882a593Smuzhiyun /* 9 reserved */
156*4882a593Smuzhiyun #define PORT_LPM	(1<<9)		/* LPM transaction */
157*4882a593Smuzhiyun #define PORT_RESET	(1<<8)		/* reset port */
158*4882a593Smuzhiyun #define PORT_SUSPEND	(1<<7)		/* suspend port */
159*4882a593Smuzhiyun #define PORT_RESUME	(1<<6)		/* resume it */
160*4882a593Smuzhiyun #define PORT_OCC	(1<<5)		/* over current change */
161*4882a593Smuzhiyun #define PORT_OC		(1<<4)		/* over current active */
162*4882a593Smuzhiyun #define PORT_PEC	(1<<3)		/* port enable change */
163*4882a593Smuzhiyun #define PORT_PE		(1<<2)		/* port enable */
164*4882a593Smuzhiyun #define PORT_CSC	(1<<1)		/* connect status change */
165*4882a593Smuzhiyun #define PORT_CONNECT	(1<<0)		/* device connected */
166*4882a593Smuzhiyun #define PORT_RWC_BITS   (PORT_CSC | PORT_PEC | PORT_OCC)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	u32		reserved3[9];
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* USBMODE: offset 0x68 */
171*4882a593Smuzhiyun 	u32		usbmode;	/* USB Device mode */
172*4882a593Smuzhiyun #define USBMODE_SDIS	(1<<3)		/* Stream disable */
173*4882a593Smuzhiyun #define USBMODE_BE	(1<<2)		/* BE/LE endianness select */
174*4882a593Smuzhiyun #define USBMODE_CM_HC	(3<<0)		/* host controller mode */
175*4882a593Smuzhiyun #define USBMODE_CM_IDLE	(0<<0)		/* idle state */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	u32		reserved4[6];
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* Moorestown has some non-standard registers, partially due to the fact that
180*4882a593Smuzhiyun  * its EHCI controller has both TT and LPM support. HOSTPCx are extensions to
181*4882a593Smuzhiyun  * PORTSCx
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun 	/* HOSTPC: offset 0x84 */
184*4882a593Smuzhiyun 	u32		hostpc[0];	/* HOSTPC extension */
185*4882a593Smuzhiyun #define HOSTPC_PHCD	(1<<22)		/* Phy clock disable */
186*4882a593Smuzhiyun #define HOSTPC_PSPD	(3<<25)		/* Port speed detection */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	u32		reserved5[17];
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* USBMODE_EX: offset 0xc8 */
191*4882a593Smuzhiyun 	u32		usbmode_ex;	/* USB Device mode extension */
192*4882a593Smuzhiyun #define USBMODE_EX_VBPS	(1<<5)		/* VBus Power Select On */
193*4882a593Smuzhiyun #define USBMODE_EX_HC	(3<<0)		/* host controller mode */
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #endif /* __LINUX_USB_EHCI_DEF_H */
197