1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Hardware-specific External Interface I/O core definitions
4*4882a593Smuzhiyun * for the BCM47xx family of SiliconBackplane-based chips.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * The External Interface core supports a total of three external chip selects
7*4882a593Smuzhiyun * supporting external interfaces. One of the external chip selects is
8*4882a593Smuzhiyun * used for Flash, one is used for PCMCIA, and the other may be
9*4882a593Smuzhiyun * programmed to support either a synchronous interface or an
10*4882a593Smuzhiyun * asynchronous interface. The asynchronous interface can be used to
11*4882a593Smuzhiyun * support external devices such as UARTs and the BCM2019 Bluetooth
12*4882a593Smuzhiyun * baseband processor.
13*4882a593Smuzhiyun * The external interface core also contains 2 on-chip 16550 UARTs, clock
14*4882a593Smuzhiyun * frequency control, a watchdog interrupt timer, and a GPIO interface.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Copyright 2005, Broadcom Corporation
17*4882a593Smuzhiyun * Copyright 2006, Michael Buesch
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #ifndef LINUX_SSB_EXTIFCORE_H_
20*4882a593Smuzhiyun #define LINUX_SSB_EXTIFCORE_H_
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* external interface address space */
23*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_MEMBASE(x) (x)
24*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_IOBASE(x) ((x) + 0x100000)
25*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_CFGBASE(x) ((x) + 0x200000)
26*4882a593Smuzhiyun #define SSB_EXTIF_CFGIF_BASE(x) ((x) + 0x800000)
27*4882a593Smuzhiyun #define SSB_EXTIF_FLASH_BASE(x) ((x) + 0xc00000)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define SSB_EXTIF_NR_GPIOOUT 5
30*4882a593Smuzhiyun /* GPIO NOTE:
31*4882a593Smuzhiyun * The multiple instances of output and output enable registers
32*4882a593Smuzhiyun * are present to allow driver software for multiple cores to control
33*4882a593Smuzhiyun * gpio outputs without needing to share a single register pair.
34*4882a593Smuzhiyun * Use the following helper macro to get a register offset value.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_OUT(index) ({ \
37*4882a593Smuzhiyun BUILD_BUG_ON(index >= SSB_EXTIF_NR_GPIOOUT); \
38*4882a593Smuzhiyun SSB_EXTIF_GPIO_OUT_BASE + ((index) * 8); \
39*4882a593Smuzhiyun })
40*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_OUTEN(index) ({ \
41*4882a593Smuzhiyun BUILD_BUG_ON(index >= SSB_EXTIF_NR_GPIOOUT); \
42*4882a593Smuzhiyun SSB_EXTIF_GPIO_OUTEN_BASE + ((index) * 8); \
43*4882a593Smuzhiyun })
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /** EXTIF core registers **/
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SSB_EXTIF_CTL 0x0000
48*4882a593Smuzhiyun #define SSB_EXTIF_CTL_UARTEN (1 << 0) /* UART enable */
49*4882a593Smuzhiyun #define SSB_EXTIF_EXTSTAT 0x0004
50*4882a593Smuzhiyun #define SSB_EXTIF_EXTSTAT_EMODE (1 << 0) /* Endian mode (ro) */
51*4882a593Smuzhiyun #define SSB_EXTIF_EXTSTAT_EIRQPIN (1 << 1) /* External interrupt pin (ro) */
52*4882a593Smuzhiyun #define SSB_EXTIF_EXTSTAT_GPIOIRQPIN (1 << 2) /* GPIO interrupt pin (ro) */
53*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_CFG 0x0010
54*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_MEMWAIT 0x0014
55*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_ATTRWAIT 0x0018
56*4882a593Smuzhiyun #define SSB_EXTIF_PCMCIA_IOWAIT 0x001C
57*4882a593Smuzhiyun #define SSB_EXTIF_PROG_CFG 0x0020
58*4882a593Smuzhiyun #define SSB_EXTIF_PROG_WAITCNT 0x0024
59*4882a593Smuzhiyun #define SSB_EXTIF_FLASH_CFG 0x0028
60*4882a593Smuzhiyun #define SSB_EXTIF_FLASH_WAITCNT 0x002C
61*4882a593Smuzhiyun #define SSB_EXTIF_WATCHDOG 0x0040
62*4882a593Smuzhiyun #define SSB_EXTIF_CLOCK_N 0x0044
63*4882a593Smuzhiyun #define SSB_EXTIF_CLOCK_SB 0x0048
64*4882a593Smuzhiyun #define SSB_EXTIF_CLOCK_PCI 0x004C
65*4882a593Smuzhiyun #define SSB_EXTIF_CLOCK_MII 0x0050
66*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_IN 0x0060
67*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_OUT_BASE 0x0064
68*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_OUTEN_BASE 0x0068
69*4882a593Smuzhiyun #define SSB_EXTIF_EJTAG_OUTEN 0x0090
70*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_INTPOL 0x0094
71*4882a593Smuzhiyun #define SSB_EXTIF_GPIO_INTMASK 0x0098
72*4882a593Smuzhiyun #define SSB_EXTIF_UART_DATA 0x0300
73*4882a593Smuzhiyun #define SSB_EXTIF_UART_TIMER 0x0310
74*4882a593Smuzhiyun #define SSB_EXTIF_UART_FCR 0x0320
75*4882a593Smuzhiyun #define SSB_EXTIF_UART_LCR 0x0330
76*4882a593Smuzhiyun #define SSB_EXTIF_UART_MCR 0x0340
77*4882a593Smuzhiyun #define SSB_EXTIF_UART_LSR 0x0350
78*4882a593Smuzhiyun #define SSB_EXTIF_UART_MSR 0x0360
79*4882a593Smuzhiyun #define SSB_EXTIF_UART_SCRATCH 0x0370
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* pcmcia/prog/flash_config */
85*4882a593Smuzhiyun #define SSB_EXTCFG_EN (1 << 0) /* enable */
86*4882a593Smuzhiyun #define SSB_EXTCFG_MODE 0xE /* mode */
87*4882a593Smuzhiyun #define SSB_EXTCFG_MODE_SHIFT 1
88*4882a593Smuzhiyun #define SSB_EXTCFG_MODE_FLASH 0x0 /* flash/asynchronous mode */
89*4882a593Smuzhiyun #define SSB_EXTCFG_MODE_SYNC 0x2 /* synchronous mode */
90*4882a593Smuzhiyun #define SSB_EXTCFG_MODE_PCMCIA 0x4 /* pcmcia mode */
91*4882a593Smuzhiyun #define SSB_EXTCFG_DS16 (1 << 4) /* destsize: 0=8bit, 1=16bit */
92*4882a593Smuzhiyun #define SSB_EXTCFG_BSWAP (1 << 5) /* byteswap */
93*4882a593Smuzhiyun #define SSB_EXTCFG_CLKDIV 0xC0 /* clock divider */
94*4882a593Smuzhiyun #define SSB_EXTCFG_CLKDIV_SHIFT 6
95*4882a593Smuzhiyun #define SSB_EXTCFG_CLKDIV_2 0x0 /* backplane/2 */
96*4882a593Smuzhiyun #define SSB_EXTCFG_CLKDIV_3 0x40 /* backplane/3 */
97*4882a593Smuzhiyun #define SSB_EXTCFG_CLKDIV_4 0x80 /* backplane/4 */
98*4882a593Smuzhiyun #define SSB_EXTCFG_CLKEN (1 << 8) /* clock enable */
99*4882a593Smuzhiyun #define SSB_EXTCFG_STROBE (1 << 9) /* size/bytestrobe (synch only) */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* pcmcia_memwait */
102*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_0 0x0000003F /* waitcount0 */
103*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_1 0x00001F00 /* waitcount1 */
104*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_1_SHIFT 8
105*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_2 0x001F0000 /* waitcount2 */
106*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_2_SHIFT 16
107*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_3 0x1F000000 /* waitcount3 */
108*4882a593Smuzhiyun #define SSB_PCMCIA_MEMW_3_SHIFT 24
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* pcmcia_attrwait */
111*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_0 0x0000003F /* waitcount0 */
112*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_1 0x00001F00 /* waitcount1 */
113*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_1_SHIFT 8
114*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_2 0x001F0000 /* waitcount2 */
115*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_2_SHIFT 16
116*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_3 0x1F000000 /* waitcount3 */
117*4882a593Smuzhiyun #define SSB_PCMCIA_ATTW_3_SHIFT 24
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* pcmcia_iowait */
120*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_0 0x0000003F /* waitcount0 */
121*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_1 0x00001F00 /* waitcount1 */
122*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_1_SHIFT 8
123*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_2 0x001F0000 /* waitcount2 */
124*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_2_SHIFT 16
125*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_3 0x1F000000 /* waitcount3 */
126*4882a593Smuzhiyun #define SSB_PCMCIA_IOW_3_SHIFT 24
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* prog_waitcount */
129*4882a593Smuzhiyun #define SSB_PROG_WCNT_0 0x0000001F /* waitcount0 */
130*4882a593Smuzhiyun #define SSB_PROG_WCNT_1 0x00001F00 /* waitcount1 */
131*4882a593Smuzhiyun #define SSB_PROG_WCNT_1_SHIFT 8
132*4882a593Smuzhiyun #define SSB_PROG_WCNT_2 0x001F0000 /* waitcount2 */
133*4882a593Smuzhiyun #define SSB_PROG_WCNT_2_SHIFT 16
134*4882a593Smuzhiyun #define SSB_PROG_WCNT_3 0x1F000000 /* waitcount3 */
135*4882a593Smuzhiyun #define SSB_PROG_WCNT_3_SHIFT 24
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define SSB_PROG_W0 0x0000000C
138*4882a593Smuzhiyun #define SSB_PROG_W1 0x00000A00
139*4882a593Smuzhiyun #define SSB_PROG_W2 0x00020000
140*4882a593Smuzhiyun #define SSB_PROG_W3 0x01000000
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* flash_waitcount */
143*4882a593Smuzhiyun #define SSB_FLASH_WCNT_0 0x0000001F /* waitcount0 */
144*4882a593Smuzhiyun #define SSB_FLASH_WCNT_1 0x00001F00 /* waitcount1 */
145*4882a593Smuzhiyun #define SSB_FLASH_WCNT_1_SHIFT 8
146*4882a593Smuzhiyun #define SSB_FLASH_WCNT_2 0x001F0000 /* waitcount2 */
147*4882a593Smuzhiyun #define SSB_FLASH_WCNT_2_SHIFT 16
148*4882a593Smuzhiyun #define SSB_FLASH_WCNT_3 0x1F000000 /* waitcount3 */
149*4882a593Smuzhiyun #define SSB_FLASH_WCNT_3_SHIFT 24
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* watchdog */
152*4882a593Smuzhiyun #define SSB_EXTIF_WATCHDOG_CLK 48000000 /* Hz */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define SSB_EXTIF_WATCHDOG_MAX_TIMER ((1 << 28) - 1)
155*4882a593Smuzhiyun #define SSB_EXTIF_WATCHDOG_MAX_TIMER_MS (SSB_EXTIF_WATCHDOG_MAX_TIMER \
156*4882a593Smuzhiyun / (SSB_EXTIF_WATCHDOG_CLK / 1000))
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #ifdef CONFIG_SSB_DRIVER_EXTIF
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct ssb_extif {
162*4882a593Smuzhiyun struct ssb_device *dev;
163*4882a593Smuzhiyun spinlock_t gpio_lock;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
ssb_extif_available(struct ssb_extif * extif)166*4882a593Smuzhiyun static inline bool ssb_extif_available(struct ssb_extif *extif)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun return (extif->dev != NULL);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun extern void ssb_extif_get_clockcontrol(struct ssb_extif *extif,
172*4882a593Smuzhiyun u32 *plltype, u32 *n, u32 *m);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun extern void ssb_extif_timing_init(struct ssb_extif *extif,
175*4882a593Smuzhiyun unsigned long ns);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun extern u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Extif GPIO pin access */
180*4882a593Smuzhiyun u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask);
181*4882a593Smuzhiyun u32 ssb_extif_gpio_out(struct ssb_extif *extif, u32 mask, u32 value);
182*4882a593Smuzhiyun u32 ssb_extif_gpio_outen(struct ssb_extif *extif, u32 mask, u32 value);
183*4882a593Smuzhiyun u32 ssb_extif_gpio_polarity(struct ssb_extif *extif, u32 mask, u32 value);
184*4882a593Smuzhiyun u32 ssb_extif_gpio_intmask(struct ssb_extif *extif, u32 mask, u32 value);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #ifdef CONFIG_SSB_SERIAL
187*4882a593Smuzhiyun extern int ssb_extif_serial_init(struct ssb_extif *extif,
188*4882a593Smuzhiyun struct ssb_serial_port *ports);
189*4882a593Smuzhiyun #endif /* CONFIG_SSB_SERIAL */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #else /* CONFIG_SSB_DRIVER_EXTIF */
193*4882a593Smuzhiyun /* extif disabled */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct ssb_extif {
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
ssb_extif_available(struct ssb_extif * extif)198*4882a593Smuzhiyun static inline bool ssb_extif_available(struct ssb_extif *extif)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static inline
ssb_extif_get_clockcontrol(struct ssb_extif * extif,u32 * plltype,u32 * n,u32 * m)204*4882a593Smuzhiyun void ssb_extif_get_clockcontrol(struct ssb_extif *extif,
205*4882a593Smuzhiyun u32 *plltype, u32 *n, u32 *m)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static inline
ssb_extif_timing_init(struct ssb_extif * extif,unsigned long ns)210*4882a593Smuzhiyun void ssb_extif_timing_init(struct ssb_extif *extif, unsigned long ns)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static inline
ssb_extif_watchdog_timer_set(struct ssb_extif * extif,u32 ticks)215*4882a593Smuzhiyun u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
ssb_extif_gpio_in(struct ssb_extif * extif,u32 mask)220*4882a593Smuzhiyun static inline u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
ssb_extif_gpio_out(struct ssb_extif * extif,u32 mask,u32 value)225*4882a593Smuzhiyun static inline u32 ssb_extif_gpio_out(struct ssb_extif *extif, u32 mask,
226*4882a593Smuzhiyun u32 value)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
ssb_extif_gpio_outen(struct ssb_extif * extif,u32 mask,u32 value)231*4882a593Smuzhiyun static inline u32 ssb_extif_gpio_outen(struct ssb_extif *extif, u32 mask,
232*4882a593Smuzhiyun u32 value)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
ssb_extif_gpio_polarity(struct ssb_extif * extif,u32 mask,u32 value)237*4882a593Smuzhiyun static inline u32 ssb_extif_gpio_polarity(struct ssb_extif *extif, u32 mask,
238*4882a593Smuzhiyun u32 value)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
ssb_extif_gpio_intmask(struct ssb_extif * extif,u32 mask,u32 value)243*4882a593Smuzhiyun static inline u32 ssb_extif_gpio_intmask(struct ssb_extif *extif, u32 mask,
244*4882a593Smuzhiyun u32 value)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #ifdef CONFIG_SSB_SERIAL
ssb_extif_serial_init(struct ssb_extif * extif,struct ssb_serial_port * ports)250*4882a593Smuzhiyun static inline int ssb_extif_serial_init(struct ssb_extif *extif,
251*4882a593Smuzhiyun struct ssb_serial_port *ports)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun #endif /* CONFIG_SSB_SERIAL */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #endif /* CONFIG_SSB_DRIVER_EXTIF */
258*4882a593Smuzhiyun #endif /* LINUX_SSB_EXTIFCORE_H_ */
259