xref: /OK3568_Linux_fs/kernel/include/linux/sh_clk.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __SH_CLOCK_H
3*4882a593Smuzhiyun #define __SH_CLOCK_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/list.h>
6*4882a593Smuzhiyun #include <linux/seq_file.h>
7*4882a593Smuzhiyun #include <linux/cpufreq.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/kref.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct clk;
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct clk_mapping {
16*4882a593Smuzhiyun 	phys_addr_t		phys;
17*4882a593Smuzhiyun 	void __iomem		*base;
18*4882a593Smuzhiyun 	unsigned long		len;
19*4882a593Smuzhiyun 	struct kref		ref;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct sh_clk_ops {
23*4882a593Smuzhiyun #ifdef CONFIG_SH_CLK_CPG_LEGACY
24*4882a593Smuzhiyun 	void (*init)(struct clk *clk);
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 	int (*enable)(struct clk *clk);
27*4882a593Smuzhiyun 	void (*disable)(struct clk *clk);
28*4882a593Smuzhiyun 	unsigned long (*recalc)(struct clk *clk);
29*4882a593Smuzhiyun 	int (*set_rate)(struct clk *clk, unsigned long rate);
30*4882a593Smuzhiyun 	int (*set_parent)(struct clk *clk, struct clk *parent);
31*4882a593Smuzhiyun 	long (*round_rate)(struct clk *clk, unsigned long rate);
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SH_CLK_DIV_MSK(div)	((1 << (div)) - 1)
35*4882a593Smuzhiyun #define SH_CLK_DIV4_MSK		SH_CLK_DIV_MSK(4)
36*4882a593Smuzhiyun #define SH_CLK_DIV6_MSK		SH_CLK_DIV_MSK(6)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct clk {
39*4882a593Smuzhiyun 	struct list_head	node;
40*4882a593Smuzhiyun 	struct clk		*parent;
41*4882a593Smuzhiyun 	struct clk		**parent_table;	/* list of parents to */
42*4882a593Smuzhiyun 	unsigned short		parent_num;	/* choose between */
43*4882a593Smuzhiyun 	unsigned char		src_shift;	/* source clock field in the */
44*4882a593Smuzhiyun 	unsigned char		src_width;	/* configuration register */
45*4882a593Smuzhiyun 	struct sh_clk_ops	*ops;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	struct list_head	children;
48*4882a593Smuzhiyun 	struct list_head	sibling;	/* node for children */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	int			usecount;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	unsigned long		rate;
53*4882a593Smuzhiyun 	unsigned long		flags;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	void __iomem		*enable_reg;
56*4882a593Smuzhiyun 	void __iomem		*status_reg;
57*4882a593Smuzhiyun 	unsigned int		enable_bit;
58*4882a593Smuzhiyun 	void __iomem		*mapped_reg;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	unsigned int		div_mask;
61*4882a593Smuzhiyun 	unsigned long		arch_flags;
62*4882a593Smuzhiyun 	void			*priv;
63*4882a593Smuzhiyun 	struct clk_mapping	*mapping;
64*4882a593Smuzhiyun 	struct cpufreq_frequency_table *freq_table;
65*4882a593Smuzhiyun 	unsigned int		nr_freqs;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define CLK_ENABLE_ON_INIT	BIT(0)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define CLK_ENABLE_REG_32BIT	BIT(1)	/* default access size */
71*4882a593Smuzhiyun #define CLK_ENABLE_REG_16BIT	BIT(2)
72*4882a593Smuzhiyun #define CLK_ENABLE_REG_8BIT	BIT(3)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CLK_MASK_DIV_ON_DISABLE	BIT(4)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define CLK_ENABLE_REG_MASK	(CLK_ENABLE_REG_32BIT | \
77*4882a593Smuzhiyun 				 CLK_ENABLE_REG_16BIT | \
78*4882a593Smuzhiyun 				 CLK_ENABLE_REG_8BIT)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* drivers/sh/clk.c */
81*4882a593Smuzhiyun unsigned long followparent_recalc(struct clk *);
82*4882a593Smuzhiyun void recalculate_root_clocks(void);
83*4882a593Smuzhiyun void propagate_rate(struct clk *);
84*4882a593Smuzhiyun int clk_reparent(struct clk *child, struct clk *parent);
85*4882a593Smuzhiyun int clk_register(struct clk *);
86*4882a593Smuzhiyun void clk_unregister(struct clk *);
87*4882a593Smuzhiyun void clk_enable_init_clocks(void);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct clk_div_mult_table {
90*4882a593Smuzhiyun 	unsigned int *divisors;
91*4882a593Smuzhiyun 	unsigned int nr_divisors;
92*4882a593Smuzhiyun 	unsigned int *multipliers;
93*4882a593Smuzhiyun 	unsigned int nr_multipliers;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct cpufreq_frequency_table;
97*4882a593Smuzhiyun void clk_rate_table_build(struct clk *clk,
98*4882a593Smuzhiyun 			  struct cpufreq_frequency_table *freq_table,
99*4882a593Smuzhiyun 			  int nr_freqs,
100*4882a593Smuzhiyun 			  struct clk_div_mult_table *src_table,
101*4882a593Smuzhiyun 			  unsigned long *bitmap);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun long clk_rate_table_round(struct clk *clk,
104*4882a593Smuzhiyun 			  struct cpufreq_frequency_table *freq_table,
105*4882a593Smuzhiyun 			  unsigned long rate);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun int clk_rate_table_find(struct clk *clk,
108*4882a593Smuzhiyun 			struct cpufreq_frequency_table *freq_table,
109*4882a593Smuzhiyun 			unsigned long rate);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun long clk_rate_div_range_round(struct clk *clk, unsigned int div_min,
112*4882a593Smuzhiyun 			      unsigned int div_max, unsigned long rate);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun long clk_rate_mult_range_round(struct clk *clk, unsigned int mult_min,
115*4882a593Smuzhiyun 			       unsigned int mult_max, unsigned long rate);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _status_reg, _flags) \
118*4882a593Smuzhiyun {									\
119*4882a593Smuzhiyun 	.parent		= _parent,					\
120*4882a593Smuzhiyun 	.enable_reg	= (void __iomem *)_enable_reg,			\
121*4882a593Smuzhiyun 	.enable_bit	= _enable_bit,					\
122*4882a593Smuzhiyun 	.status_reg	= _status_reg,					\
123*4882a593Smuzhiyun 	.flags		= _flags,					\
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define SH_CLK_MSTP32(_p, _r, _b, _f)				\
127*4882a593Smuzhiyun 	SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_32BIT)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define SH_CLK_MSTP32_STS(_p, _r, _b, _s, _f)			\
130*4882a593Smuzhiyun 	SH_CLK_MSTP(_p, _r, _b, _s, _f | CLK_ENABLE_REG_32BIT)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SH_CLK_MSTP16(_p, _r, _b, _f)				\
133*4882a593Smuzhiyun 	SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_16BIT)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define SH_CLK_MSTP8(_p, _r, _b, _f)				\
136*4882a593Smuzhiyun 	SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_8BIT)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun int sh_clk_mstp_register(struct clk *clks, int nr);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * MSTP registration never really cared about access size, despite the
142*4882a593Smuzhiyun  * original enable/disable pairs assuming a 32-bit access. Clocks are
143*4882a593Smuzhiyun  * responsible for defining their access sizes either directly or via the
144*4882a593Smuzhiyun  * clock definition wrappers.
145*4882a593Smuzhiyun  */
sh_clk_mstp32_register(struct clk * clks,int nr)146*4882a593Smuzhiyun static inline int __deprecated sh_clk_mstp32_register(struct clk *clks, int nr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	return sh_clk_mstp_register(clks, nr);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags)	\
152*4882a593Smuzhiyun {								\
153*4882a593Smuzhiyun 	.parent = _parent,					\
154*4882a593Smuzhiyun 	.enable_reg = (void __iomem *)_reg,			\
155*4882a593Smuzhiyun 	.enable_bit = _shift,					\
156*4882a593Smuzhiyun 	.arch_flags = _div_bitmap,				\
157*4882a593Smuzhiyun 	.div_mask = SH_CLK_DIV4_MSK,				\
158*4882a593Smuzhiyun 	.flags = _flags,					\
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct clk_div_table {
162*4882a593Smuzhiyun 	struct clk_div_mult_table *div_mult_table;
163*4882a593Smuzhiyun 	void (*kick)(struct clk *clk);
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define clk_div4_table clk_div_table
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun int sh_clk_div4_register(struct clk *clks, int nr,
169*4882a593Smuzhiyun 			 struct clk_div4_table *table);
170*4882a593Smuzhiyun int sh_clk_div4_enable_register(struct clk *clks, int nr,
171*4882a593Smuzhiyun 			 struct clk_div4_table *table);
172*4882a593Smuzhiyun int sh_clk_div4_reparent_register(struct clk *clks, int nr,
173*4882a593Smuzhiyun 			 struct clk_div4_table *table);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define SH_CLK_DIV6_EXT(_reg, _flags, _parents,			\
176*4882a593Smuzhiyun 			_num_parents, _src_shift, _src_width)	\
177*4882a593Smuzhiyun {								\
178*4882a593Smuzhiyun 	.enable_reg = (void __iomem *)_reg,			\
179*4882a593Smuzhiyun 	.enable_bit = 0, /* unused */				\
180*4882a593Smuzhiyun 	.flags = _flags | CLK_MASK_DIV_ON_DISABLE,		\
181*4882a593Smuzhiyun 	.div_mask = SH_CLK_DIV6_MSK,				\
182*4882a593Smuzhiyun 	.parent_table = _parents,				\
183*4882a593Smuzhiyun 	.parent_num = _num_parents,				\
184*4882a593Smuzhiyun 	.src_shift = _src_shift,				\
185*4882a593Smuzhiyun 	.src_width = _src_width,				\
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define SH_CLK_DIV6(_parent, _reg, _flags)			\
189*4882a593Smuzhiyun {								\
190*4882a593Smuzhiyun 	.parent		= _parent,				\
191*4882a593Smuzhiyun 	.enable_reg	= (void __iomem *)_reg,			\
192*4882a593Smuzhiyun 	.enable_bit	= 0,	/* unused */			\
193*4882a593Smuzhiyun 	.div_mask	= SH_CLK_DIV6_MSK,			\
194*4882a593Smuzhiyun 	.flags		= _flags | CLK_MASK_DIV_ON_DISABLE,	\
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun int sh_clk_div6_register(struct clk *clks, int nr);
198*4882a593Smuzhiyun int sh_clk_div6_reparent_register(struct clk *clks, int nr);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
201*4882a593Smuzhiyun #define CLKDEV_DEV_ID(_id, _clk) { .dev_id = _id, .clk = _clk }
202*4882a593Smuzhiyun #define CLKDEV_ICK_ID(_cid, _did, _clk) { .con_id = _cid, .dev_id = _did, .clk = _clk }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* .enable_reg will be updated to .mapping on sh_clk_fsidiv_register() */
205*4882a593Smuzhiyun #define SH_CLK_FSIDIV(_reg, _parent)		\
206*4882a593Smuzhiyun {						\
207*4882a593Smuzhiyun 	.enable_reg = (void __iomem *)_reg,	\
208*4882a593Smuzhiyun 	.parent		= _parent,		\
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun int sh_clk_fsidiv_register(struct clk *clks, int nr);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #endif /* __SH_CLOCK_H */
214