1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Internal header file for Samsung S3C2410 serial ports (UART0-2) 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2002 Shane Nay (shane@minirl.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Additional defines, Copyright 2003 Simtec Electronics (linux@simtec.co.uk) 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Adapted from: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Internal header file for MX1ADS serial ports (UART1 & 2) 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * Copyright (C) 2002 Shane Nay (shane@minirl.com) 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef __ASM_ARM_REGS_SERIAL_H 17*4882a593Smuzhiyun #define __ASM_ARM_REGS_SERIAL_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define S3C2410_URXH (0x24) 20*4882a593Smuzhiyun #define S3C2410_UTXH (0x20) 21*4882a593Smuzhiyun #define S3C2410_ULCON (0x00) 22*4882a593Smuzhiyun #define S3C2410_UCON (0x04) 23*4882a593Smuzhiyun #define S3C2410_UFCON (0x08) 24*4882a593Smuzhiyun #define S3C2410_UMCON (0x0C) 25*4882a593Smuzhiyun #define S3C2410_UBRDIV (0x28) 26*4882a593Smuzhiyun #define S3C2410_UTRSTAT (0x10) 27*4882a593Smuzhiyun #define S3C2410_UERSTAT (0x14) 28*4882a593Smuzhiyun #define S3C2410_UFSTAT (0x18) 29*4882a593Smuzhiyun #define S3C2410_UMSTAT (0x1C) 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define S3C2410_LCON_CFGMASK ((0xF<<3)|(0x3)) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define S3C2410_LCON_CS5 (0x0) 34*4882a593Smuzhiyun #define S3C2410_LCON_CS6 (0x1) 35*4882a593Smuzhiyun #define S3C2410_LCON_CS7 (0x2) 36*4882a593Smuzhiyun #define S3C2410_LCON_CS8 (0x3) 37*4882a593Smuzhiyun #define S3C2410_LCON_CSMASK (0x3) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define S3C2410_LCON_PNONE (0x0) 40*4882a593Smuzhiyun #define S3C2410_LCON_PEVEN (0x5 << 3) 41*4882a593Smuzhiyun #define S3C2410_LCON_PODD (0x4 << 3) 42*4882a593Smuzhiyun #define S3C2410_LCON_PMASK (0x7 << 3) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define S3C2410_LCON_STOPB (1<<2) 45*4882a593Smuzhiyun #define S3C2410_LCON_IRM (1<<6) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define S3C2440_UCON_CLKMASK (3<<10) 48*4882a593Smuzhiyun #define S3C2440_UCON_CLKSHIFT (10) 49*4882a593Smuzhiyun #define S3C2440_UCON_PCLK (0<<10) 50*4882a593Smuzhiyun #define S3C2440_UCON_UCLK (1<<10) 51*4882a593Smuzhiyun #define S3C2440_UCON_PCLK2 (2<<10) 52*4882a593Smuzhiyun #define S3C2440_UCON_FCLK (3<<10) 53*4882a593Smuzhiyun #define S3C2443_UCON_EPLL (3<<10) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define S3C6400_UCON_CLKMASK (3<<10) 56*4882a593Smuzhiyun #define S3C6400_UCON_CLKSHIFT (10) 57*4882a593Smuzhiyun #define S3C6400_UCON_PCLK (0<<10) 58*4882a593Smuzhiyun #define S3C6400_UCON_PCLK2 (2<<10) 59*4882a593Smuzhiyun #define S3C6400_UCON_UCLK0 (1<<10) 60*4882a593Smuzhiyun #define S3C6400_UCON_UCLK1 (3<<10) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define S3C2440_UCON2_FCLK_EN (1<<15) 63*4882a593Smuzhiyun #define S3C2440_UCON0_DIVMASK (15 << 12) 64*4882a593Smuzhiyun #define S3C2440_UCON1_DIVMASK (15 << 12) 65*4882a593Smuzhiyun #define S3C2440_UCON2_DIVMASK (7 << 12) 66*4882a593Smuzhiyun #define S3C2440_UCON_DIVSHIFT (12) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define S3C2412_UCON_CLKMASK (3<<10) 69*4882a593Smuzhiyun #define S3C2412_UCON_CLKSHIFT (10) 70*4882a593Smuzhiyun #define S3C2412_UCON_UCLK (1<<10) 71*4882a593Smuzhiyun #define S3C2412_UCON_USYSCLK (3<<10) 72*4882a593Smuzhiyun #define S3C2412_UCON_PCLK (0<<10) 73*4882a593Smuzhiyun #define S3C2412_UCON_PCLK2 (2<<10) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define S3C2410_UCON_CLKMASK (1 << 10) 76*4882a593Smuzhiyun #define S3C2410_UCON_CLKSHIFT (10) 77*4882a593Smuzhiyun #define S3C2410_UCON_UCLK (1<<10) 78*4882a593Smuzhiyun #define S3C2410_UCON_SBREAK (1<<4) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define S3C2410_UCON_TXILEVEL (1<<9) 81*4882a593Smuzhiyun #define S3C2410_UCON_RXILEVEL (1<<8) 82*4882a593Smuzhiyun #define S3C2410_UCON_TXIRQMODE (1<<2) 83*4882a593Smuzhiyun #define S3C2410_UCON_RXIRQMODE (1<<0) 84*4882a593Smuzhiyun #define S3C2410_UCON_RXFIFO_TOI (1<<7) 85*4882a593Smuzhiyun #define S3C2443_UCON_RXERR_IRQEN (1<<6) 86*4882a593Smuzhiyun #define S3C2443_UCON_LOOPBACK (1<<5) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define S3C2410_UCON_DEFAULT (S3C2410_UCON_TXILEVEL | \ 89*4882a593Smuzhiyun S3C2410_UCON_RXILEVEL | \ 90*4882a593Smuzhiyun S3C2410_UCON_TXIRQMODE | \ 91*4882a593Smuzhiyun S3C2410_UCON_RXIRQMODE | \ 92*4882a593Smuzhiyun S3C2410_UCON_RXFIFO_TOI) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define S3C64XX_UCON_TXBURST_1 (0<<20) 95*4882a593Smuzhiyun #define S3C64XX_UCON_TXBURST_4 (1<<20) 96*4882a593Smuzhiyun #define S3C64XX_UCON_TXBURST_8 (2<<20) 97*4882a593Smuzhiyun #define S3C64XX_UCON_TXBURST_16 (3<<20) 98*4882a593Smuzhiyun #define S3C64XX_UCON_TXBURST_MASK (0xf<<20) 99*4882a593Smuzhiyun #define S3C64XX_UCON_RXBURST_1 (0<<16) 100*4882a593Smuzhiyun #define S3C64XX_UCON_RXBURST_4 (1<<16) 101*4882a593Smuzhiyun #define S3C64XX_UCON_RXBURST_8 (2<<16) 102*4882a593Smuzhiyun #define S3C64XX_UCON_RXBURST_16 (3<<16) 103*4882a593Smuzhiyun #define S3C64XX_UCON_RXBURST_MASK (0xf<<16) 104*4882a593Smuzhiyun #define S3C64XX_UCON_TIMEOUT_SHIFT (12) 105*4882a593Smuzhiyun #define S3C64XX_UCON_TIMEOUT_MASK (0xf<<12) 106*4882a593Smuzhiyun #define S3C64XX_UCON_EMPTYINT_EN (1<<11) 107*4882a593Smuzhiyun #define S3C64XX_UCON_DMASUS_EN (1<<10) 108*4882a593Smuzhiyun #define S3C64XX_UCON_TXINT_LEVEL (1<<9) 109*4882a593Smuzhiyun #define S3C64XX_UCON_RXINT_LEVEL (1<<8) 110*4882a593Smuzhiyun #define S3C64XX_UCON_TIMEOUT_EN (1<<7) 111*4882a593Smuzhiyun #define S3C64XX_UCON_ERRINT_EN (1<<6) 112*4882a593Smuzhiyun #define S3C64XX_UCON_TXMODE_DMA (2<<2) 113*4882a593Smuzhiyun #define S3C64XX_UCON_TXMODE_CPU (1<<2) 114*4882a593Smuzhiyun #define S3C64XX_UCON_TXMODE_MASK (3<<2) 115*4882a593Smuzhiyun #define S3C64XX_UCON_RXMODE_DMA (2<<0) 116*4882a593Smuzhiyun #define S3C64XX_UCON_RXMODE_CPU (1<<0) 117*4882a593Smuzhiyun #define S3C64XX_UCON_RXMODE_MASK (3<<0) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define S3C2410_UFCON_FIFOMODE (1<<0) 120*4882a593Smuzhiyun #define S3C2410_UFCON_TXTRIG0 (0<<6) 121*4882a593Smuzhiyun #define S3C2410_UFCON_RXTRIG8 (1<<4) 122*4882a593Smuzhiyun #define S3C2410_UFCON_RXTRIG12 (2<<4) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* S3C2440 FIFO trigger levels */ 125*4882a593Smuzhiyun #define S3C2440_UFCON_RXTRIG1 (0<<4) 126*4882a593Smuzhiyun #define S3C2440_UFCON_RXTRIG8 (1<<4) 127*4882a593Smuzhiyun #define S3C2440_UFCON_RXTRIG16 (2<<4) 128*4882a593Smuzhiyun #define S3C2440_UFCON_RXTRIG32 (3<<4) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #define S3C2440_UFCON_TXTRIG0 (0<<6) 131*4882a593Smuzhiyun #define S3C2440_UFCON_TXTRIG16 (1<<6) 132*4882a593Smuzhiyun #define S3C2440_UFCON_TXTRIG32 (2<<6) 133*4882a593Smuzhiyun #define S3C2440_UFCON_TXTRIG48 (3<<6) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define S3C2410_UFCON_RESETBOTH (3<<1) 136*4882a593Smuzhiyun #define S3C2410_UFCON_RESETTX (1<<2) 137*4882a593Smuzhiyun #define S3C2410_UFCON_RESETRX (1<<1) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define S3C2410_UFCON_DEFAULT (S3C2410_UFCON_FIFOMODE | \ 140*4882a593Smuzhiyun S3C2410_UFCON_TXTRIG0 | \ 141*4882a593Smuzhiyun S3C2410_UFCON_RXTRIG8 ) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define S3C2410_UMCOM_AFC (1<<4) 144*4882a593Smuzhiyun #define S3C2410_UMCOM_RTS_LOW (1<<0) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_63 (0<<5) /* same as s3c2443 */ 147*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_56 (1<<5) 148*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_48 (2<<5) 149*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_40 (3<<5) 150*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_32 (4<<5) 151*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_24 (5<<5) 152*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_16 (6<<5) 153*4882a593Smuzhiyun #define S3C2412_UMCON_AFC_8 (7<<5) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define S3C2410_UFSTAT_TXFULL (1<<9) 156*4882a593Smuzhiyun #define S3C2410_UFSTAT_RXFULL (1<<8) 157*4882a593Smuzhiyun #define S3C2410_UFSTAT_TXMASK (15<<4) 158*4882a593Smuzhiyun #define S3C2410_UFSTAT_TXSHIFT (4) 159*4882a593Smuzhiyun #define S3C2410_UFSTAT_RXMASK (15<<0) 160*4882a593Smuzhiyun #define S3C2410_UFSTAT_RXSHIFT (0) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* UFSTAT S3C2443 same as S3C2440 */ 163*4882a593Smuzhiyun #define S3C2440_UFSTAT_TXFULL (1<<14) 164*4882a593Smuzhiyun #define S3C2440_UFSTAT_RXFULL (1<<6) 165*4882a593Smuzhiyun #define S3C2440_UFSTAT_TXSHIFT (8) 166*4882a593Smuzhiyun #define S3C2440_UFSTAT_RXSHIFT (0) 167*4882a593Smuzhiyun #define S3C2440_UFSTAT_TXMASK (63<<8) 168*4882a593Smuzhiyun #define S3C2440_UFSTAT_RXMASK (63) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define S3C2410_UTRSTAT_TIMEOUT (1<<3) 171*4882a593Smuzhiyun #define S3C2410_UTRSTAT_TXE (1<<2) 172*4882a593Smuzhiyun #define S3C2410_UTRSTAT_TXFE (1<<1) 173*4882a593Smuzhiyun #define S3C2410_UTRSTAT_RXDR (1<<0) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define S3C2410_UERSTAT_OVERRUN (1<<0) 176*4882a593Smuzhiyun #define S3C2410_UERSTAT_FRAME (1<<2) 177*4882a593Smuzhiyun #define S3C2410_UERSTAT_BREAK (1<<3) 178*4882a593Smuzhiyun #define S3C2443_UERSTAT_PARITY (1<<1) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define S3C2410_UERSTAT_ANY (S3C2410_UERSTAT_OVERRUN | \ 181*4882a593Smuzhiyun S3C2410_UERSTAT_FRAME | \ 182*4882a593Smuzhiyun S3C2410_UERSTAT_BREAK) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define S3C2410_UMSTAT_CTS (1<<0) 185*4882a593Smuzhiyun #define S3C2410_UMSTAT_DeltaCTS (1<<2) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define S3C2443_DIVSLOT (0x2C) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* S3C64XX interrupt registers. */ 190*4882a593Smuzhiyun #define S3C64XX_UINTP 0x30 191*4882a593Smuzhiyun #define S3C64XX_UINTSP 0x34 192*4882a593Smuzhiyun #define S3C64XX_UINTM 0x38 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define S3C64XX_UINTM_RXD (0) 195*4882a593Smuzhiyun #define S3C64XX_UINTM_ERROR (1) 196*4882a593Smuzhiyun #define S3C64XX_UINTM_TXD (2) 197*4882a593Smuzhiyun #define S3C64XX_UINTM_RXD_MSK (1 << S3C64XX_UINTM_RXD) 198*4882a593Smuzhiyun #define S3C64XX_UINTM_ERR_MSK (1 << S3C64XX_UINTM_ERROR) 199*4882a593Smuzhiyun #define S3C64XX_UINTM_TXD_MSK (1 << S3C64XX_UINTM_TXD) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* Following are specific to S5PV210 */ 202*4882a593Smuzhiyun #define S5PV210_UCON_CLKMASK (1<<10) 203*4882a593Smuzhiyun #define S5PV210_UCON_CLKSHIFT (10) 204*4882a593Smuzhiyun #define S5PV210_UCON_PCLK (0<<10) 205*4882a593Smuzhiyun #define S5PV210_UCON_UCLK (1<<10) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG0 (0<<8) 208*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG4 (1<<8) 209*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG8 (2<<8) 210*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG16 (3<<8) 211*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG32 (4<<8) 212*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG64 (5<<8) 213*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG128 (6<<8) 214*4882a593Smuzhiyun #define S5PV210_UFCON_TXTRIG256 (7<<8) 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG1 (0<<4) 217*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG4 (1<<4) 218*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG8 (2<<4) 219*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG16 (3<<4) 220*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG32 (4<<4) 221*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG64 (5<<4) 222*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG128 (6<<4) 223*4882a593Smuzhiyun #define S5PV210_UFCON_RXTRIG256 (7<<4) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define S5PV210_UFSTAT_TXFULL (1<<24) 226*4882a593Smuzhiyun #define S5PV210_UFSTAT_RXFULL (1<<8) 227*4882a593Smuzhiyun #define S5PV210_UFSTAT_TXMASK (255<<16) 228*4882a593Smuzhiyun #define S5PV210_UFSTAT_TXSHIFT (16) 229*4882a593Smuzhiyun #define S5PV210_UFSTAT_RXMASK (255<<0) 230*4882a593Smuzhiyun #define S5PV210_UFSTAT_RXSHIFT (0) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define S3C2410_UCON_CLKSEL0 (1 << 0) 233*4882a593Smuzhiyun #define S3C2410_UCON_CLKSEL1 (1 << 1) 234*4882a593Smuzhiyun #define S3C2410_UCON_CLKSEL2 (1 << 2) 235*4882a593Smuzhiyun #define S3C2410_UCON_CLKSEL3 (1 << 3) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* Default values for s5pv210 UCON and UFCON uart registers */ 238*4882a593Smuzhiyun #define S5PV210_UCON_DEFAULT (S3C2410_UCON_TXILEVEL | \ 239*4882a593Smuzhiyun S3C2410_UCON_RXILEVEL | \ 240*4882a593Smuzhiyun S3C2410_UCON_TXIRQMODE | \ 241*4882a593Smuzhiyun S3C2410_UCON_RXIRQMODE | \ 242*4882a593Smuzhiyun S3C2410_UCON_RXFIFO_TOI | \ 243*4882a593Smuzhiyun S3C2443_UCON_RXERR_IRQEN) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define S5PV210_UFCON_DEFAULT (S3C2410_UFCON_FIFOMODE | \ 246*4882a593Smuzhiyun S5PV210_UFCON_TXTRIG4 | \ 247*4882a593Smuzhiyun S5PV210_UFCON_RXTRIG4) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #include <linux/serial_core.h> 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* configuration structure for per-machine configurations for the 254*4882a593Smuzhiyun * serial port 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun * the pointer is setup by the machine specific initialisation from the 257*4882a593Smuzhiyun * arch/arm/mach-s3c2410/ directory. 258*4882a593Smuzhiyun */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun struct s3c2410_uartcfg { 261*4882a593Smuzhiyun unsigned char hwport; /* hardware port number */ 262*4882a593Smuzhiyun unsigned char unused; 263*4882a593Smuzhiyun unsigned short flags; 264*4882a593Smuzhiyun upf_t uart_flags; /* default uart flags */ 265*4882a593Smuzhiyun unsigned int clk_sel; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun unsigned int has_fracval; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun unsigned long ucon; /* value of ucon for port */ 270*4882a593Smuzhiyun unsigned long ulcon; /* value of ulcon for port */ 271*4882a593Smuzhiyun unsigned long ufcon; /* value of ufcon for port */ 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #endif /* __ASM_ARM_REGS_SERIAL_H */ 277*4882a593Smuzhiyun 278