1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* Driver for Realtek RTS5139 USB card reader
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Roger Tseng <rogerable@realtek.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __RTSX_USB_H
11*4882a593Smuzhiyun #define __RTSX_USB_H
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/usb.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* related module names */
16*4882a593Smuzhiyun #define RTSX_USB_SD_CARD 0
17*4882a593Smuzhiyun #define RTSX_USB_MS_CARD 1
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* endpoint numbers */
20*4882a593Smuzhiyun #define EP_BULK_OUT 1
21*4882a593Smuzhiyun #define EP_BULK_IN 2
22*4882a593Smuzhiyun #define EP_INTR_IN 3
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* USB vendor requests */
25*4882a593Smuzhiyun #define RTSX_USB_REQ_REG_OP 0x00
26*4882a593Smuzhiyun #define RTSX_USB_REQ_POLL 0x02
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* miscellaneous parameters */
29*4882a593Smuzhiyun #define MIN_DIV_N 60
30*4882a593Smuzhiyun #define MAX_DIV_N 120
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MAX_PHASE 15
33*4882a593Smuzhiyun #define RX_TUNING_CNT 3
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define QFN24 0
36*4882a593Smuzhiyun #define LQFP48 1
37*4882a593Smuzhiyun #define CHECK_PKG(ucr, pkg) ((ucr)->package == (pkg))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* data structures */
40*4882a593Smuzhiyun struct rtsx_ucr {
41*4882a593Smuzhiyun u16 vendor_id;
42*4882a593Smuzhiyun u16 product_id;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun int package;
45*4882a593Smuzhiyun u8 ic_version;
46*4882a593Smuzhiyun bool is_rts5179;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun unsigned int cur_clk;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun u8 *cmd_buf;
51*4882a593Smuzhiyun unsigned int cmd_idx;
52*4882a593Smuzhiyun u8 *rsp_buf;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct usb_device *pusb_dev;
55*4882a593Smuzhiyun struct usb_interface *pusb_intf;
56*4882a593Smuzhiyun struct usb_sg_request current_sg;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct timer_list sg_timer;
59*4882a593Smuzhiyun struct mutex dev_mutex;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* buffer size */
63*4882a593Smuzhiyun #define IOBUF_SIZE 1024
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* prototypes of exported functions */
66*4882a593Smuzhiyun extern int rtsx_usb_get_card_status(struct rtsx_ucr *ucr, u16 *status);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun extern int rtsx_usb_read_register(struct rtsx_ucr *ucr, u16 addr, u8 *data);
69*4882a593Smuzhiyun extern int rtsx_usb_write_register(struct rtsx_ucr *ucr, u16 addr, u8 mask,
70*4882a593Smuzhiyun u8 data);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun extern int rtsx_usb_ep0_write_register(struct rtsx_ucr *ucr, u16 addr, u8 mask,
73*4882a593Smuzhiyun u8 data);
74*4882a593Smuzhiyun extern int rtsx_usb_ep0_read_register(struct rtsx_ucr *ucr, u16 addr,
75*4882a593Smuzhiyun u8 *data);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun extern void rtsx_usb_add_cmd(struct rtsx_ucr *ucr, u8 cmd_type,
78*4882a593Smuzhiyun u16 reg_addr, u8 mask, u8 data);
79*4882a593Smuzhiyun extern int rtsx_usb_send_cmd(struct rtsx_ucr *ucr, u8 flag, int timeout);
80*4882a593Smuzhiyun extern int rtsx_usb_get_rsp(struct rtsx_ucr *ucr, int rsp_len, int timeout);
81*4882a593Smuzhiyun extern int rtsx_usb_transfer_data(struct rtsx_ucr *ucr, unsigned int pipe,
82*4882a593Smuzhiyun void *buf, unsigned int len, int use_sg,
83*4882a593Smuzhiyun unsigned int *act_len, int timeout);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun extern int rtsx_usb_read_ppbuf(struct rtsx_ucr *ucr, u8 *buf, int buf_len);
86*4882a593Smuzhiyun extern int rtsx_usb_write_ppbuf(struct rtsx_ucr *ucr, u8 *buf, int buf_len);
87*4882a593Smuzhiyun extern int rtsx_usb_switch_clock(struct rtsx_ucr *ucr, unsigned int card_clock,
88*4882a593Smuzhiyun u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk);
89*4882a593Smuzhiyun extern int rtsx_usb_card_exclusive_check(struct rtsx_ucr *ucr, int card);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* card status */
92*4882a593Smuzhiyun #define SD_CD 0x01
93*4882a593Smuzhiyun #define MS_CD 0x02
94*4882a593Smuzhiyun #define XD_CD 0x04
95*4882a593Smuzhiyun #define CD_MASK (SD_CD | MS_CD | XD_CD)
96*4882a593Smuzhiyun #define SD_WP 0x08
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* reader command field offset & parameters */
99*4882a593Smuzhiyun #define READ_REG_CMD 0
100*4882a593Smuzhiyun #define WRITE_REG_CMD 1
101*4882a593Smuzhiyun #define CHECK_REG_CMD 2
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PACKET_TYPE 4
104*4882a593Smuzhiyun #define CNT_H 5
105*4882a593Smuzhiyun #define CNT_L 6
106*4882a593Smuzhiyun #define STAGE_FLAG 7
107*4882a593Smuzhiyun #define CMD_OFFSET 8
108*4882a593Smuzhiyun #define SEQ_WRITE_DATA_OFFSET 12
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define BATCH_CMD 0
111*4882a593Smuzhiyun #define SEQ_READ 1
112*4882a593Smuzhiyun #define SEQ_WRITE 2
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define STAGE_R 0x01
115*4882a593Smuzhiyun #define STAGE_DI 0x02
116*4882a593Smuzhiyun #define STAGE_DO 0x04
117*4882a593Smuzhiyun #define STAGE_MS_STATUS 0x08
118*4882a593Smuzhiyun #define STAGE_XD_STATUS 0x10
119*4882a593Smuzhiyun #define MODE_C 0x00
120*4882a593Smuzhiyun #define MODE_CR (STAGE_R)
121*4882a593Smuzhiyun #define MODE_CDIR (STAGE_R | STAGE_DI)
122*4882a593Smuzhiyun #define MODE_CDOR (STAGE_R | STAGE_DO)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define EP0_OP_SHIFT 14
125*4882a593Smuzhiyun #define EP0_READ_REG_CMD 2
126*4882a593Smuzhiyun #define EP0_WRITE_REG_CMD 3
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define rtsx_usb_cmd_hdr_tag(ucr) \
129*4882a593Smuzhiyun do { \
130*4882a593Smuzhiyun ucr->cmd_buf[0] = 'R'; \
131*4882a593Smuzhiyun ucr->cmd_buf[1] = 'T'; \
132*4882a593Smuzhiyun ucr->cmd_buf[2] = 'C'; \
133*4882a593Smuzhiyun ucr->cmd_buf[3] = 'R'; \
134*4882a593Smuzhiyun } while (0)
135*4882a593Smuzhiyun
rtsx_usb_init_cmd(struct rtsx_ucr * ucr)136*4882a593Smuzhiyun static inline void rtsx_usb_init_cmd(struct rtsx_ucr *ucr)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun rtsx_usb_cmd_hdr_tag(ucr);
139*4882a593Smuzhiyun ucr->cmd_idx = 0;
140*4882a593Smuzhiyun ucr->cmd_buf[PACKET_TYPE] = BATCH_CMD;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* internal register address */
144*4882a593Smuzhiyun #define FPDCTL 0xFC00
145*4882a593Smuzhiyun #define SSC_DIV_N_0 0xFC07
146*4882a593Smuzhiyun #define SSC_CTL1 0xFC09
147*4882a593Smuzhiyun #define SSC_CTL2 0xFC0A
148*4882a593Smuzhiyun #define CFG_MODE 0xFC0E
149*4882a593Smuzhiyun #define CFG_MODE_1 0xFC0F
150*4882a593Smuzhiyun #define RCCTL 0xFC14
151*4882a593Smuzhiyun #define SOF_WDOG 0xFC28
152*4882a593Smuzhiyun #define SYS_DUMMY0 0xFC30
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define MS_BLKEND 0xFD30
155*4882a593Smuzhiyun #define MS_READ_START 0xFD31
156*4882a593Smuzhiyun #define MS_READ_COUNT 0xFD32
157*4882a593Smuzhiyun #define MS_WRITE_START 0xFD33
158*4882a593Smuzhiyun #define MS_WRITE_COUNT 0xFD34
159*4882a593Smuzhiyun #define MS_COMMAND 0xFD35
160*4882a593Smuzhiyun #define MS_OLD_BLOCK_0 0xFD36
161*4882a593Smuzhiyun #define MS_OLD_BLOCK_1 0xFD37
162*4882a593Smuzhiyun #define MS_NEW_BLOCK_0 0xFD38
163*4882a593Smuzhiyun #define MS_NEW_BLOCK_1 0xFD39
164*4882a593Smuzhiyun #define MS_LOG_BLOCK_0 0xFD3A
165*4882a593Smuzhiyun #define MS_LOG_BLOCK_1 0xFD3B
166*4882a593Smuzhiyun #define MS_BUS_WIDTH 0xFD3C
167*4882a593Smuzhiyun #define MS_PAGE_START 0xFD3D
168*4882a593Smuzhiyun #define MS_PAGE_LENGTH 0xFD3E
169*4882a593Smuzhiyun #define MS_CFG 0xFD40
170*4882a593Smuzhiyun #define MS_TPC 0xFD41
171*4882a593Smuzhiyun #define MS_TRANS_CFG 0xFD42
172*4882a593Smuzhiyun #define MS_TRANSFER 0xFD43
173*4882a593Smuzhiyun #define MS_INT_REG 0xFD44
174*4882a593Smuzhiyun #define MS_BYTE_CNT 0xFD45
175*4882a593Smuzhiyun #define MS_SECTOR_CNT_L 0xFD46
176*4882a593Smuzhiyun #define MS_SECTOR_CNT_H 0xFD47
177*4882a593Smuzhiyun #define MS_DBUS_H 0xFD48
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define CARD_DMA1_CTL 0xFD5C
180*4882a593Smuzhiyun #define CARD_PULL_CTL1 0xFD60
181*4882a593Smuzhiyun #define CARD_PULL_CTL2 0xFD61
182*4882a593Smuzhiyun #define CARD_PULL_CTL3 0xFD62
183*4882a593Smuzhiyun #define CARD_PULL_CTL4 0xFD63
184*4882a593Smuzhiyun #define CARD_PULL_CTL5 0xFD64
185*4882a593Smuzhiyun #define CARD_PULL_CTL6 0xFD65
186*4882a593Smuzhiyun #define CARD_EXIST 0xFD6F
187*4882a593Smuzhiyun #define CARD_INT_PEND 0xFD71
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define LDO_POWER_CFG 0xFD7B
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define SD_CFG1 0xFDA0
192*4882a593Smuzhiyun #define SD_CFG2 0xFDA1
193*4882a593Smuzhiyun #define SD_CFG3 0xFDA2
194*4882a593Smuzhiyun #define SD_STAT1 0xFDA3
195*4882a593Smuzhiyun #define SD_STAT2 0xFDA4
196*4882a593Smuzhiyun #define SD_BUS_STAT 0xFDA5
197*4882a593Smuzhiyun #define SD_PAD_CTL 0xFDA6
198*4882a593Smuzhiyun #define SD_SAMPLE_POINT_CTL 0xFDA7
199*4882a593Smuzhiyun #define SD_PUSH_POINT_CTL 0xFDA8
200*4882a593Smuzhiyun #define SD_CMD0 0xFDA9
201*4882a593Smuzhiyun #define SD_CMD1 0xFDAA
202*4882a593Smuzhiyun #define SD_CMD2 0xFDAB
203*4882a593Smuzhiyun #define SD_CMD3 0xFDAC
204*4882a593Smuzhiyun #define SD_CMD4 0xFDAD
205*4882a593Smuzhiyun #define SD_CMD5 0xFDAE
206*4882a593Smuzhiyun #define SD_BYTE_CNT_L 0xFDAF
207*4882a593Smuzhiyun #define SD_BYTE_CNT_H 0xFDB0
208*4882a593Smuzhiyun #define SD_BLOCK_CNT_L 0xFDB1
209*4882a593Smuzhiyun #define SD_BLOCK_CNT_H 0xFDB2
210*4882a593Smuzhiyun #define SD_TRANSFER 0xFDB3
211*4882a593Smuzhiyun #define SD_CMD_STATE 0xFDB5
212*4882a593Smuzhiyun #define SD_DATA_STATE 0xFDB6
213*4882a593Smuzhiyun #define SD_VPCLK0_CTL 0xFC2A
214*4882a593Smuzhiyun #define SD_VPCLK1_CTL 0xFC2B
215*4882a593Smuzhiyun #define SD_DCMPS0_CTL 0xFC2C
216*4882a593Smuzhiyun #define SD_DCMPS1_CTL 0xFC2D
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #define CARD_DMA1_CTL 0xFD5C
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define HW_VERSION 0xFC01
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define SSC_CLK_FPGA_SEL 0xFC02
223*4882a593Smuzhiyun #define CLK_DIV 0xFC03
224*4882a593Smuzhiyun #define SFSM_ED 0xFC04
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define CD_DEGLITCH_WIDTH 0xFC20
227*4882a593Smuzhiyun #define CD_DEGLITCH_EN 0xFC21
228*4882a593Smuzhiyun #define AUTO_DELINK_EN 0xFC23
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define FPGA_PULL_CTL 0xFC1D
231*4882a593Smuzhiyun #define CARD_CLK_SOURCE 0xFC2E
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define CARD_SHARE_MODE 0xFD51
234*4882a593Smuzhiyun #define CARD_DRIVE_SEL 0xFD52
235*4882a593Smuzhiyun #define CARD_STOP 0xFD53
236*4882a593Smuzhiyun #define CARD_OE 0xFD54
237*4882a593Smuzhiyun #define CARD_AUTO_BLINK 0xFD55
238*4882a593Smuzhiyun #define CARD_GPIO 0xFD56
239*4882a593Smuzhiyun #define SD30_DRIVE_SEL 0xFD57
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #define CARD_DATA_SOURCE 0xFD5D
242*4882a593Smuzhiyun #define CARD_SELECT 0xFD5E
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define CARD_CLK_EN 0xFD79
245*4882a593Smuzhiyun #define CARD_PWR_CTL 0xFD7A
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define OCPCTL 0xFD80
248*4882a593Smuzhiyun #define OCPPARA1 0xFD81
249*4882a593Smuzhiyun #define OCPPARA2 0xFD82
250*4882a593Smuzhiyun #define OCPSTAT 0xFD83
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define HS_USB_STAT 0xFE01
253*4882a593Smuzhiyun #define HS_VCONTROL 0xFE26
254*4882a593Smuzhiyun #define HS_VSTAIN 0xFE27
255*4882a593Smuzhiyun #define HS_VLOADM 0xFE28
256*4882a593Smuzhiyun #define HS_VSTAOUT 0xFE29
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define MC_IRQ 0xFF00
259*4882a593Smuzhiyun #define MC_IRQEN 0xFF01
260*4882a593Smuzhiyun #define MC_FIFO_CTL 0xFF02
261*4882a593Smuzhiyun #define MC_FIFO_BC0 0xFF03
262*4882a593Smuzhiyun #define MC_FIFO_BC1 0xFF04
263*4882a593Smuzhiyun #define MC_FIFO_STAT 0xFF05
264*4882a593Smuzhiyun #define MC_FIFO_MODE 0xFF06
265*4882a593Smuzhiyun #define MC_FIFO_RD_PTR0 0xFF07
266*4882a593Smuzhiyun #define MC_FIFO_RD_PTR1 0xFF08
267*4882a593Smuzhiyun #define MC_DMA_CTL 0xFF10
268*4882a593Smuzhiyun #define MC_DMA_TC0 0xFF11
269*4882a593Smuzhiyun #define MC_DMA_TC1 0xFF12
270*4882a593Smuzhiyun #define MC_DMA_TC2 0xFF13
271*4882a593Smuzhiyun #define MC_DMA_TC3 0xFF14
272*4882a593Smuzhiyun #define MC_DMA_RST 0xFF15
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define RBUF_SIZE_MASK 0xFBFF
275*4882a593Smuzhiyun #define RBUF_BASE 0xF000
276*4882a593Smuzhiyun #define PPBUF_BASE1 0xF800
277*4882a593Smuzhiyun #define PPBUF_BASE2 0xFA00
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* internal register value macros */
280*4882a593Smuzhiyun #define POWER_OFF 0x03
281*4882a593Smuzhiyun #define PARTIAL_POWER_ON 0x02
282*4882a593Smuzhiyun #define POWER_ON 0x00
283*4882a593Smuzhiyun #define POWER_MASK 0x03
284*4882a593Smuzhiyun #define LDO3318_PWR_MASK 0x0C
285*4882a593Smuzhiyun #define LDO_ON 0x00
286*4882a593Smuzhiyun #define LDO_SUSPEND 0x08
287*4882a593Smuzhiyun #define LDO_OFF 0x0C
288*4882a593Smuzhiyun #define DV3318_AUTO_PWR_OFF 0x10
289*4882a593Smuzhiyun #define FORCE_LDO_POWERB 0x60
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* LDO_POWER_CFG */
292*4882a593Smuzhiyun #define TUNE_SD18_MASK 0x1C
293*4882a593Smuzhiyun #define TUNE_SD18_1V7 0x00
294*4882a593Smuzhiyun #define TUNE_SD18_1V8 (0x01 << 2)
295*4882a593Smuzhiyun #define TUNE_SD18_1V9 (0x02 << 2)
296*4882a593Smuzhiyun #define TUNE_SD18_2V0 (0x03 << 2)
297*4882a593Smuzhiyun #define TUNE_SD18_2V7 (0x04 << 2)
298*4882a593Smuzhiyun #define TUNE_SD18_2V8 (0x05 << 2)
299*4882a593Smuzhiyun #define TUNE_SD18_2V9 (0x06 << 2)
300*4882a593Smuzhiyun #define TUNE_SD18_3V3 (0x07 << 2)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* CLK_DIV */
303*4882a593Smuzhiyun #define CLK_CHANGE 0x80
304*4882a593Smuzhiyun #define CLK_DIV_1 0x00
305*4882a593Smuzhiyun #define CLK_DIV_2 0x01
306*4882a593Smuzhiyun #define CLK_DIV_4 0x02
307*4882a593Smuzhiyun #define CLK_DIV_8 0x03
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define SSC_POWER_MASK 0x01
310*4882a593Smuzhiyun #define SSC_POWER_DOWN 0x01
311*4882a593Smuzhiyun #define SSC_POWER_ON 0x00
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define FPGA_VER 0x80
314*4882a593Smuzhiyun #define HW_VER_MASK 0x0F
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define EXTEND_DMA1_ASYNC_SIGNAL 0x02
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* CFG_MODE*/
319*4882a593Smuzhiyun #define XTAL_FREE 0x80
320*4882a593Smuzhiyun #define CLK_MODE_MASK 0x03
321*4882a593Smuzhiyun #define CLK_MODE_12M_XTAL 0x00
322*4882a593Smuzhiyun #define CLK_MODE_NON_XTAL 0x01
323*4882a593Smuzhiyun #define CLK_MODE_24M_OSC 0x02
324*4882a593Smuzhiyun #define CLK_MODE_48M_OSC 0x03
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* CFG_MODE_1*/
327*4882a593Smuzhiyun #define RTS5179 0x02
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define NYET_EN 0x01
330*4882a593Smuzhiyun #define NYET_MSAK 0x01
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define SD30_DRIVE_MASK 0x07
333*4882a593Smuzhiyun #define SD20_DRIVE_MASK 0x03
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #define DISABLE_SD_CD 0x08
336*4882a593Smuzhiyun #define DISABLE_MS_CD 0x10
337*4882a593Smuzhiyun #define DISABLE_XD_CD 0x20
338*4882a593Smuzhiyun #define SD_CD_DEGLITCH_EN 0x01
339*4882a593Smuzhiyun #define MS_CD_DEGLITCH_EN 0x02
340*4882a593Smuzhiyun #define XD_CD_DEGLITCH_EN 0x04
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define CARD_SHARE_LQFP48 0x04
343*4882a593Smuzhiyun #define CARD_SHARE_QFN24 0x00
344*4882a593Smuzhiyun #define CARD_SHARE_LQFP_SEL 0x04
345*4882a593Smuzhiyun #define CARD_SHARE_XD 0x00
346*4882a593Smuzhiyun #define CARD_SHARE_SD 0x01
347*4882a593Smuzhiyun #define CARD_SHARE_MS 0x02
348*4882a593Smuzhiyun #define CARD_SHARE_MASK 0x03
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* SD30_DRIVE_SEL */
352*4882a593Smuzhiyun #define DRIVER_TYPE_A 0x05
353*4882a593Smuzhiyun #define DRIVER_TYPE_B 0x03
354*4882a593Smuzhiyun #define DRIVER_TYPE_C 0x02
355*4882a593Smuzhiyun #define DRIVER_TYPE_D 0x01
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* SD_BUS_STAT */
358*4882a593Smuzhiyun #define SD_CLK_TOGGLE_EN 0x80
359*4882a593Smuzhiyun #define SD_CLK_FORCE_STOP 0x40
360*4882a593Smuzhiyun #define SD_DAT3_STATUS 0x10
361*4882a593Smuzhiyun #define SD_DAT2_STATUS 0x08
362*4882a593Smuzhiyun #define SD_DAT1_STATUS 0x04
363*4882a593Smuzhiyun #define SD_DAT0_STATUS 0x02
364*4882a593Smuzhiyun #define SD_CMD_STATUS 0x01
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* SD_PAD_CTL */
367*4882a593Smuzhiyun #define SD_IO_USING_1V8 0x80
368*4882a593Smuzhiyun #define SD_IO_USING_3V3 0x7F
369*4882a593Smuzhiyun #define TYPE_A_DRIVING 0x00
370*4882a593Smuzhiyun #define TYPE_B_DRIVING 0x01
371*4882a593Smuzhiyun #define TYPE_C_DRIVING 0x02
372*4882a593Smuzhiyun #define TYPE_D_DRIVING 0x03
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* CARD_CLK_EN */
375*4882a593Smuzhiyun #define SD_CLK_EN 0x04
376*4882a593Smuzhiyun #define MS_CLK_EN 0x08
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* CARD_SELECT */
379*4882a593Smuzhiyun #define SD_MOD_SEL 2
380*4882a593Smuzhiyun #define MS_MOD_SEL 3
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* CARD_SHARE_MODE */
383*4882a593Smuzhiyun #define CARD_SHARE_LQFP48 0x04
384*4882a593Smuzhiyun #define CARD_SHARE_QFN24 0x00
385*4882a593Smuzhiyun #define CARD_SHARE_LQFP_SEL 0x04
386*4882a593Smuzhiyun #define CARD_SHARE_XD 0x00
387*4882a593Smuzhiyun #define CARD_SHARE_SD 0x01
388*4882a593Smuzhiyun #define CARD_SHARE_MS 0x02
389*4882a593Smuzhiyun #define CARD_SHARE_MASK 0x03
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* SSC_CTL1 */
392*4882a593Smuzhiyun #define SSC_RSTB 0x80
393*4882a593Smuzhiyun #define SSC_8X_EN 0x40
394*4882a593Smuzhiyun #define SSC_FIX_FRAC 0x20
395*4882a593Smuzhiyun #define SSC_SEL_1M 0x00
396*4882a593Smuzhiyun #define SSC_SEL_2M 0x08
397*4882a593Smuzhiyun #define SSC_SEL_4M 0x10
398*4882a593Smuzhiyun #define SSC_SEL_8M 0x18
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* SSC_CTL2 */
401*4882a593Smuzhiyun #define SSC_DEPTH_MASK 0x03
402*4882a593Smuzhiyun #define SSC_DEPTH_DISALBE 0x00
403*4882a593Smuzhiyun #define SSC_DEPTH_2M 0x01
404*4882a593Smuzhiyun #define SSC_DEPTH_1M 0x02
405*4882a593Smuzhiyun #define SSC_DEPTH_512K 0x03
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* SD_VPCLK0_CTL */
408*4882a593Smuzhiyun #define PHASE_CHANGE 0x80
409*4882a593Smuzhiyun #define PHASE_NOT_RESET 0x40
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* SD_TRANSFER */
412*4882a593Smuzhiyun #define SD_TRANSFER_START 0x80
413*4882a593Smuzhiyun #define SD_TRANSFER_END 0x40
414*4882a593Smuzhiyun #define SD_STAT_IDLE 0x20
415*4882a593Smuzhiyun #define SD_TRANSFER_ERR 0x10
416*4882a593Smuzhiyun #define SD_TM_NORMAL_WRITE 0x00
417*4882a593Smuzhiyun #define SD_TM_AUTO_WRITE_3 0x01
418*4882a593Smuzhiyun #define SD_TM_AUTO_WRITE_4 0x02
419*4882a593Smuzhiyun #define SD_TM_AUTO_READ_3 0x05
420*4882a593Smuzhiyun #define SD_TM_AUTO_READ_4 0x06
421*4882a593Smuzhiyun #define SD_TM_CMD_RSP 0x08
422*4882a593Smuzhiyun #define SD_TM_AUTO_WRITE_1 0x09
423*4882a593Smuzhiyun #define SD_TM_AUTO_WRITE_2 0x0A
424*4882a593Smuzhiyun #define SD_TM_NORMAL_READ 0x0C
425*4882a593Smuzhiyun #define SD_TM_AUTO_READ_1 0x0D
426*4882a593Smuzhiyun #define SD_TM_AUTO_READ_2 0x0E
427*4882a593Smuzhiyun #define SD_TM_AUTO_TUNING 0x0F
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* SD_CFG1 */
430*4882a593Smuzhiyun #define SD_CLK_DIVIDE_0 0x00
431*4882a593Smuzhiyun #define SD_CLK_DIVIDE_256 0xC0
432*4882a593Smuzhiyun #define SD_CLK_DIVIDE_128 0x80
433*4882a593Smuzhiyun #define SD_CLK_DIVIDE_MASK 0xC0
434*4882a593Smuzhiyun #define SD_BUS_WIDTH_1BIT 0x00
435*4882a593Smuzhiyun #define SD_BUS_WIDTH_4BIT 0x01
436*4882a593Smuzhiyun #define SD_BUS_WIDTH_8BIT 0x02
437*4882a593Smuzhiyun #define SD_ASYNC_FIFO_RST 0x10
438*4882a593Smuzhiyun #define SD_20_MODE 0x00
439*4882a593Smuzhiyun #define SD_DDR_MODE 0x04
440*4882a593Smuzhiyun #define SD_30_MODE 0x08
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* SD_CFG2 */
443*4882a593Smuzhiyun #define SD_CALCULATE_CRC7 0x00
444*4882a593Smuzhiyun #define SD_NO_CALCULATE_CRC7 0x80
445*4882a593Smuzhiyun #define SD_CHECK_CRC16 0x00
446*4882a593Smuzhiyun #define SD_NO_CHECK_CRC16 0x40
447*4882a593Smuzhiyun #define SD_WAIT_CRC_TO_EN 0x20
448*4882a593Smuzhiyun #define SD_WAIT_BUSY_END 0x08
449*4882a593Smuzhiyun #define SD_NO_WAIT_BUSY_END 0x00
450*4882a593Smuzhiyun #define SD_CHECK_CRC7 0x00
451*4882a593Smuzhiyun #define SD_NO_CHECK_CRC7 0x04
452*4882a593Smuzhiyun #define SD_RSP_LEN_0 0x00
453*4882a593Smuzhiyun #define SD_RSP_LEN_6 0x01
454*4882a593Smuzhiyun #define SD_RSP_LEN_17 0x02
455*4882a593Smuzhiyun #define SD_RSP_TYPE_R0 0x04
456*4882a593Smuzhiyun #define SD_RSP_TYPE_R1 0x01
457*4882a593Smuzhiyun #define SD_RSP_TYPE_R1b 0x09
458*4882a593Smuzhiyun #define SD_RSP_TYPE_R2 0x02
459*4882a593Smuzhiyun #define SD_RSP_TYPE_R3 0x05
460*4882a593Smuzhiyun #define SD_RSP_TYPE_R4 0x05
461*4882a593Smuzhiyun #define SD_RSP_TYPE_R5 0x01
462*4882a593Smuzhiyun #define SD_RSP_TYPE_R6 0x01
463*4882a593Smuzhiyun #define SD_RSP_TYPE_R7 0x01
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* SD_STAT1 */
466*4882a593Smuzhiyun #define SD_CRC7_ERR 0x80
467*4882a593Smuzhiyun #define SD_CRC16_ERR 0x40
468*4882a593Smuzhiyun #define SD_CRC_WRITE_ERR 0x20
469*4882a593Smuzhiyun #define SD_CRC_WRITE_ERR_MASK 0x1C
470*4882a593Smuzhiyun #define GET_CRC_TIME_OUT 0x02
471*4882a593Smuzhiyun #define SD_TUNING_COMPARE_ERR 0x01
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* SD_DATA_STATE */
474*4882a593Smuzhiyun #define SD_DATA_IDLE 0x80
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* CARD_DATA_SOURCE */
477*4882a593Smuzhiyun #define PINGPONG_BUFFER 0x01
478*4882a593Smuzhiyun #define RING_BUFFER 0x00
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* CARD_OE */
481*4882a593Smuzhiyun #define SD_OUTPUT_EN 0x04
482*4882a593Smuzhiyun #define MS_OUTPUT_EN 0x08
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* CARD_STOP */
485*4882a593Smuzhiyun #define SD_STOP 0x04
486*4882a593Smuzhiyun #define MS_STOP 0x08
487*4882a593Smuzhiyun #define SD_CLR_ERR 0x40
488*4882a593Smuzhiyun #define MS_CLR_ERR 0x80
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* CARD_CLK_SOURCE */
491*4882a593Smuzhiyun #define CRC_FIX_CLK (0x00 << 0)
492*4882a593Smuzhiyun #define CRC_VAR_CLK0 (0x01 << 0)
493*4882a593Smuzhiyun #define CRC_VAR_CLK1 (0x02 << 0)
494*4882a593Smuzhiyun #define SD30_FIX_CLK (0x00 << 2)
495*4882a593Smuzhiyun #define SD30_VAR_CLK0 (0x01 << 2)
496*4882a593Smuzhiyun #define SD30_VAR_CLK1 (0x02 << 2)
497*4882a593Smuzhiyun #define SAMPLE_FIX_CLK (0x00 << 4)
498*4882a593Smuzhiyun #define SAMPLE_VAR_CLK0 (0x01 << 4)
499*4882a593Smuzhiyun #define SAMPLE_VAR_CLK1 (0x02 << 4)
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* SD_SAMPLE_POINT_CTL */
502*4882a593Smuzhiyun #define DDR_FIX_RX_DAT 0x00
503*4882a593Smuzhiyun #define DDR_VAR_RX_DAT 0x80
504*4882a593Smuzhiyun #define DDR_FIX_RX_DAT_EDGE 0x00
505*4882a593Smuzhiyun #define DDR_FIX_RX_DAT_14_DELAY 0x40
506*4882a593Smuzhiyun #define DDR_FIX_RX_CMD 0x00
507*4882a593Smuzhiyun #define DDR_VAR_RX_CMD 0x20
508*4882a593Smuzhiyun #define DDR_FIX_RX_CMD_POS_EDGE 0x00
509*4882a593Smuzhiyun #define DDR_FIX_RX_CMD_14_DELAY 0x10
510*4882a593Smuzhiyun #define SD20_RX_POS_EDGE 0x00
511*4882a593Smuzhiyun #define SD20_RX_14_DELAY 0x08
512*4882a593Smuzhiyun #define SD20_RX_SEL_MASK 0x08
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* SD_PUSH_POINT_CTL */
515*4882a593Smuzhiyun #define DDR_FIX_TX_CMD_DAT 0x00
516*4882a593Smuzhiyun #define DDR_VAR_TX_CMD_DAT 0x80
517*4882a593Smuzhiyun #define DDR_FIX_TX_DAT_14_TSU 0x00
518*4882a593Smuzhiyun #define DDR_FIX_TX_DAT_12_TSU 0x40
519*4882a593Smuzhiyun #define DDR_FIX_TX_CMD_NEG_EDGE 0x00
520*4882a593Smuzhiyun #define DDR_FIX_TX_CMD_14_AHEAD 0x20
521*4882a593Smuzhiyun #define SD20_TX_NEG_EDGE 0x00
522*4882a593Smuzhiyun #define SD20_TX_14_AHEAD 0x10
523*4882a593Smuzhiyun #define SD20_TX_SEL_MASK 0x10
524*4882a593Smuzhiyun #define DDR_VAR_SDCLK_POL_SWAP 0x01
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* MS_CFG */
527*4882a593Smuzhiyun #define SAMPLE_TIME_RISING 0x00
528*4882a593Smuzhiyun #define SAMPLE_TIME_FALLING 0x80
529*4882a593Smuzhiyun #define PUSH_TIME_DEFAULT 0x00
530*4882a593Smuzhiyun #define PUSH_TIME_ODD 0x40
531*4882a593Smuzhiyun #define NO_EXTEND_TOGGLE 0x00
532*4882a593Smuzhiyun #define EXTEND_TOGGLE_CHK 0x20
533*4882a593Smuzhiyun #define MS_BUS_WIDTH_1 0x00
534*4882a593Smuzhiyun #define MS_BUS_WIDTH_4 0x10
535*4882a593Smuzhiyun #define MS_BUS_WIDTH_8 0x18
536*4882a593Smuzhiyun #define MS_2K_SECTOR_MODE 0x04
537*4882a593Smuzhiyun #define MS_512_SECTOR_MODE 0x00
538*4882a593Smuzhiyun #define MS_TOGGLE_TIMEOUT_EN 0x00
539*4882a593Smuzhiyun #define MS_TOGGLE_TIMEOUT_DISEN 0x01
540*4882a593Smuzhiyun #define MS_NO_CHECK_INT 0x02
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* MS_TRANS_CFG */
543*4882a593Smuzhiyun #define WAIT_INT 0x80
544*4882a593Smuzhiyun #define NO_WAIT_INT 0x00
545*4882a593Smuzhiyun #define NO_AUTO_READ_INT_REG 0x00
546*4882a593Smuzhiyun #define AUTO_READ_INT_REG 0x40
547*4882a593Smuzhiyun #define MS_CRC16_ERR 0x20
548*4882a593Smuzhiyun #define MS_RDY_TIMEOUT 0x10
549*4882a593Smuzhiyun #define MS_INT_CMDNK 0x08
550*4882a593Smuzhiyun #define MS_INT_BREQ 0x04
551*4882a593Smuzhiyun #define MS_INT_ERR 0x02
552*4882a593Smuzhiyun #define MS_INT_CED 0x01
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* MS_TRANSFER */
555*4882a593Smuzhiyun #define MS_TRANSFER_START 0x80
556*4882a593Smuzhiyun #define MS_TRANSFER_END 0x40
557*4882a593Smuzhiyun #define MS_TRANSFER_ERR 0x20
558*4882a593Smuzhiyun #define MS_BS_STATE 0x10
559*4882a593Smuzhiyun #define MS_TM_READ_BYTES 0x00
560*4882a593Smuzhiyun #define MS_TM_NORMAL_READ 0x01
561*4882a593Smuzhiyun #define MS_TM_WRITE_BYTES 0x04
562*4882a593Smuzhiyun #define MS_TM_NORMAL_WRITE 0x05
563*4882a593Smuzhiyun #define MS_TM_AUTO_READ 0x08
564*4882a593Smuzhiyun #define MS_TM_AUTO_WRITE 0x0C
565*4882a593Smuzhiyun #define MS_TM_SET_CMD 0x06
566*4882a593Smuzhiyun #define MS_TM_COPY_PAGE 0x07
567*4882a593Smuzhiyun #define MS_TM_MULTI_READ 0x02
568*4882a593Smuzhiyun #define MS_TM_MULTI_WRITE 0x03
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* MC_FIFO_CTL */
571*4882a593Smuzhiyun #define FIFO_FLUSH 0x01
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* MC_DMA_RST */
574*4882a593Smuzhiyun #define DMA_RESET 0x01
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* MC_DMA_CTL */
577*4882a593Smuzhiyun #define DMA_TC_EQ_0 0x80
578*4882a593Smuzhiyun #define DMA_DIR_TO_CARD 0x00
579*4882a593Smuzhiyun #define DMA_DIR_FROM_CARD 0x02
580*4882a593Smuzhiyun #define DMA_EN 0x01
581*4882a593Smuzhiyun #define DMA_128 (0 << 2)
582*4882a593Smuzhiyun #define DMA_256 (1 << 2)
583*4882a593Smuzhiyun #define DMA_512 (2 << 2)
584*4882a593Smuzhiyun #define DMA_1024 (3 << 2)
585*4882a593Smuzhiyun #define DMA_PACK_SIZE_MASK 0x0C
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* CARD_INT_PEND */
588*4882a593Smuzhiyun #define XD_INT 0x10
589*4882a593Smuzhiyun #define MS_INT 0x08
590*4882a593Smuzhiyun #define SD_INT 0x04
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* LED operations*/
rtsx_usb_turn_on_led(struct rtsx_ucr * ucr)593*4882a593Smuzhiyun static inline int rtsx_usb_turn_on_led(struct rtsx_ucr *ucr)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun return rtsx_usb_ep0_write_register(ucr, CARD_GPIO, 0x03, 0x02);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
rtsx_usb_turn_off_led(struct rtsx_ucr * ucr)598*4882a593Smuzhiyun static inline int rtsx_usb_turn_off_led(struct rtsx_ucr *ucr)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun return rtsx_usb_ep0_write_register(ucr, CARD_GPIO, 0x03, 0x03);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* HW error clearing */
rtsx_usb_clear_fsm_err(struct rtsx_ucr * ucr)604*4882a593Smuzhiyun static inline void rtsx_usb_clear_fsm_err(struct rtsx_ucr *ucr)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun rtsx_usb_ep0_write_register(ucr, SFSM_ED, 0xf8, 0xf8);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
rtsx_usb_clear_dma_err(struct rtsx_ucr * ucr)609*4882a593Smuzhiyun static inline void rtsx_usb_clear_dma_err(struct rtsx_ucr *ucr)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun rtsx_usb_ep0_write_register(ucr, MC_FIFO_CTL,
612*4882a593Smuzhiyun FIFO_FLUSH, FIFO_FLUSH);
613*4882a593Smuzhiyun rtsx_usb_ep0_write_register(ucr, MC_DMA_RST, DMA_RESET, DMA_RESET);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun #endif /* __RTS51139_H */
616