xref: /OK3568_Linux_fs/kernel/include/linux/rtsx_pci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author:
7*4882a593Smuzhiyun  *   Wei WANG <wei_wang@realsil.com.cn>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __RTSX_PCI_H
11*4882a593Smuzhiyun #define __RTSX_PCI_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/rtsx_common.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MAX_RW_REG_CNT			1024
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define RTSX_HCBAR			0x00
20*4882a593Smuzhiyun #define RTSX_HCBCTLR			0x04
21*4882a593Smuzhiyun #define   STOP_CMD			(0x01 << 28)
22*4882a593Smuzhiyun #define   READ_REG_CMD			0
23*4882a593Smuzhiyun #define   WRITE_REG_CMD			1
24*4882a593Smuzhiyun #define   CHECK_REG_CMD			2
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define RTSX_HDBAR			0x08
27*4882a593Smuzhiyun #define   RTSX_SG_INT			0x04
28*4882a593Smuzhiyun #define   RTSX_SG_END			0x02
29*4882a593Smuzhiyun #define   RTSX_SG_VALID			0x01
30*4882a593Smuzhiyun #define   RTSX_SG_NO_OP			0x00
31*4882a593Smuzhiyun #define   RTSX_SG_TRANS_DATA		(0x02 << 4)
32*4882a593Smuzhiyun #define   RTSX_SG_LINK_DESC		(0x03 << 4)
33*4882a593Smuzhiyun #define RTSX_HDBCTLR			0x0C
34*4882a593Smuzhiyun #define   SDMA_MODE			0x00
35*4882a593Smuzhiyun #define   ADMA_MODE			(0x02 << 26)
36*4882a593Smuzhiyun #define   STOP_DMA			(0x01 << 28)
37*4882a593Smuzhiyun #define   TRIG_DMA			(0x01 << 31)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define RTSX_HAIMR			0x10
40*4882a593Smuzhiyun #define   HAIMR_TRANS_START		(0x01 << 31)
41*4882a593Smuzhiyun #define   HAIMR_READ			0x00
42*4882a593Smuzhiyun #define   HAIMR_WRITE			(0x01 << 30)
43*4882a593Smuzhiyun #define   HAIMR_READ_START		(HAIMR_TRANS_START | HAIMR_READ)
44*4882a593Smuzhiyun #define   HAIMR_WRITE_START		(HAIMR_TRANS_START | HAIMR_WRITE)
45*4882a593Smuzhiyun #define   HAIMR_TRANS_END			(HAIMR_TRANS_START)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define RTSX_BIPR			0x14
48*4882a593Smuzhiyun #define   CMD_DONE_INT			(1 << 31)
49*4882a593Smuzhiyun #define   DATA_DONE_INT			(1 << 30)
50*4882a593Smuzhiyun #define   TRANS_OK_INT			(1 << 29)
51*4882a593Smuzhiyun #define   TRANS_FAIL_INT		(1 << 28)
52*4882a593Smuzhiyun #define   XD_INT			(1 << 27)
53*4882a593Smuzhiyun #define   MS_INT			(1 << 26)
54*4882a593Smuzhiyun #define   SD_INT			(1 << 25)
55*4882a593Smuzhiyun #define   GPIO0_INT			(1 << 24)
56*4882a593Smuzhiyun #define   OC_INT			(1 << 23)
57*4882a593Smuzhiyun #define   SD_WRITE_PROTECT		(1 << 19)
58*4882a593Smuzhiyun #define   XD_EXIST			(1 << 18)
59*4882a593Smuzhiyun #define   MS_EXIST			(1 << 17)
60*4882a593Smuzhiyun #define   SD_EXIST			(1 << 16)
61*4882a593Smuzhiyun #define   DELINK_INT			GPIO0_INT
62*4882a593Smuzhiyun #define   MS_OC_INT			(1 << 23)
63*4882a593Smuzhiyun #define   SD_OC_INT			(1 << 22)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define CARD_INT		(XD_INT | MS_INT | SD_INT)
66*4882a593Smuzhiyun #define NEED_COMPLETE_INT	(DATA_DONE_INT | TRANS_OK_INT | TRANS_FAIL_INT)
67*4882a593Smuzhiyun #define RTSX_INT		(CMD_DONE_INT | NEED_COMPLETE_INT | \
68*4882a593Smuzhiyun 					CARD_INT | GPIO0_INT | OC_INT)
69*4882a593Smuzhiyun #define CARD_EXIST		(XD_EXIST | MS_EXIST | SD_EXIST)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define RTSX_BIER			0x18
72*4882a593Smuzhiyun #define   CMD_DONE_INT_EN		(1 << 31)
73*4882a593Smuzhiyun #define   DATA_DONE_INT_EN		(1 << 30)
74*4882a593Smuzhiyun #define   TRANS_OK_INT_EN		(1 << 29)
75*4882a593Smuzhiyun #define   TRANS_FAIL_INT_EN		(1 << 28)
76*4882a593Smuzhiyun #define   XD_INT_EN			(1 << 27)
77*4882a593Smuzhiyun #define   MS_INT_EN			(1 << 26)
78*4882a593Smuzhiyun #define   SD_INT_EN			(1 << 25)
79*4882a593Smuzhiyun #define   GPIO0_INT_EN			(1 << 24)
80*4882a593Smuzhiyun #define   OC_INT_EN			(1 << 23)
81*4882a593Smuzhiyun #define   DELINK_INT_EN			GPIO0_INT_EN
82*4882a593Smuzhiyun #define   MS_OC_INT_EN			(1 << 23)
83*4882a593Smuzhiyun #define   SD_OC_INT_EN			(1 << 22)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * macros for easy use
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define rtsx_pci_writel(pcr, reg, value) \
90*4882a593Smuzhiyun 	iowrite32(value, (pcr)->remap_addr + reg)
91*4882a593Smuzhiyun #define rtsx_pci_readl(pcr, reg) \
92*4882a593Smuzhiyun 	ioread32((pcr)->remap_addr + reg)
93*4882a593Smuzhiyun #define rtsx_pci_writew(pcr, reg, value) \
94*4882a593Smuzhiyun 	iowrite16(value, (pcr)->remap_addr + reg)
95*4882a593Smuzhiyun #define rtsx_pci_readw(pcr, reg) \
96*4882a593Smuzhiyun 	ioread16((pcr)->remap_addr + reg)
97*4882a593Smuzhiyun #define rtsx_pci_writeb(pcr, reg, value) \
98*4882a593Smuzhiyun 	iowrite8(value, (pcr)->remap_addr + reg)
99*4882a593Smuzhiyun #define rtsx_pci_readb(pcr, reg) \
100*4882a593Smuzhiyun 	ioread8((pcr)->remap_addr + reg)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define STATE_TRANS_NONE		0
103*4882a593Smuzhiyun #define STATE_TRANS_CMD			1
104*4882a593Smuzhiyun #define STATE_TRANS_BUF			2
105*4882a593Smuzhiyun #define STATE_TRANS_SG			3
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define TRANS_NOT_READY			0
108*4882a593Smuzhiyun #define TRANS_RESULT_OK			1
109*4882a593Smuzhiyun #define TRANS_RESULT_FAIL		2
110*4882a593Smuzhiyun #define TRANS_NO_DEVICE			3
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define RTSX_RESV_BUF_LEN		4096
113*4882a593Smuzhiyun #define HOST_CMDS_BUF_LEN		1024
114*4882a593Smuzhiyun #define HOST_SG_TBL_BUF_LEN		(RTSX_RESV_BUF_LEN - HOST_CMDS_BUF_LEN)
115*4882a593Smuzhiyun #define HOST_SG_TBL_ITEMS		(HOST_SG_TBL_BUF_LEN / 8)
116*4882a593Smuzhiyun #define MAX_SG_ITEM_LEN			0x80000
117*4882a593Smuzhiyun #define HOST_TO_DEVICE			0
118*4882a593Smuzhiyun #define DEVICE_TO_HOST			1
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define OUTPUT_3V3			0
121*4882a593Smuzhiyun #define OUTPUT_1V8			1
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define RTSX_PHASE_MAX			32
124*4882a593Smuzhiyun #define RX_TUNING_CNT			3
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define MS_CFG				0xFD40
127*4882a593Smuzhiyun #define   SAMPLE_TIME_RISING		0x00
128*4882a593Smuzhiyun #define   SAMPLE_TIME_FALLING		0x80
129*4882a593Smuzhiyun #define   PUSH_TIME_DEFAULT		0x00
130*4882a593Smuzhiyun #define   PUSH_TIME_ODD			0x40
131*4882a593Smuzhiyun #define   NO_EXTEND_TOGGLE		0x00
132*4882a593Smuzhiyun #define   EXTEND_TOGGLE_CHK		0x20
133*4882a593Smuzhiyun #define   MS_BUS_WIDTH_1		0x00
134*4882a593Smuzhiyun #define   MS_BUS_WIDTH_4		0x10
135*4882a593Smuzhiyun #define   MS_BUS_WIDTH_8		0x18
136*4882a593Smuzhiyun #define   MS_2K_SECTOR_MODE		0x04
137*4882a593Smuzhiyun #define   MS_512_SECTOR_MODE		0x00
138*4882a593Smuzhiyun #define   MS_TOGGLE_TIMEOUT_EN		0x00
139*4882a593Smuzhiyun #define   MS_TOGGLE_TIMEOUT_DISEN	0x01
140*4882a593Smuzhiyun #define MS_NO_CHECK_INT			0x02
141*4882a593Smuzhiyun #define MS_TPC				0xFD41
142*4882a593Smuzhiyun #define MS_TRANS_CFG			0xFD42
143*4882a593Smuzhiyun #define   WAIT_INT			0x80
144*4882a593Smuzhiyun #define   NO_WAIT_INT			0x00
145*4882a593Smuzhiyun #define   NO_AUTO_READ_INT_REG		0x00
146*4882a593Smuzhiyun #define   AUTO_READ_INT_REG		0x40
147*4882a593Smuzhiyun #define   MS_CRC16_ERR			0x20
148*4882a593Smuzhiyun #define   MS_RDY_TIMEOUT		0x10
149*4882a593Smuzhiyun #define   MS_INT_CMDNK			0x08
150*4882a593Smuzhiyun #define   MS_INT_BREQ			0x04
151*4882a593Smuzhiyun #define   MS_INT_ERR			0x02
152*4882a593Smuzhiyun #define   MS_INT_CED			0x01
153*4882a593Smuzhiyun #define MS_TRANSFER			0xFD43
154*4882a593Smuzhiyun #define   MS_TRANSFER_START		0x80
155*4882a593Smuzhiyun #define   MS_TRANSFER_END		0x40
156*4882a593Smuzhiyun #define   MS_TRANSFER_ERR		0x20
157*4882a593Smuzhiyun #define   MS_BS_STATE			0x10
158*4882a593Smuzhiyun #define   MS_TM_READ_BYTES		0x00
159*4882a593Smuzhiyun #define   MS_TM_NORMAL_READ		0x01
160*4882a593Smuzhiyun #define   MS_TM_WRITE_BYTES		0x04
161*4882a593Smuzhiyun #define   MS_TM_NORMAL_WRITE		0x05
162*4882a593Smuzhiyun #define   MS_TM_AUTO_READ		0x08
163*4882a593Smuzhiyun #define   MS_TM_AUTO_WRITE		0x0C
164*4882a593Smuzhiyun #define MS_INT_REG			0xFD44
165*4882a593Smuzhiyun #define MS_BYTE_CNT			0xFD45
166*4882a593Smuzhiyun #define MS_SECTOR_CNT_L			0xFD46
167*4882a593Smuzhiyun #define MS_SECTOR_CNT_H			0xFD47
168*4882a593Smuzhiyun #define MS_DBUS_H			0xFD48
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define SD_CFG1				0xFDA0
171*4882a593Smuzhiyun #define   SD_CLK_DIVIDE_0		0x00
172*4882a593Smuzhiyun #define   SD_CLK_DIVIDE_256		0xC0
173*4882a593Smuzhiyun #define   SD_CLK_DIVIDE_128		0x80
174*4882a593Smuzhiyun #define   SD_BUS_WIDTH_1BIT		0x00
175*4882a593Smuzhiyun #define   SD_BUS_WIDTH_4BIT		0x01
176*4882a593Smuzhiyun #define   SD_BUS_WIDTH_8BIT		0x02
177*4882a593Smuzhiyun #define   SD_ASYNC_FIFO_NOT_RST		0x10
178*4882a593Smuzhiyun #define   SD_20_MODE			0x00
179*4882a593Smuzhiyun #define   SD_DDR_MODE			0x04
180*4882a593Smuzhiyun #define   SD_30_MODE			0x08
181*4882a593Smuzhiyun #define   SD_CLK_DIVIDE_MASK		0xC0
182*4882a593Smuzhiyun #define   SD_MODE_SELECT_MASK		0x0C
183*4882a593Smuzhiyun #define SD_CFG2				0xFDA1
184*4882a593Smuzhiyun #define   SD_CALCULATE_CRC7		0x00
185*4882a593Smuzhiyun #define   SD_NO_CALCULATE_CRC7		0x80
186*4882a593Smuzhiyun #define   SD_CHECK_CRC16		0x00
187*4882a593Smuzhiyun #define   SD_NO_CHECK_CRC16		0x40
188*4882a593Smuzhiyun #define   SD_NO_CHECK_WAIT_CRC_TO	0x20
189*4882a593Smuzhiyun #define   SD_WAIT_BUSY_END		0x08
190*4882a593Smuzhiyun #define   SD_NO_WAIT_BUSY_END		0x00
191*4882a593Smuzhiyun #define   SD_CHECK_CRC7			0x00
192*4882a593Smuzhiyun #define   SD_NO_CHECK_CRC7		0x04
193*4882a593Smuzhiyun #define   SD_RSP_LEN_0			0x00
194*4882a593Smuzhiyun #define   SD_RSP_LEN_6			0x01
195*4882a593Smuzhiyun #define   SD_RSP_LEN_17			0x02
196*4882a593Smuzhiyun #define   SD_RSP_TYPE_R0		0x04
197*4882a593Smuzhiyun #define   SD_RSP_TYPE_R1		0x01
198*4882a593Smuzhiyun #define   SD_RSP_TYPE_R1b		0x09
199*4882a593Smuzhiyun #define   SD_RSP_TYPE_R2		0x02
200*4882a593Smuzhiyun #define   SD_RSP_TYPE_R3		0x05
201*4882a593Smuzhiyun #define   SD_RSP_TYPE_R4		0x05
202*4882a593Smuzhiyun #define   SD_RSP_TYPE_R5		0x01
203*4882a593Smuzhiyun #define   SD_RSP_TYPE_R6		0x01
204*4882a593Smuzhiyun #define   SD_RSP_TYPE_R7		0x01
205*4882a593Smuzhiyun #define SD_CFG3				0xFDA2
206*4882a593Smuzhiyun #define   SD30_CLK_END_EN		0x10
207*4882a593Smuzhiyun #define   SD_RSP_80CLK_TIMEOUT_EN	0x01
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define SD_STAT1			0xFDA3
210*4882a593Smuzhiyun #define   SD_CRC7_ERR			0x80
211*4882a593Smuzhiyun #define   SD_CRC16_ERR			0x40
212*4882a593Smuzhiyun #define   SD_CRC_WRITE_ERR		0x20
213*4882a593Smuzhiyun #define   SD_CRC_WRITE_ERR_MASK		0x1C
214*4882a593Smuzhiyun #define   GET_CRC_TIME_OUT		0x02
215*4882a593Smuzhiyun #define   SD_TUNING_COMPARE_ERR		0x01
216*4882a593Smuzhiyun #define SD_STAT2			0xFDA4
217*4882a593Smuzhiyun #define   SD_RSP_80CLK_TIMEOUT		0x01
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define SD_BUS_STAT			0xFDA5
220*4882a593Smuzhiyun #define   SD_CLK_TOGGLE_EN		0x80
221*4882a593Smuzhiyun #define   SD_CLK_FORCE_STOP		0x40
222*4882a593Smuzhiyun #define   SD_DAT3_STATUS		0x10
223*4882a593Smuzhiyun #define   SD_DAT2_STATUS		0x08
224*4882a593Smuzhiyun #define   SD_DAT1_STATUS		0x04
225*4882a593Smuzhiyun #define   SD_DAT0_STATUS		0x02
226*4882a593Smuzhiyun #define   SD_CMD_STATUS			0x01
227*4882a593Smuzhiyun #define SD_PAD_CTL			0xFDA6
228*4882a593Smuzhiyun #define   SD_IO_USING_1V8		0x80
229*4882a593Smuzhiyun #define   SD_IO_USING_3V3		0x7F
230*4882a593Smuzhiyun #define   TYPE_A_DRIVING		0x00
231*4882a593Smuzhiyun #define   TYPE_B_DRIVING		0x01
232*4882a593Smuzhiyun #define   TYPE_C_DRIVING		0x02
233*4882a593Smuzhiyun #define   TYPE_D_DRIVING		0x03
234*4882a593Smuzhiyun #define SD_SAMPLE_POINT_CTL		0xFDA7
235*4882a593Smuzhiyun #define   DDR_FIX_RX_DAT		0x00
236*4882a593Smuzhiyun #define   DDR_VAR_RX_DAT		0x80
237*4882a593Smuzhiyun #define   DDR_FIX_RX_DAT_EDGE		0x00
238*4882a593Smuzhiyun #define   DDR_FIX_RX_DAT_14_DELAY	0x40
239*4882a593Smuzhiyun #define   DDR_FIX_RX_CMD		0x00
240*4882a593Smuzhiyun #define   DDR_VAR_RX_CMD		0x20
241*4882a593Smuzhiyun #define   DDR_FIX_RX_CMD_POS_EDGE	0x00
242*4882a593Smuzhiyun #define   DDR_FIX_RX_CMD_14_DELAY	0x10
243*4882a593Smuzhiyun #define   SD20_RX_POS_EDGE		0x00
244*4882a593Smuzhiyun #define   SD20_RX_14_DELAY		0x08
245*4882a593Smuzhiyun #define SD20_RX_SEL_MASK		0x08
246*4882a593Smuzhiyun #define SD_PUSH_POINT_CTL		0xFDA8
247*4882a593Smuzhiyun #define   DDR_FIX_TX_CMD_DAT		0x00
248*4882a593Smuzhiyun #define   DDR_VAR_TX_CMD_DAT		0x80
249*4882a593Smuzhiyun #define   DDR_FIX_TX_DAT_14_TSU		0x00
250*4882a593Smuzhiyun #define   DDR_FIX_TX_DAT_12_TSU		0x40
251*4882a593Smuzhiyun #define   DDR_FIX_TX_CMD_NEG_EDGE	0x00
252*4882a593Smuzhiyun #define   DDR_FIX_TX_CMD_14_AHEAD	0x20
253*4882a593Smuzhiyun #define   SD20_TX_NEG_EDGE		0x00
254*4882a593Smuzhiyun #define   SD20_TX_14_AHEAD		0x10
255*4882a593Smuzhiyun #define   SD20_TX_SEL_MASK		0x10
256*4882a593Smuzhiyun #define   DDR_VAR_SDCLK_POL_SWAP	0x01
257*4882a593Smuzhiyun #define SD_CMD0				0xFDA9
258*4882a593Smuzhiyun #define   SD_CMD_START			0x40
259*4882a593Smuzhiyun #define SD_CMD1				0xFDAA
260*4882a593Smuzhiyun #define SD_CMD2				0xFDAB
261*4882a593Smuzhiyun #define SD_CMD3				0xFDAC
262*4882a593Smuzhiyun #define SD_CMD4				0xFDAD
263*4882a593Smuzhiyun #define SD_CMD5				0xFDAE
264*4882a593Smuzhiyun #define SD_BYTE_CNT_L			0xFDAF
265*4882a593Smuzhiyun #define SD_BYTE_CNT_H			0xFDB0
266*4882a593Smuzhiyun #define SD_BLOCK_CNT_L			0xFDB1
267*4882a593Smuzhiyun #define SD_BLOCK_CNT_H			0xFDB2
268*4882a593Smuzhiyun #define SD_TRANSFER			0xFDB3
269*4882a593Smuzhiyun #define   SD_TRANSFER_START		0x80
270*4882a593Smuzhiyun #define   SD_TRANSFER_END		0x40
271*4882a593Smuzhiyun #define   SD_STAT_IDLE			0x20
272*4882a593Smuzhiyun #define   SD_TRANSFER_ERR		0x10
273*4882a593Smuzhiyun #define   SD_TM_NORMAL_WRITE		0x00
274*4882a593Smuzhiyun #define   SD_TM_AUTO_WRITE_3		0x01
275*4882a593Smuzhiyun #define   SD_TM_AUTO_WRITE_4		0x02
276*4882a593Smuzhiyun #define   SD_TM_AUTO_READ_3		0x05
277*4882a593Smuzhiyun #define   SD_TM_AUTO_READ_4		0x06
278*4882a593Smuzhiyun #define   SD_TM_CMD_RSP			0x08
279*4882a593Smuzhiyun #define   SD_TM_AUTO_WRITE_1		0x09
280*4882a593Smuzhiyun #define   SD_TM_AUTO_WRITE_2		0x0A
281*4882a593Smuzhiyun #define   SD_TM_NORMAL_READ		0x0C
282*4882a593Smuzhiyun #define   SD_TM_AUTO_READ_1		0x0D
283*4882a593Smuzhiyun #define   SD_TM_AUTO_READ_2		0x0E
284*4882a593Smuzhiyun #define   SD_TM_AUTO_TUNING		0x0F
285*4882a593Smuzhiyun #define SD_CMD_STATE			0xFDB5
286*4882a593Smuzhiyun #define   SD_CMD_IDLE			0x80
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define SD_DATA_STATE			0xFDB6
289*4882a593Smuzhiyun #define   SD_DATA_IDLE			0x80
290*4882a593Smuzhiyun #define REG_SD_STOP_SDCLK_CFG		0xFDB8
291*4882a593Smuzhiyun #define   SD30_CLK_STOP_CFG_EN		0x04
292*4882a593Smuzhiyun #define   SD30_CLK_STOP_CFG1		0x02
293*4882a593Smuzhiyun #define   SD30_CLK_STOP_CFG0		0x01
294*4882a593Smuzhiyun #define REG_PRE_RW_MODE			0xFD70
295*4882a593Smuzhiyun #define EN_INFINITE_MODE		0x01
296*4882a593Smuzhiyun #define REG_CRC_DUMMY_0		0xFD71
297*4882a593Smuzhiyun #define CFG_SD_POW_AUTO_PD		(1<<0)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define SRCTL				0xFC13
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define DCM_DRP_CTL			0xFC23
302*4882a593Smuzhiyun #define   DCM_RESET			0x08
303*4882a593Smuzhiyun #define   DCM_LOCKED			0x04
304*4882a593Smuzhiyun #define   DCM_208M			0x00
305*4882a593Smuzhiyun #define   DCM_TX			0x01
306*4882a593Smuzhiyun #define   DCM_RX			0x02
307*4882a593Smuzhiyun #define DCM_DRP_TRIG			0xFC24
308*4882a593Smuzhiyun #define   DRP_START			0x80
309*4882a593Smuzhiyun #define   DRP_DONE			0x40
310*4882a593Smuzhiyun #define DCM_DRP_CFG			0xFC25
311*4882a593Smuzhiyun #define   DRP_WRITE			0x80
312*4882a593Smuzhiyun #define   DRP_READ			0x00
313*4882a593Smuzhiyun #define   DCM_WRITE_ADDRESS_50		0x50
314*4882a593Smuzhiyun #define   DCM_WRITE_ADDRESS_51		0x51
315*4882a593Smuzhiyun #define   DCM_READ_ADDRESS_00		0x00
316*4882a593Smuzhiyun #define   DCM_READ_ADDRESS_51		0x51
317*4882a593Smuzhiyun #define DCM_DRP_WR_DATA_L		0xFC26
318*4882a593Smuzhiyun #define DCM_DRP_WR_DATA_H		0xFC27
319*4882a593Smuzhiyun #define DCM_DRP_RD_DATA_L		0xFC28
320*4882a593Smuzhiyun #define DCM_DRP_RD_DATA_H		0xFC29
321*4882a593Smuzhiyun #define SD_VPCLK0_CTL			0xFC2A
322*4882a593Smuzhiyun #define SD_VPCLK1_CTL			0xFC2B
323*4882a593Smuzhiyun #define   PHASE_SELECT_MASK		0x1F
324*4882a593Smuzhiyun #define SD_DCMPS0_CTL			0xFC2C
325*4882a593Smuzhiyun #define SD_DCMPS1_CTL			0xFC2D
326*4882a593Smuzhiyun #define SD_VPTX_CTL			SD_VPCLK0_CTL
327*4882a593Smuzhiyun #define SD_VPRX_CTL			SD_VPCLK1_CTL
328*4882a593Smuzhiyun #define   PHASE_CHANGE			0x80
329*4882a593Smuzhiyun #define   PHASE_NOT_RESET		0x40
330*4882a593Smuzhiyun #define SD_DCMPS_TX_CTL			SD_DCMPS0_CTL
331*4882a593Smuzhiyun #define SD_DCMPS_RX_CTL			SD_DCMPS1_CTL
332*4882a593Smuzhiyun #define   DCMPS_CHANGE			0x80
333*4882a593Smuzhiyun #define   DCMPS_CHANGE_DONE		0x40
334*4882a593Smuzhiyun #define   DCMPS_ERROR			0x20
335*4882a593Smuzhiyun #define   DCMPS_CURRENT_PHASE		0x1F
336*4882a593Smuzhiyun #define CARD_CLK_SOURCE			0xFC2E
337*4882a593Smuzhiyun #define   CRC_FIX_CLK			(0x00 << 0)
338*4882a593Smuzhiyun #define   CRC_VAR_CLK0			(0x01 << 0)
339*4882a593Smuzhiyun #define   CRC_VAR_CLK1			(0x02 << 0)
340*4882a593Smuzhiyun #define   SD30_FIX_CLK			(0x00 << 2)
341*4882a593Smuzhiyun #define   SD30_VAR_CLK0			(0x01 << 2)
342*4882a593Smuzhiyun #define   SD30_VAR_CLK1			(0x02 << 2)
343*4882a593Smuzhiyun #define   SAMPLE_FIX_CLK		(0x00 << 4)
344*4882a593Smuzhiyun #define   SAMPLE_VAR_CLK0		(0x01 << 4)
345*4882a593Smuzhiyun #define   SAMPLE_VAR_CLK1		(0x02 << 4)
346*4882a593Smuzhiyun #define CARD_PWR_CTL			0xFD50
347*4882a593Smuzhiyun #define   PMOS_STRG_MASK		0x10
348*4882a593Smuzhiyun #define   PMOS_STRG_800mA		0x10
349*4882a593Smuzhiyun #define   PMOS_STRG_400mA		0x00
350*4882a593Smuzhiyun #define   SD_POWER_OFF			0x03
351*4882a593Smuzhiyun #define   SD_PARTIAL_POWER_ON		0x01
352*4882a593Smuzhiyun #define   SD_POWER_ON			0x00
353*4882a593Smuzhiyun #define   SD_POWER_MASK			0x03
354*4882a593Smuzhiyun #define   MS_POWER_OFF			0x0C
355*4882a593Smuzhiyun #define   MS_PARTIAL_POWER_ON		0x04
356*4882a593Smuzhiyun #define   MS_POWER_ON			0x00
357*4882a593Smuzhiyun #define   MS_POWER_MASK			0x0C
358*4882a593Smuzhiyun #define   BPP_POWER_OFF			0x0F
359*4882a593Smuzhiyun #define   BPP_POWER_5_PERCENT_ON	0x0E
360*4882a593Smuzhiyun #define   BPP_POWER_10_PERCENT_ON	0x0C
361*4882a593Smuzhiyun #define   BPP_POWER_15_PERCENT_ON	0x08
362*4882a593Smuzhiyun #define   BPP_POWER_ON			0x00
363*4882a593Smuzhiyun #define   BPP_POWER_MASK		0x0F
364*4882a593Smuzhiyun #define   SD_VCC_PARTIAL_POWER_ON	0x02
365*4882a593Smuzhiyun #define   SD_VCC_POWER_ON		0x00
366*4882a593Smuzhiyun #define CARD_CLK_SWITCH			0xFD51
367*4882a593Smuzhiyun #define RTL8411B_PACKAGE_MODE		0xFD51
368*4882a593Smuzhiyun #define CARD_SHARE_MODE			0xFD52
369*4882a593Smuzhiyun #define   CARD_SHARE_MASK		0x0F
370*4882a593Smuzhiyun #define   CARD_SHARE_MULTI_LUN		0x00
371*4882a593Smuzhiyun #define   CARD_SHARE_NORMAL		0x00
372*4882a593Smuzhiyun #define   CARD_SHARE_48_SD		0x04
373*4882a593Smuzhiyun #define   CARD_SHARE_48_MS		0x08
374*4882a593Smuzhiyun #define   CARD_SHARE_BAROSSA_SD		0x01
375*4882a593Smuzhiyun #define   CARD_SHARE_BAROSSA_MS		0x02
376*4882a593Smuzhiyun #define CARD_DRIVE_SEL			0xFD53
377*4882a593Smuzhiyun #define   MS_DRIVE_8mA			(0x01 << 6)
378*4882a593Smuzhiyun #define   MMC_DRIVE_8mA			(0x01 << 4)
379*4882a593Smuzhiyun #define   XD_DRIVE_8mA			(0x01 << 2)
380*4882a593Smuzhiyun #define   GPIO_DRIVE_8mA		0x01
381*4882a593Smuzhiyun #define RTS5209_CARD_DRIVE_DEFAULT	(MS_DRIVE_8mA | MMC_DRIVE_8mA |\
382*4882a593Smuzhiyun 					XD_DRIVE_8mA | GPIO_DRIVE_8mA)
383*4882a593Smuzhiyun #define RTL8411_CARD_DRIVE_DEFAULT	(MS_DRIVE_8mA | MMC_DRIVE_8mA |\
384*4882a593Smuzhiyun 					XD_DRIVE_8mA)
385*4882a593Smuzhiyun #define RTSX_CARD_DRIVE_DEFAULT		(MS_DRIVE_8mA | GPIO_DRIVE_8mA)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define CARD_STOP			0xFD54
388*4882a593Smuzhiyun #define   SPI_STOP			0x01
389*4882a593Smuzhiyun #define   XD_STOP			0x02
390*4882a593Smuzhiyun #define   SD_STOP			0x04
391*4882a593Smuzhiyun #define   MS_STOP			0x08
392*4882a593Smuzhiyun #define   SPI_CLR_ERR			0x10
393*4882a593Smuzhiyun #define   XD_CLR_ERR			0x20
394*4882a593Smuzhiyun #define   SD_CLR_ERR			0x40
395*4882a593Smuzhiyun #define   MS_CLR_ERR			0x80
396*4882a593Smuzhiyun #define CARD_OE				0xFD55
397*4882a593Smuzhiyun #define   SD_OUTPUT_EN			0x04
398*4882a593Smuzhiyun #define   MS_OUTPUT_EN			0x08
399*4882a593Smuzhiyun #define CARD_AUTO_BLINK			0xFD56
400*4882a593Smuzhiyun #define CARD_GPIO_DIR			0xFD57
401*4882a593Smuzhiyun #define CARD_GPIO			0xFD58
402*4882a593Smuzhiyun #define CARD_DATA_SOURCE		0xFD5B
403*4882a593Smuzhiyun #define   PINGPONG_BUFFER		0x01
404*4882a593Smuzhiyun #define   RING_BUFFER			0x00
405*4882a593Smuzhiyun #define SD30_CLK_DRIVE_SEL		0xFD5A
406*4882a593Smuzhiyun #define   DRIVER_TYPE_A			0x05
407*4882a593Smuzhiyun #define   DRIVER_TYPE_B			0x03
408*4882a593Smuzhiyun #define   DRIVER_TYPE_C			0x02
409*4882a593Smuzhiyun #define   DRIVER_TYPE_D			0x01
410*4882a593Smuzhiyun #define CARD_SELECT			0xFD5C
411*4882a593Smuzhiyun #define   SD_MOD_SEL			2
412*4882a593Smuzhiyun #define   MS_MOD_SEL			3
413*4882a593Smuzhiyun #define SD30_DRIVE_SEL			0xFD5E
414*4882a593Smuzhiyun #define   CFG_DRIVER_TYPE_A		0x02
415*4882a593Smuzhiyun #define   CFG_DRIVER_TYPE_B		0x03
416*4882a593Smuzhiyun #define   CFG_DRIVER_TYPE_C		0x01
417*4882a593Smuzhiyun #define   CFG_DRIVER_TYPE_D		0x00
418*4882a593Smuzhiyun #define SD30_CMD_DRIVE_SEL		0xFD5E
419*4882a593Smuzhiyun #define SD30_DAT_DRIVE_SEL		0xFD5F
420*4882a593Smuzhiyun #define CARD_CLK_EN			0xFD69
421*4882a593Smuzhiyun #define   SD_CLK_EN			0x04
422*4882a593Smuzhiyun #define   MS_CLK_EN			0x08
423*4882a593Smuzhiyun #define   SD40_CLK_EN		0x10
424*4882a593Smuzhiyun #define SDIO_CTRL			0xFD6B
425*4882a593Smuzhiyun #define CD_PAD_CTL			0xFD73
426*4882a593Smuzhiyun #define   CD_DISABLE_MASK		0x07
427*4882a593Smuzhiyun #define   MS_CD_DISABLE			0x04
428*4882a593Smuzhiyun #define   SD_CD_DISABLE			0x02
429*4882a593Smuzhiyun #define   XD_CD_DISABLE			0x01
430*4882a593Smuzhiyun #define   CD_DISABLE			0x07
431*4882a593Smuzhiyun #define   CD_ENABLE			0x00
432*4882a593Smuzhiyun #define   MS_CD_EN_ONLY			0x03
433*4882a593Smuzhiyun #define   SD_CD_EN_ONLY			0x05
434*4882a593Smuzhiyun #define   XD_CD_EN_ONLY			0x06
435*4882a593Smuzhiyun #define   FORCE_CD_LOW_MASK		0x38
436*4882a593Smuzhiyun #define   FORCE_CD_XD_LOW		0x08
437*4882a593Smuzhiyun #define   FORCE_CD_SD_LOW		0x10
438*4882a593Smuzhiyun #define   FORCE_CD_MS_LOW		0x20
439*4882a593Smuzhiyun #define   CD_AUTO_DISABLE		0x40
440*4882a593Smuzhiyun #define FPDCTL				0xFC00
441*4882a593Smuzhiyun #define   SSC_POWER_DOWN		0x01
442*4882a593Smuzhiyun #define   SD_OC_POWER_DOWN		0x02
443*4882a593Smuzhiyun #define   ALL_POWER_DOWN		0x03
444*4882a593Smuzhiyun #define   OC_POWER_DOWN			0x02
445*4882a593Smuzhiyun #define PDINFO				0xFC01
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #define CLK_CTL				0xFC02
448*4882a593Smuzhiyun #define   CHANGE_CLK			0x01
449*4882a593Smuzhiyun #define   CLK_LOW_FREQ			0x01
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #define CLK_DIV				0xFC03
452*4882a593Smuzhiyun #define   CLK_DIV_1			0x01
453*4882a593Smuzhiyun #define   CLK_DIV_2			0x02
454*4882a593Smuzhiyun #define   CLK_DIV_4			0x03
455*4882a593Smuzhiyun #define   CLK_DIV_8			0x04
456*4882a593Smuzhiyun #define CLK_SEL				0xFC04
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define SSC_DIV_N_0			0xFC0F
459*4882a593Smuzhiyun #define SSC_DIV_N_1			0xFC10
460*4882a593Smuzhiyun #define SSC_CTL1			0xFC11
461*4882a593Smuzhiyun #define    SSC_RSTB			0x80
462*4882a593Smuzhiyun #define    SSC_8X_EN			0x40
463*4882a593Smuzhiyun #define    SSC_FIX_FRAC			0x20
464*4882a593Smuzhiyun #define    SSC_SEL_1M			0x00
465*4882a593Smuzhiyun #define    SSC_SEL_2M			0x08
466*4882a593Smuzhiyun #define    SSC_SEL_4M			0x10
467*4882a593Smuzhiyun #define    SSC_SEL_8M			0x18
468*4882a593Smuzhiyun #define SSC_CTL2			0xFC12
469*4882a593Smuzhiyun #define    SSC_DEPTH_MASK		0x07
470*4882a593Smuzhiyun #define    SSC_DEPTH_DISALBE		0x00
471*4882a593Smuzhiyun #define    SSC_DEPTH_4M			0x01
472*4882a593Smuzhiyun #define    SSC_DEPTH_2M			0x02
473*4882a593Smuzhiyun #define    SSC_DEPTH_1M			0x03
474*4882a593Smuzhiyun #define    SSC_DEPTH_500K		0x04
475*4882a593Smuzhiyun #define    SSC_DEPTH_250K		0x05
476*4882a593Smuzhiyun #define RCCTL				0xFC14
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define FPGA_PULL_CTL			0xFC1D
479*4882a593Smuzhiyun #define OLT_LED_CTL			0xFC1E
480*4882a593Smuzhiyun #define   LED_SHINE_MASK		0x08
481*4882a593Smuzhiyun #define   LED_SHINE_EN			0x08
482*4882a593Smuzhiyun #define   LED_SHINE_DISABLE		0x00
483*4882a593Smuzhiyun #define GPIO_CTL			0xFC1F
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define LDO_CTL				0xFC1E
486*4882a593Smuzhiyun #define   BPP_ASIC_1V7			0x00
487*4882a593Smuzhiyun #define   BPP_ASIC_1V8			0x01
488*4882a593Smuzhiyun #define   BPP_ASIC_1V9			0x02
489*4882a593Smuzhiyun #define   BPP_ASIC_2V0			0x03
490*4882a593Smuzhiyun #define   BPP_ASIC_2V7			0x04
491*4882a593Smuzhiyun #define   BPP_ASIC_2V8			0x05
492*4882a593Smuzhiyun #define   BPP_ASIC_3V2			0x06
493*4882a593Smuzhiyun #define   BPP_ASIC_3V3			0x07
494*4882a593Smuzhiyun #define   BPP_REG_TUNED18		0x07
495*4882a593Smuzhiyun #define   BPP_TUNED18_SHIFT_8402	5
496*4882a593Smuzhiyun #define   BPP_TUNED18_SHIFT_8411	4
497*4882a593Smuzhiyun #define   BPP_PAD_MASK			0x04
498*4882a593Smuzhiyun #define   BPP_PAD_3V3			0x04
499*4882a593Smuzhiyun #define   BPP_PAD_1V8			0x00
500*4882a593Smuzhiyun #define   BPP_LDO_POWB			0x03
501*4882a593Smuzhiyun #define   BPP_LDO_ON			0x00
502*4882a593Smuzhiyun #define   BPP_LDO_SUSPEND		0x02
503*4882a593Smuzhiyun #define   BPP_LDO_OFF			0x03
504*4882a593Smuzhiyun #define EFUSE_CTL			0xFC30
505*4882a593Smuzhiyun #define EFUSE_ADD			0xFC31
506*4882a593Smuzhiyun #define SYS_VER				0xFC32
507*4882a593Smuzhiyun #define EFUSE_DATAL			0xFC34
508*4882a593Smuzhiyun #define EFUSE_DATAH			0xFC35
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define CARD_PULL_CTL1			0xFD60
511*4882a593Smuzhiyun #define CARD_PULL_CTL2			0xFD61
512*4882a593Smuzhiyun #define CARD_PULL_CTL3			0xFD62
513*4882a593Smuzhiyun #define CARD_PULL_CTL4			0xFD63
514*4882a593Smuzhiyun #define CARD_PULL_CTL5			0xFD64
515*4882a593Smuzhiyun #define CARD_PULL_CTL6			0xFD65
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* PCI Express Related Registers */
518*4882a593Smuzhiyun #define IRQEN0				0xFE20
519*4882a593Smuzhiyun #define IRQSTAT0			0xFE21
520*4882a593Smuzhiyun #define    DMA_DONE_INT			0x80
521*4882a593Smuzhiyun #define    SUSPEND_INT			0x40
522*4882a593Smuzhiyun #define    LINK_RDY_INT			0x20
523*4882a593Smuzhiyun #define    LINK_DOWN_INT		0x10
524*4882a593Smuzhiyun #define IRQEN1				0xFE22
525*4882a593Smuzhiyun #define IRQSTAT1			0xFE23
526*4882a593Smuzhiyun #define TLPRIEN				0xFE24
527*4882a593Smuzhiyun #define TLPRISTAT			0xFE25
528*4882a593Smuzhiyun #define TLPTIEN				0xFE26
529*4882a593Smuzhiyun #define TLPTISTAT			0xFE27
530*4882a593Smuzhiyun #define DMATC0				0xFE28
531*4882a593Smuzhiyun #define DMATC1				0xFE29
532*4882a593Smuzhiyun #define DMATC2				0xFE2A
533*4882a593Smuzhiyun #define DMATC3				0xFE2B
534*4882a593Smuzhiyun #define DMACTL				0xFE2C
535*4882a593Smuzhiyun #define   DMA_RST			0x80
536*4882a593Smuzhiyun #define   DMA_BUSY			0x04
537*4882a593Smuzhiyun #define   DMA_DIR_TO_CARD		0x00
538*4882a593Smuzhiyun #define   DMA_DIR_FROM_CARD		0x02
539*4882a593Smuzhiyun #define   DMA_EN			0x01
540*4882a593Smuzhiyun #define   DMA_128			(0 << 4)
541*4882a593Smuzhiyun #define   DMA_256			(1 << 4)
542*4882a593Smuzhiyun #define   DMA_512			(2 << 4)
543*4882a593Smuzhiyun #define   DMA_1024			(3 << 4)
544*4882a593Smuzhiyun #define   DMA_PACK_SIZE_MASK		0x30
545*4882a593Smuzhiyun #define BCTL				0xFE2D
546*4882a593Smuzhiyun #define RBBC0				0xFE2E
547*4882a593Smuzhiyun #define RBBC1				0xFE2F
548*4882a593Smuzhiyun #define RBDAT				0xFE30
549*4882a593Smuzhiyun #define RBCTL				0xFE34
550*4882a593Smuzhiyun #define   U_AUTO_DMA_EN_MASK		0x20
551*4882a593Smuzhiyun #define   U_AUTO_DMA_DISABLE		0x00
552*4882a593Smuzhiyun #define   RB_FLUSH			0x80
553*4882a593Smuzhiyun #define CFGADDR0			0xFE35
554*4882a593Smuzhiyun #define CFGADDR1			0xFE36
555*4882a593Smuzhiyun #define CFGDATA0			0xFE37
556*4882a593Smuzhiyun #define CFGDATA1			0xFE38
557*4882a593Smuzhiyun #define CFGDATA2			0xFE39
558*4882a593Smuzhiyun #define CFGDATA3			0xFE3A
559*4882a593Smuzhiyun #define CFGRWCTL			0xFE3B
560*4882a593Smuzhiyun #define PHYRWCTL			0xFE3C
561*4882a593Smuzhiyun #define PHYDATA0			0xFE3D
562*4882a593Smuzhiyun #define PHYDATA1			0xFE3E
563*4882a593Smuzhiyun #define PHYADDR				0xFE3F
564*4882a593Smuzhiyun #define MSGRXDATA0			0xFE40
565*4882a593Smuzhiyun #define MSGRXDATA1			0xFE41
566*4882a593Smuzhiyun #define MSGRXDATA2			0xFE42
567*4882a593Smuzhiyun #define MSGRXDATA3			0xFE43
568*4882a593Smuzhiyun #define MSGTXDATA0			0xFE44
569*4882a593Smuzhiyun #define MSGTXDATA1			0xFE45
570*4882a593Smuzhiyun #define MSGTXDATA2			0xFE46
571*4882a593Smuzhiyun #define MSGTXDATA3			0xFE47
572*4882a593Smuzhiyun #define MSGTXCTL			0xFE48
573*4882a593Smuzhiyun #define LTR_CTL				0xFE4A
574*4882a593Smuzhiyun #define LTR_TX_EN_MASK		BIT(7)
575*4882a593Smuzhiyun #define LTR_TX_EN_1			BIT(7)
576*4882a593Smuzhiyun #define LTR_TX_EN_0			0
577*4882a593Smuzhiyun #define LTR_LATENCY_MODE_MASK		BIT(6)
578*4882a593Smuzhiyun #define LTR_LATENCY_MODE_HW		0
579*4882a593Smuzhiyun #define LTR_LATENCY_MODE_SW		BIT(6)
580*4882a593Smuzhiyun #define OBFF_CFG			0xFE4C
581*4882a593Smuzhiyun #define   OBFF_EN_MASK			0x03
582*4882a593Smuzhiyun #define   OBFF_DISABLE			0x00
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun #define CDRESUMECTL			0xFE52
585*4882a593Smuzhiyun #define WAKE_SEL_CTL			0xFE54
586*4882a593Smuzhiyun #define PCLK_CTL			0xFE55
587*4882a593Smuzhiyun #define   PCLK_MODE_SEL			0x20
588*4882a593Smuzhiyun #define PME_FORCE_CTL			0xFE56
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define ASPM_FORCE_CTL			0xFE57
591*4882a593Smuzhiyun #define   FORCE_ASPM_CTL0		0x10
592*4882a593Smuzhiyun #define   FORCE_ASPM_CTL1		0x20
593*4882a593Smuzhiyun #define   FORCE_ASPM_VAL_MASK		0x03
594*4882a593Smuzhiyun #define   FORCE_ASPM_L1_EN		0x02
595*4882a593Smuzhiyun #define   FORCE_ASPM_L0_EN		0x01
596*4882a593Smuzhiyun #define   FORCE_ASPM_NO_ASPM		0x00
597*4882a593Smuzhiyun #define PM_CLK_FORCE_CTL		0xFE58
598*4882a593Smuzhiyun #define   CLK_PM_EN			0x01
599*4882a593Smuzhiyun #define FUNC_FORCE_CTL			0xFE59
600*4882a593Smuzhiyun #define   FUNC_FORCE_UPME_XMT_DBG	0x02
601*4882a593Smuzhiyun #define PERST_GLITCH_WIDTH		0xFE5C
602*4882a593Smuzhiyun #define CHANGE_LINK_STATE		0xFE5B
603*4882a593Smuzhiyun #define RESET_LOAD_REG			0xFE5E
604*4882a593Smuzhiyun #define EFUSE_CONTENT			0xFE5F
605*4882a593Smuzhiyun #define HOST_SLEEP_STATE		0xFE60
606*4882a593Smuzhiyun #define   HOST_ENTER_S1			1
607*4882a593Smuzhiyun #define   HOST_ENTER_S3			2
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define SDIO_CFG			0xFE70
610*4882a593Smuzhiyun #define PM_EVENT_DEBUG			0xFE71
611*4882a593Smuzhiyun #define   PME_DEBUG_0			0x08
612*4882a593Smuzhiyun #define NFTS_TX_CTRL			0xFE72
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun #define PWR_GATE_CTRL			0xFE75
615*4882a593Smuzhiyun #define   PWR_GATE_EN			0x01
616*4882a593Smuzhiyun #define   LDO3318_PWR_MASK		0x06
617*4882a593Smuzhiyun #define   LDO_ON			0x00
618*4882a593Smuzhiyun #define   LDO_SUSPEND			0x04
619*4882a593Smuzhiyun #define   LDO_OFF			0x06
620*4882a593Smuzhiyun #define PWD_SUSPEND_EN			0xFE76
621*4882a593Smuzhiyun #define LDO_PWR_SEL			0xFE78
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define L1SUB_CONFIG1			0xFE8D
624*4882a593Smuzhiyun #define   AUX_CLK_ACTIVE_SEL_MASK	0x01
625*4882a593Smuzhiyun #define   MAC_CKSW_DONE			0x00
626*4882a593Smuzhiyun #define L1SUB_CONFIG2			0xFE8E
627*4882a593Smuzhiyun #define   L1SUB_AUTO_CFG		0x02
628*4882a593Smuzhiyun #define L1SUB_CONFIG3			0xFE8F
629*4882a593Smuzhiyun #define   L1OFF_MBIAS2_EN_5250		BIT(7)
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define DUMMY_REG_RESET_0		0xFE90
632*4882a593Smuzhiyun #define   IC_VERSION_MASK		0x0F
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #define REG_VREF			0xFE97
635*4882a593Smuzhiyun #define   PWD_SUSPND_EN			0x10
636*4882a593Smuzhiyun #define RTS5260_DMA_RST_CTL_0		0xFEBF
637*4882a593Smuzhiyun #define   RTS5260_DMA_RST		0x80
638*4882a593Smuzhiyun #define   RTS5260_ADMA3_RST		0x40
639*4882a593Smuzhiyun #define AUTOLOAD_CFG_BASE		0xFF00
640*4882a593Smuzhiyun #define RELINK_TIME_MASK		0x01
641*4882a593Smuzhiyun #define PETXCFG				0xFF03
642*4882a593Smuzhiyun #define FORCE_CLKREQ_DELINK_MASK	BIT(7)
643*4882a593Smuzhiyun #define FORCE_CLKREQ_LOW	0x80
644*4882a593Smuzhiyun #define FORCE_CLKREQ_HIGH	0x00
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define PM_CTRL1			0xFF44
647*4882a593Smuzhiyun #define   CD_RESUME_EN_MASK		0xF0
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #define PM_CTRL2			0xFF45
650*4882a593Smuzhiyun #define PM_CTRL3			0xFF46
651*4882a593Smuzhiyun #define   SDIO_SEND_PME_EN		0x80
652*4882a593Smuzhiyun #define   FORCE_RC_MODE_ON		0x40
653*4882a593Smuzhiyun #define   FORCE_RX50_LINK_ON		0x20
654*4882a593Smuzhiyun #define   D3_DELINK_MODE_EN		0x10
655*4882a593Smuzhiyun #define   USE_PESRTB_CTL_DELINK		0x08
656*4882a593Smuzhiyun #define   DELAY_PIN_WAKE		0x04
657*4882a593Smuzhiyun #define   RESET_PIN_WAKE		0x02
658*4882a593Smuzhiyun #define   PM_WAKE_EN			0x01
659*4882a593Smuzhiyun #define PM_CTRL4			0xFF47
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun #define REG_CFG_OOBS_OFF_TIMER 0xFEA6
662*4882a593Smuzhiyun #define REG_CFG_OOBS_ON_TIMER 0xFEA7
663*4882a593Smuzhiyun #define REG_CFG_VCM_ON_TIMER 0xFEA8
664*4882a593Smuzhiyun #define REG_CFG_OOBS_POLLING 0xFEA9
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun /* Memory mapping */
667*4882a593Smuzhiyun #define SRAM_BASE			0xE600
668*4882a593Smuzhiyun #define RBUF_BASE			0xF400
669*4882a593Smuzhiyun #define PPBUF_BASE1			0xF800
670*4882a593Smuzhiyun #define PPBUF_BASE2			0xFA00
671*4882a593Smuzhiyun #define IMAGE_FLAG_ADDR0		0xCE80
672*4882a593Smuzhiyun #define IMAGE_FLAG_ADDR1		0xCE81
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #define RREF_CFG			0xFF6C
675*4882a593Smuzhiyun #define   RREF_VBGSEL_MASK		0x38
676*4882a593Smuzhiyun #define   RREF_VBGSEL_1V25		0x28
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun #define OOBS_CONFIG			0xFF6E
679*4882a593Smuzhiyun #define   OOBS_AUTOK_DIS		0x80
680*4882a593Smuzhiyun #define   OOBS_VAL_MASK			0x1F
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define LDO_DV18_CFG			0xFF70
683*4882a593Smuzhiyun #define   LDO_DV18_SR_MASK		0xC0
684*4882a593Smuzhiyun #define   LDO_DV18_SR_DF		0x40
685*4882a593Smuzhiyun #define   DV331812_MASK			0x70
686*4882a593Smuzhiyun #define   DV331812_33			0x70
687*4882a593Smuzhiyun #define   DV331812_17			0x30
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #define LDO_CONFIG2			0xFF71
690*4882a593Smuzhiyun #define   LDO_D3318_MASK		0x07
691*4882a593Smuzhiyun #define   LDO_D3318_33V			0x07
692*4882a593Smuzhiyun #define   LDO_D3318_18V			0x02
693*4882a593Smuzhiyun #define   DV331812_VDD1			0x04
694*4882a593Smuzhiyun #define   DV331812_POWERON		0x08
695*4882a593Smuzhiyun #define   DV331812_POWEROFF		0x00
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define LDO_VCC_CFG0			0xFF72
698*4882a593Smuzhiyun #define   LDO_VCC_LMTVTH_MASK		0x30
699*4882a593Smuzhiyun #define   LDO_VCC_LMTVTH_2A		0x10
700*4882a593Smuzhiyun /*RTS5260*/
701*4882a593Smuzhiyun #define   RTS5260_DVCC_TUNE_MASK	0x70
702*4882a593Smuzhiyun #define   RTS5260_DVCC_33		0x70
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun #define LDO_VCC_CFG1			0xFF73
705*4882a593Smuzhiyun #define   LDO_VCC_REF_TUNE_MASK		0x30
706*4882a593Smuzhiyun #define   LDO_VCC_REF_1V2		0x20
707*4882a593Smuzhiyun #define   LDO_VCC_TUNE_MASK		0x07
708*4882a593Smuzhiyun #define   LDO_VCC_1V8			0x04
709*4882a593Smuzhiyun #define   LDO_VCC_3V3			0x07
710*4882a593Smuzhiyun #define   LDO_VCC_LMT_EN		0x08
711*4882a593Smuzhiyun /*RTS5260*/
712*4882a593Smuzhiyun #define	  LDO_POW_SDVDD1_MASK		0x08
713*4882a593Smuzhiyun #define	  LDO_POW_SDVDD1_ON		0x08
714*4882a593Smuzhiyun #define	  LDO_POW_SDVDD1_OFF		0x00
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #define LDO_VIO_CFG			0xFF75
717*4882a593Smuzhiyun #define   LDO_VIO_SR_MASK		0xC0
718*4882a593Smuzhiyun #define   LDO_VIO_SR_DF			0x40
719*4882a593Smuzhiyun #define   LDO_VIO_REF_TUNE_MASK		0x30
720*4882a593Smuzhiyun #define   LDO_VIO_REF_1V2		0x20
721*4882a593Smuzhiyun #define   LDO_VIO_TUNE_MASK		0x07
722*4882a593Smuzhiyun #define   LDO_VIO_1V7			0x03
723*4882a593Smuzhiyun #define   LDO_VIO_1V8			0x04
724*4882a593Smuzhiyun #define   LDO_VIO_3V3			0x07
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #define LDO_DV12S_CFG			0xFF76
727*4882a593Smuzhiyun #define   LDO_REF12_TUNE_MASK		0x18
728*4882a593Smuzhiyun #define   LDO_REF12_TUNE_DF		0x10
729*4882a593Smuzhiyun #define   LDO_D12_TUNE_MASK		0x07
730*4882a593Smuzhiyun #define   LDO_D12_TUNE_DF		0x04
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #define LDO_AV12S_CFG			0xFF77
733*4882a593Smuzhiyun #define   LDO_AV12S_TUNE_MASK		0x07
734*4882a593Smuzhiyun #define   LDO_AV12S_TUNE_DF		0x04
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define SD40_LDO_CTL1			0xFE7D
737*4882a593Smuzhiyun #define   SD40_VIO_TUNE_MASK		0x70
738*4882a593Smuzhiyun #define   SD40_VIO_TUNE_1V7		0x30
739*4882a593Smuzhiyun #define   SD_VIO_LDO_1V8		0x40
740*4882a593Smuzhiyun #define   SD_VIO_LDO_3V3		0x70
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #define RTS5260_AUTOLOAD_CFG4		0xFF7F
743*4882a593Smuzhiyun #define   RTS5260_MIMO_DISABLE		0x8A
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun #define RTS5260_REG_GPIO_CTL0		0xFC1A
746*4882a593Smuzhiyun #define   RTS5260_REG_GPIO_MASK		0x01
747*4882a593Smuzhiyun #define   RTS5260_REG_GPIO_ON		0x01
748*4882a593Smuzhiyun #define   RTS5260_REG_GPIO_OFF		0x00
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun #define PWR_GLOBAL_CTRL			0xF200
751*4882a593Smuzhiyun #define PCIE_L1_2_EN			0x0C
752*4882a593Smuzhiyun #define PCIE_L1_1_EN			0x0A
753*4882a593Smuzhiyun #define PCIE_L1_0_EN			0x09
754*4882a593Smuzhiyun #define PWR_FE_CTL			0xF201
755*4882a593Smuzhiyun #define PCIE_L1_2_PD_FE_EN		0x0C
756*4882a593Smuzhiyun #define PCIE_L1_1_PD_FE_EN		0x0A
757*4882a593Smuzhiyun #define PCIE_L1_0_PD_FE_EN		0x09
758*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_0		0xF204
759*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_0_DEFAULT	0xBF
760*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_1		0xF205
761*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_1_DEFAULT	0xFF
762*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_2		0xF206
763*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_2_DEFAULT	0x01
764*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_3		0xF207
765*4882a593Smuzhiyun #define CFG_PCIE_APHY_OFF_3_DEFAULT	0x00
766*4882a593Smuzhiyun #define CFG_L1_0_PCIE_MAC_RET_VALUE	0xF20C
767*4882a593Smuzhiyun #define CFG_L1_0_PCIE_DPHY_RET_VALUE	0xF20E
768*4882a593Smuzhiyun #define CFG_L1_0_SYS_RET_VALUE		0xF210
769*4882a593Smuzhiyun #define CFG_L1_0_CRC_MISC_RET_VALUE	0xF212
770*4882a593Smuzhiyun #define CFG_L1_0_CRC_SD30_RET_VALUE	0xF214
771*4882a593Smuzhiyun #define CFG_L1_0_CRC_SD40_RET_VALUE	0xF216
772*4882a593Smuzhiyun #define CFG_LP_FPWM_VALUE		0xF219
773*4882a593Smuzhiyun #define CFG_LP_FPWM_VALUE_DEFAULT	0x18
774*4882a593Smuzhiyun #define PWC_CDR				0xF253
775*4882a593Smuzhiyun #define PWC_CDR_DEFAULT			0x03
776*4882a593Smuzhiyun #define CFG_L1_0_RET_VALUE_DEFAULT	0x1B
777*4882a593Smuzhiyun #define CFG_L1_0_CRC_MISC_RET_VALUE_DEFAULT	0x0C
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /* OCPCTL */
780*4882a593Smuzhiyun #define SD_DETECT_EN			0x08
781*4882a593Smuzhiyun #define SD_OCP_INT_EN			0x04
782*4882a593Smuzhiyun #define SD_OCP_INT_CLR			0x02
783*4882a593Smuzhiyun #define SD_OC_CLR			0x01
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #define SDVIO_DETECT_EN			(1 << 7)
786*4882a593Smuzhiyun #define SDVIO_OCP_INT_EN		(1 << 6)
787*4882a593Smuzhiyun #define SDVIO_OCP_INT_CLR		(1 << 5)
788*4882a593Smuzhiyun #define SDVIO_OC_CLR			(1 << 4)
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun /* OCPSTAT */
791*4882a593Smuzhiyun #define SD_OCP_DETECT			0x08
792*4882a593Smuzhiyun #define SD_OC_NOW			0x04
793*4882a593Smuzhiyun #define SD_OC_EVER			0x02
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define SDVIO_OC_NOW			(1 << 6)
796*4882a593Smuzhiyun #define SDVIO_OC_EVER			(1 << 5)
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define REG_OCPCTL			0xFD6A
799*4882a593Smuzhiyun #define REG_OCPSTAT			0xFD6E
800*4882a593Smuzhiyun #define REG_OCPGLITCH			0xFD6C
801*4882a593Smuzhiyun #define REG_OCPPARA1			0xFD6B
802*4882a593Smuzhiyun #define REG_OCPPARA2			0xFD6D
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* rts5260 DV3318 OCP-related registers */
805*4882a593Smuzhiyun #define REG_DV3318_OCPCTL		0xFD89
806*4882a593Smuzhiyun #define DV3318_OCP_TIME_MASK	0xF0
807*4882a593Smuzhiyun #define DV3318_DETECT_EN		0x08
808*4882a593Smuzhiyun #define DV3318_OCP_INT_EN		0x04
809*4882a593Smuzhiyun #define DV3318_OCP_INT_CLR		0x02
810*4882a593Smuzhiyun #define DV3318_OCP_CLR			0x01
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun #define REG_DV3318_OCPSTAT		0xFD8A
813*4882a593Smuzhiyun #define DV3318_OCP_GlITCH_TIME_MASK	0xF0
814*4882a593Smuzhiyun #define DV3318_OCP_DETECT		0x08
815*4882a593Smuzhiyun #define DV3318_OCP_NOW			0x04
816*4882a593Smuzhiyun #define DV3318_OCP_EVER			0x02
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun #define SD_OCP_GLITCH_MASK		0x0F
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /* OCPPARA1 */
821*4882a593Smuzhiyun #define SDVIO_OCP_TIME_60		0x00
822*4882a593Smuzhiyun #define SDVIO_OCP_TIME_100		0x10
823*4882a593Smuzhiyun #define SDVIO_OCP_TIME_200		0x20
824*4882a593Smuzhiyun #define SDVIO_OCP_TIME_400		0x30
825*4882a593Smuzhiyun #define SDVIO_OCP_TIME_600		0x40
826*4882a593Smuzhiyun #define SDVIO_OCP_TIME_800		0x50
827*4882a593Smuzhiyun #define SDVIO_OCP_TIME_1100		0x60
828*4882a593Smuzhiyun #define SDVIO_OCP_TIME_MASK		0x70
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun #define SD_OCP_TIME_60			0x00
831*4882a593Smuzhiyun #define SD_OCP_TIME_100			0x01
832*4882a593Smuzhiyun #define SD_OCP_TIME_200			0x02
833*4882a593Smuzhiyun #define SD_OCP_TIME_400			0x03
834*4882a593Smuzhiyun #define SD_OCP_TIME_600			0x04
835*4882a593Smuzhiyun #define SD_OCP_TIME_800			0x05
836*4882a593Smuzhiyun #define SD_OCP_TIME_1100		0x06
837*4882a593Smuzhiyun #define SD_OCP_TIME_MASK		0x07
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun /* OCPPARA2 */
840*4882a593Smuzhiyun #define SDVIO_OCP_THD_190		0x00
841*4882a593Smuzhiyun #define SDVIO_OCP_THD_250		0x10
842*4882a593Smuzhiyun #define SDVIO_OCP_THD_320		0x20
843*4882a593Smuzhiyun #define SDVIO_OCP_THD_380		0x30
844*4882a593Smuzhiyun #define SDVIO_OCP_THD_440		0x40
845*4882a593Smuzhiyun #define SDVIO_OCP_THD_500		0x50
846*4882a593Smuzhiyun #define SDVIO_OCP_THD_570		0x60
847*4882a593Smuzhiyun #define SDVIO_OCP_THD_630		0x70
848*4882a593Smuzhiyun #define SDVIO_OCP_THD_MASK		0x70
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun #define SD_OCP_THD_450			0x00
851*4882a593Smuzhiyun #define SD_OCP_THD_550			0x01
852*4882a593Smuzhiyun #define SD_OCP_THD_650			0x02
853*4882a593Smuzhiyun #define SD_OCP_THD_750			0x03
854*4882a593Smuzhiyun #define SD_OCP_THD_850			0x04
855*4882a593Smuzhiyun #define SD_OCP_THD_950			0x05
856*4882a593Smuzhiyun #define SD_OCP_THD_1050			0x06
857*4882a593Smuzhiyun #define SD_OCP_THD_1150			0x07
858*4882a593Smuzhiyun #define SD_OCP_THD_MASK			0x07
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_MASK		0xF0
861*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_NONE		0x00
862*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_50U		0x10
863*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_100U		0x20
864*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_200U		0x30
865*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_600U		0x40
866*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_800U		0x50
867*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_1M		0x60
868*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_2M		0x70
869*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_3M		0x80
870*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_4M		0x90
871*4882a593Smuzhiyun #define SDVIO_OCP_GLIVCH_5M		0xA0
872*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_6M		0xB0
873*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_7M		0xC0
874*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_8M		0xD0
875*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_9M		0xE0
876*4882a593Smuzhiyun #define SDVIO_OCP_GLITCH_10M		0xF0
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun #define SD_OCP_GLITCH_MASK		0x0F
879*4882a593Smuzhiyun #define SD_OCP_GLITCH_NONE		0x00
880*4882a593Smuzhiyun #define SD_OCP_GLITCH_50U		0x01
881*4882a593Smuzhiyun #define SD_OCP_GLITCH_100U		0x02
882*4882a593Smuzhiyun #define SD_OCP_GLITCH_200U		0x03
883*4882a593Smuzhiyun #define SD_OCP_GLITCH_600U		0x04
884*4882a593Smuzhiyun #define SD_OCP_GLITCH_800U		0x05
885*4882a593Smuzhiyun #define SD_OCP_GLITCH_1M		0x06
886*4882a593Smuzhiyun #define SD_OCP_GLITCH_2M		0x07
887*4882a593Smuzhiyun #define SD_OCP_GLITCH_3M		0x08
888*4882a593Smuzhiyun #define SD_OCP_GLITCH_4M		0x09
889*4882a593Smuzhiyun #define SD_OCP_GLIVCH_5M		0x0A
890*4882a593Smuzhiyun #define SD_OCP_GLITCH_6M		0x0B
891*4882a593Smuzhiyun #define SD_OCP_GLITCH_7M		0x0C
892*4882a593Smuzhiyun #define SD_OCP_GLITCH_8M		0x0D
893*4882a593Smuzhiyun #define SD_OCP_GLITCH_9M		0x0E
894*4882a593Smuzhiyun #define SD_OCP_GLITCH_10M		0x0F
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun /* Phy register */
897*4882a593Smuzhiyun #define PHY_PCR				0x00
898*4882a593Smuzhiyun #define   PHY_PCR_FORCE_CODE		0xB000
899*4882a593Smuzhiyun #define   PHY_PCR_OOBS_CALI_50		0x0800
900*4882a593Smuzhiyun #define   PHY_PCR_OOBS_VCM_08		0x0200
901*4882a593Smuzhiyun #define   PHY_PCR_OOBS_SEN_90		0x0040
902*4882a593Smuzhiyun #define   PHY_PCR_RSSI_EN		0x0002
903*4882a593Smuzhiyun #define   PHY_PCR_RX10K			0x0001
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define PHY_RCR0			0x01
906*4882a593Smuzhiyun #define PHY_RCR1			0x02
907*4882a593Smuzhiyun #define   PHY_RCR1_ADP_TIME_4		0x0400
908*4882a593Smuzhiyun #define   PHY_RCR1_VCO_COARSE		0x001F
909*4882a593Smuzhiyun #define   PHY_RCR1_INIT_27S		0x0A1F
910*4882a593Smuzhiyun #define PHY_SSCCR2			0x02
911*4882a593Smuzhiyun #define   PHY_SSCCR2_PLL_NCODE		0x0A00
912*4882a593Smuzhiyun #define   PHY_SSCCR2_TIME0		0x001C
913*4882a593Smuzhiyun #define   PHY_SSCCR2_TIME2_WIDTH	0x0003
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun #define PHY_RCR2			0x03
916*4882a593Smuzhiyun #define   PHY_RCR2_EMPHASE_EN		0x8000
917*4882a593Smuzhiyun #define   PHY_RCR2_NADJR		0x4000
918*4882a593Smuzhiyun #define   PHY_RCR2_CDR_SR_2		0x0100
919*4882a593Smuzhiyun #define   PHY_RCR2_FREQSEL_12		0x0040
920*4882a593Smuzhiyun #define   PHY_RCR2_CDR_SC_12P		0x0010
921*4882a593Smuzhiyun #define   PHY_RCR2_CALIB_LATE		0x0002
922*4882a593Smuzhiyun #define   PHY_RCR2_INIT_27S		0xC152
923*4882a593Smuzhiyun #define PHY_SSCCR3			0x03
924*4882a593Smuzhiyun #define   PHY_SSCCR3_STEP_IN		0x2740
925*4882a593Smuzhiyun #define   PHY_SSCCR3_CHECK_DELAY	0x0008
926*4882a593Smuzhiyun #define _PHY_ANA03			0x03
927*4882a593Smuzhiyun #define   _PHY_ANA03_TIMER_MAX		0x2700
928*4882a593Smuzhiyun #define   _PHY_ANA03_OOBS_DEB_EN	0x0040
929*4882a593Smuzhiyun #define   _PHY_CMU_DEBUG_EN		0x0008
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define PHY_RTCR			0x04
932*4882a593Smuzhiyun #define PHY_RDR				0x05
933*4882a593Smuzhiyun #define   PHY_RDR_RXDSEL_1_9		0x4000
934*4882a593Smuzhiyun #define   PHY_SSC_AUTO_PWD		0x0600
935*4882a593Smuzhiyun #define PHY_TCR0			0x06
936*4882a593Smuzhiyun #define PHY_TCR1			0x07
937*4882a593Smuzhiyun #define PHY_TUNE			0x08
938*4882a593Smuzhiyun #define   PHY_TUNE_TUNEREF_1_0		0x4000
939*4882a593Smuzhiyun #define   PHY_TUNE_VBGSEL_1252		0x0C00
940*4882a593Smuzhiyun #define   PHY_TUNE_SDBUS_33		0x0200
941*4882a593Smuzhiyun #define   PHY_TUNE_TUNED18		0x01C0
942*4882a593Smuzhiyun #define   PHY_TUNE_TUNED12		0X0020
943*4882a593Smuzhiyun #define   PHY_TUNE_TUNEA12		0x0004
944*4882a593Smuzhiyun #define   PHY_TUNE_VOLTAGE_MASK		0xFC3F
945*4882a593Smuzhiyun #define   PHY_TUNE_VOLTAGE_3V3		0x03C0
946*4882a593Smuzhiyun #define   PHY_TUNE_D18_1V8		0x0100
947*4882a593Smuzhiyun #define   PHY_TUNE_D18_1V7		0x0080
948*4882a593Smuzhiyun #define PHY_ANA08			0x08
949*4882a593Smuzhiyun #define   PHY_ANA08_RX_EQ_DCGAIN	0x5000
950*4882a593Smuzhiyun #define   PHY_ANA08_SEL_RX_EN		0x0400
951*4882a593Smuzhiyun #define   PHY_ANA08_RX_EQ_VAL		0x03C0
952*4882a593Smuzhiyun #define   PHY_ANA08_SCP			0x0020
953*4882a593Smuzhiyun #define   PHY_ANA08_SEL_IPI		0x0004
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun #define PHY_IMR				0x09
956*4882a593Smuzhiyun #define PHY_BPCR			0x0A
957*4882a593Smuzhiyun #define   PHY_BPCR_IBRXSEL		0x0400
958*4882a593Smuzhiyun #define   PHY_BPCR_IBTXSEL		0x0100
959*4882a593Smuzhiyun #define   PHY_BPCR_IB_FILTER		0x0080
960*4882a593Smuzhiyun #define   PHY_BPCR_CMIRROR_EN		0x0040
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun #define PHY_BIST			0x0B
963*4882a593Smuzhiyun #define PHY_RAW_L			0x0C
964*4882a593Smuzhiyun #define PHY_RAW_H			0x0D
965*4882a593Smuzhiyun #define PHY_RAW_DATA			0x0E
966*4882a593Smuzhiyun #define PHY_HOST_CLK_CTRL		0x0F
967*4882a593Smuzhiyun #define PHY_DMR				0x10
968*4882a593Smuzhiyun #define PHY_BACR			0x11
969*4882a593Smuzhiyun #define   PHY_BACR_BASIC_MASK		0xFFF3
970*4882a593Smuzhiyun #define PHY_IER				0x12
971*4882a593Smuzhiyun #define PHY_BCSR			0x13
972*4882a593Smuzhiyun #define PHY_BPR				0x14
973*4882a593Smuzhiyun #define PHY_BPNR2			0x15
974*4882a593Smuzhiyun #define PHY_BPNR			0x16
975*4882a593Smuzhiyun #define PHY_BRNR2			0x17
976*4882a593Smuzhiyun #define PHY_BENR			0x18
977*4882a593Smuzhiyun #define PHY_REV				0x19
978*4882a593Smuzhiyun #define   PHY_REV_RESV			0xE000
979*4882a593Smuzhiyun #define   PHY_REV_RXIDLE_LATCHED	0x1000
980*4882a593Smuzhiyun #define   PHY_REV_P1_EN			0x0800
981*4882a593Smuzhiyun #define   PHY_REV_RXIDLE_EN		0x0400
982*4882a593Smuzhiyun #define   PHY_REV_CLKREQ_TX_EN		0x0200
983*4882a593Smuzhiyun #define   PHY_REV_CLKREQ_RX_EN		0x0100
984*4882a593Smuzhiyun #define   PHY_REV_CLKREQ_DT_1_0		0x0040
985*4882a593Smuzhiyun #define   PHY_REV_STOP_CLKRD		0x0020
986*4882a593Smuzhiyun #define   PHY_REV_RX_PWST		0x0008
987*4882a593Smuzhiyun #define   PHY_REV_STOP_CLKWR		0x0004
988*4882a593Smuzhiyun #define _PHY_REV0			0x19
989*4882a593Smuzhiyun #define   _PHY_REV0_FILTER_OUT		0x3800
990*4882a593Smuzhiyun #define   _PHY_REV0_CDR_BYPASS_PFD	0x0100
991*4882a593Smuzhiyun #define   _PHY_REV0_CDR_RX_IDLE_BYPASS	0x0002
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun #define PHY_FLD0			0x1A
994*4882a593Smuzhiyun #define PHY_ANA1A			0x1A
995*4882a593Smuzhiyun #define   PHY_ANA1A_TXR_LOOPBACK	0x2000
996*4882a593Smuzhiyun #define   PHY_ANA1A_RXT_BIST		0x0500
997*4882a593Smuzhiyun #define   PHY_ANA1A_TXR_BIST		0x0040
998*4882a593Smuzhiyun #define   PHY_ANA1A_REV			0x0006
999*4882a593Smuzhiyun #define   PHY_FLD0_INIT_27S		0x2546
1000*4882a593Smuzhiyun #define PHY_FLD1			0x1B
1001*4882a593Smuzhiyun #define PHY_FLD2			0x1C
1002*4882a593Smuzhiyun #define PHY_FLD3			0x1D
1003*4882a593Smuzhiyun #define   PHY_FLD3_TIMER_4		0x0800
1004*4882a593Smuzhiyun #define   PHY_FLD3_TIMER_6		0x0020
1005*4882a593Smuzhiyun #define   PHY_FLD3_RXDELINK		0x0004
1006*4882a593Smuzhiyun #define   PHY_FLD3_INIT_27S		0x0004
1007*4882a593Smuzhiyun #define PHY_ANA1D			0x1D
1008*4882a593Smuzhiyun #define   PHY_ANA1D_DEBUG_ADDR		0x0004
1009*4882a593Smuzhiyun #define _PHY_FLD0			0x1D
1010*4882a593Smuzhiyun #define   _PHY_FLD0_CLK_REQ_20C		0x8000
1011*4882a593Smuzhiyun #define   _PHY_FLD0_RX_IDLE_EN		0x1000
1012*4882a593Smuzhiyun #define   _PHY_FLD0_BIT_ERR_RSTN	0x0800
1013*4882a593Smuzhiyun #define   _PHY_FLD0_BER_COUNT		0x01E0
1014*4882a593Smuzhiyun #define   _PHY_FLD0_BER_TIMER		0x001E
1015*4882a593Smuzhiyun #define   _PHY_FLD0_CHECK_EN		0x0001
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun #define PHY_FLD4			0x1E
1018*4882a593Smuzhiyun #define   PHY_FLD4_FLDEN_SEL		0x4000
1019*4882a593Smuzhiyun #define   PHY_FLD4_REQ_REF		0x2000
1020*4882a593Smuzhiyun #define   PHY_FLD4_RXAMP_OFF		0x1000
1021*4882a593Smuzhiyun #define   PHY_FLD4_REQ_ADDA		0x0800
1022*4882a593Smuzhiyun #define   PHY_FLD4_BER_COUNT		0x00E0
1023*4882a593Smuzhiyun #define   PHY_FLD4_BER_TIMER		0x000A
1024*4882a593Smuzhiyun #define   PHY_FLD4_BER_CHK_EN		0x0001
1025*4882a593Smuzhiyun #define   PHY_FLD4_INIT_27S		0x5C7F
1026*4882a593Smuzhiyun #define PHY_DIG1E			0x1E
1027*4882a593Smuzhiyun #define   PHY_DIG1E_REV			0x4000
1028*4882a593Smuzhiyun #define   PHY_DIG1E_D0_X_D1		0x1000
1029*4882a593Smuzhiyun #define   PHY_DIG1E_RX_ON_HOST		0x0800
1030*4882a593Smuzhiyun #define   PHY_DIG1E_RCLK_REF_HOST	0x0400
1031*4882a593Smuzhiyun #define   PHY_DIG1E_RCLK_TX_EN_KEEP	0x0040
1032*4882a593Smuzhiyun #define   PHY_DIG1E_RCLK_TX_TERM_KEEP	0x0020
1033*4882a593Smuzhiyun #define   PHY_DIG1E_RCLK_RX_EIDLE_ON	0x0010
1034*4882a593Smuzhiyun #define   PHY_DIG1E_TX_TERM_KEEP	0x0008
1035*4882a593Smuzhiyun #define   PHY_DIG1E_RX_TERM_KEEP	0x0004
1036*4882a593Smuzhiyun #define   PHY_DIG1E_TX_EN_KEEP		0x0002
1037*4882a593Smuzhiyun #define   PHY_DIG1E_RX_EN_KEEP		0x0001
1038*4882a593Smuzhiyun #define PHY_DUM_REG			0x1F
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun #define PCR_SETTING_REG1		0x724
1041*4882a593Smuzhiyun #define PCR_SETTING_REG2		0x814
1042*4882a593Smuzhiyun #define PCR_SETTING_REG3		0x747
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun #define rtsx_pci_init_cmd(pcr)		((pcr)->ci = 0)
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun #define RTS5227_DEVICE_ID		0x5227
1047*4882a593Smuzhiyun #define RTS_MAX_TIMES_FREQ_REDUCTION	8
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun struct rtsx_pcr;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun struct pcr_handle {
1052*4882a593Smuzhiyun 	struct rtsx_pcr			*pcr;
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun struct pcr_ops {
1056*4882a593Smuzhiyun 	int (*write_phy)(struct rtsx_pcr *pcr, u8 addr, u16 val);
1057*4882a593Smuzhiyun 	int (*read_phy)(struct rtsx_pcr *pcr, u8 addr, u16 *val);
1058*4882a593Smuzhiyun 	int		(*extra_init_hw)(struct rtsx_pcr *pcr);
1059*4882a593Smuzhiyun 	int		(*optimize_phy)(struct rtsx_pcr *pcr);
1060*4882a593Smuzhiyun 	int		(*turn_on_led)(struct rtsx_pcr *pcr);
1061*4882a593Smuzhiyun 	int		(*turn_off_led)(struct rtsx_pcr *pcr);
1062*4882a593Smuzhiyun 	int		(*enable_auto_blink)(struct rtsx_pcr *pcr);
1063*4882a593Smuzhiyun 	int		(*disable_auto_blink)(struct rtsx_pcr *pcr);
1064*4882a593Smuzhiyun 	int		(*card_power_on)(struct rtsx_pcr *pcr, int card);
1065*4882a593Smuzhiyun 	int		(*card_power_off)(struct rtsx_pcr *pcr, int card);
1066*4882a593Smuzhiyun 	int		(*switch_output_voltage)(struct rtsx_pcr *pcr,
1067*4882a593Smuzhiyun 						u8 voltage);
1068*4882a593Smuzhiyun 	unsigned int	(*cd_deglitch)(struct rtsx_pcr *pcr);
1069*4882a593Smuzhiyun 	int		(*conv_clk_and_div_n)(int clk, int dir);
1070*4882a593Smuzhiyun 	void		(*fetch_vendor_settings)(struct rtsx_pcr *pcr);
1071*4882a593Smuzhiyun 	void		(*force_power_down)(struct rtsx_pcr *pcr, u8 pm_state);
1072*4882a593Smuzhiyun 	void		(*stop_cmd)(struct rtsx_pcr *pcr);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	void (*set_aspm)(struct rtsx_pcr *pcr, bool enable);
1075*4882a593Smuzhiyun 	void (*set_l1off_cfg_sub_d0)(struct rtsx_pcr *pcr, int active);
1076*4882a593Smuzhiyun 	void (*enable_ocp)(struct rtsx_pcr *pcr);
1077*4882a593Smuzhiyun 	void (*disable_ocp)(struct rtsx_pcr *pcr);
1078*4882a593Smuzhiyun 	void (*init_ocp)(struct rtsx_pcr *pcr);
1079*4882a593Smuzhiyun 	void (*process_ocp)(struct rtsx_pcr *pcr);
1080*4882a593Smuzhiyun 	int (*get_ocpstat)(struct rtsx_pcr *pcr, u8 *val);
1081*4882a593Smuzhiyun 	void (*clear_ocpstat)(struct rtsx_pcr *pcr);
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun enum PDEV_STAT  {PDEV_STAT_IDLE, PDEV_STAT_RUN};
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun #define ASPM_L1_1_EN			BIT(0)
1087*4882a593Smuzhiyun #define ASPM_L1_2_EN			BIT(1)
1088*4882a593Smuzhiyun #define PM_L1_1_EN				BIT(2)
1089*4882a593Smuzhiyun #define PM_L1_2_EN				BIT(3)
1090*4882a593Smuzhiyun #define LTR_L1SS_PWR_GATE_EN	BIT(4)
1091*4882a593Smuzhiyun #define L1_SNOOZE_TEST_EN		BIT(5)
1092*4882a593Smuzhiyun #define LTR_L1SS_PWR_GATE_CHECK_CARD_EN	BIT(6)
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun  * struct rtsx_cr_option  - card reader option
1096*4882a593Smuzhiyun  * @dev_flags: device flags
1097*4882a593Smuzhiyun  * @force_clkreq_0: force clock request
1098*4882a593Smuzhiyun  * @ltr_en: enable ltr mode flag
1099*4882a593Smuzhiyun  * @ltr_enabled: ltr mode in configure space flag
1100*4882a593Smuzhiyun  * @ltr_active: ltr mode status
1101*4882a593Smuzhiyun  * @ltr_active_latency: ltr mode active latency
1102*4882a593Smuzhiyun  * @ltr_idle_latency: ltr mode idle latency
1103*4882a593Smuzhiyun  * @ltr_l1off_latency: ltr mode l1off latency
1104*4882a593Smuzhiyun  * @l1_snooze_delay: l1 snooze delay
1105*4882a593Smuzhiyun  * @ltr_l1off_sspwrgate: ltr l1off sspwrgate
1106*4882a593Smuzhiyun  * @ltr_l1off_snooze_sspwrgate: ltr l1off snooze sspwrgate
1107*4882a593Smuzhiyun  * @ocp_en: enable ocp flag
1108*4882a593Smuzhiyun  * @sd_400mA_ocp_thd: 400mA ocp thd
1109*4882a593Smuzhiyun  * @sd_800mA_ocp_thd: 800mA ocp thd
1110*4882a593Smuzhiyun  */
1111*4882a593Smuzhiyun struct rtsx_cr_option {
1112*4882a593Smuzhiyun 	u32 dev_flags;
1113*4882a593Smuzhiyun 	bool force_clkreq_0;
1114*4882a593Smuzhiyun 	bool ltr_en;
1115*4882a593Smuzhiyun 	bool ltr_enabled;
1116*4882a593Smuzhiyun 	bool ltr_active;
1117*4882a593Smuzhiyun 	u32 ltr_active_latency;
1118*4882a593Smuzhiyun 	u32 ltr_idle_latency;
1119*4882a593Smuzhiyun 	u32 ltr_l1off_latency;
1120*4882a593Smuzhiyun 	u32 l1_snooze_delay;
1121*4882a593Smuzhiyun 	u8 ltr_l1off_sspwrgate;
1122*4882a593Smuzhiyun 	u8 ltr_l1off_snooze_sspwrgate;
1123*4882a593Smuzhiyun 	bool ocp_en;
1124*4882a593Smuzhiyun 	u8 sd_400mA_ocp_thd;
1125*4882a593Smuzhiyun 	u8 sd_800mA_ocp_thd;
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun /*
1129*4882a593Smuzhiyun  * struct rtsx_hw_param  - card reader hardware param
1130*4882a593Smuzhiyun  * @interrupt_en: indicate which interrutp enable
1131*4882a593Smuzhiyun  * @ocp_glitch: ocp glitch time
1132*4882a593Smuzhiyun  */
1133*4882a593Smuzhiyun struct rtsx_hw_param {
1134*4882a593Smuzhiyun 	u32 interrupt_en;
1135*4882a593Smuzhiyun 	u8 ocp_glitch;
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun #define rtsx_set_dev_flag(cr, flag) \
1139*4882a593Smuzhiyun 	((cr)->option.dev_flags |= (flag))
1140*4882a593Smuzhiyun #define rtsx_clear_dev_flag(cr, flag) \
1141*4882a593Smuzhiyun 	((cr)->option.dev_flags &= ~(flag))
1142*4882a593Smuzhiyun #define rtsx_check_dev_flag(cr, flag) \
1143*4882a593Smuzhiyun 	((cr)->option.dev_flags & (flag))
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun struct rtsx_pcr {
1146*4882a593Smuzhiyun 	struct pci_dev			*pci;
1147*4882a593Smuzhiyun 	unsigned int			id;
1148*4882a593Smuzhiyun 	struct rtsx_cr_option	option;
1149*4882a593Smuzhiyun 	struct rtsx_hw_param hw_param;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* pci resources */
1152*4882a593Smuzhiyun 	unsigned long			addr;
1153*4882a593Smuzhiyun 	void __iomem			*remap_addr;
1154*4882a593Smuzhiyun 	int				irq;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* host reserved buffer */
1157*4882a593Smuzhiyun 	void				*rtsx_resv_buf;
1158*4882a593Smuzhiyun 	dma_addr_t			rtsx_resv_buf_addr;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	void				*host_cmds_ptr;
1161*4882a593Smuzhiyun 	dma_addr_t			host_cmds_addr;
1162*4882a593Smuzhiyun 	int				ci;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	void				*host_sg_tbl_ptr;
1165*4882a593Smuzhiyun 	dma_addr_t			host_sg_tbl_addr;
1166*4882a593Smuzhiyun 	int				sgi;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	u32				bier;
1169*4882a593Smuzhiyun 	char				trans_result;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	unsigned int			card_inserted;
1172*4882a593Smuzhiyun 	unsigned int			card_removed;
1173*4882a593Smuzhiyun 	unsigned int			card_exist;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	struct delayed_work		carddet_work;
1176*4882a593Smuzhiyun 	struct delayed_work		idle_work;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	spinlock_t			lock;
1179*4882a593Smuzhiyun 	struct mutex			pcr_mutex;
1180*4882a593Smuzhiyun 	struct completion		*done;
1181*4882a593Smuzhiyun 	struct completion		*finish_me;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	unsigned int			cur_clock;
1184*4882a593Smuzhiyun 	bool				remove_pci;
1185*4882a593Smuzhiyun 	bool				msi_en;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun #define EXTRA_CAPS_SD_SDR50		(1 << 0)
1188*4882a593Smuzhiyun #define EXTRA_CAPS_SD_SDR104		(1 << 1)
1189*4882a593Smuzhiyun #define EXTRA_CAPS_SD_DDR50		(1 << 2)
1190*4882a593Smuzhiyun #define EXTRA_CAPS_MMC_HSDDR		(1 << 3)
1191*4882a593Smuzhiyun #define EXTRA_CAPS_MMC_HS200		(1 << 4)
1192*4882a593Smuzhiyun #define EXTRA_CAPS_MMC_8BIT		(1 << 5)
1193*4882a593Smuzhiyun #define EXTRA_CAPS_NO_MMC		(1 << 7)
1194*4882a593Smuzhiyun 	u32				extra_caps;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun #define IC_VER_A			0
1197*4882a593Smuzhiyun #define IC_VER_B			1
1198*4882a593Smuzhiyun #define IC_VER_C			2
1199*4882a593Smuzhiyun #define IC_VER_D			3
1200*4882a593Smuzhiyun 	u8				ic_version;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	u8				sd30_drive_sel_1v8;
1203*4882a593Smuzhiyun 	u8				sd30_drive_sel_3v3;
1204*4882a593Smuzhiyun 	u8				card_drive_sel;
1205*4882a593Smuzhiyun #define ASPM_L1_EN			0x02
1206*4882a593Smuzhiyun 	u8				aspm_en;
1207*4882a593Smuzhiyun 	bool				aspm_enabled;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun #define PCR_MS_PMOS			(1 << 0)
1210*4882a593Smuzhiyun #define PCR_REVERSE_SOCKET		(1 << 1)
1211*4882a593Smuzhiyun 	u32				flags;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	u32				tx_initial_phase;
1214*4882a593Smuzhiyun 	u32				rx_initial_phase;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	const u32			*sd_pull_ctl_enable_tbl;
1217*4882a593Smuzhiyun 	const u32			*sd_pull_ctl_disable_tbl;
1218*4882a593Smuzhiyun 	const u32			*ms_pull_ctl_enable_tbl;
1219*4882a593Smuzhiyun 	const u32			*ms_pull_ctl_disable_tbl;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	const struct pcr_ops		*ops;
1222*4882a593Smuzhiyun 	enum PDEV_STAT			state;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	u16				reg_pm_ctrl3;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	int				num_slots;
1227*4882a593Smuzhiyun 	struct rtsx_slot		*slots;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	u8				dma_error_count;
1230*4882a593Smuzhiyun 	u8			ocp_stat;
1231*4882a593Smuzhiyun 	u8			ocp_stat2;
1232*4882a593Smuzhiyun 	u8			rtd3_en;
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun #define PID_524A	0x524A
1236*4882a593Smuzhiyun #define PID_5249	0x5249
1237*4882a593Smuzhiyun #define PID_5250	0x5250
1238*4882a593Smuzhiyun #define PID_525A	0x525A
1239*4882a593Smuzhiyun #define PID_5260	0x5260
1240*4882a593Smuzhiyun #define PID_5261	0x5261
1241*4882a593Smuzhiyun #define PID_5228	0x5228
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun #define CHK_PCI_PID(pcr, pid)		((pcr)->pci->device == (pid))
1244*4882a593Smuzhiyun #define PCI_VID(pcr)			((pcr)->pci->vendor)
1245*4882a593Smuzhiyun #define PCI_PID(pcr)			((pcr)->pci->device)
1246*4882a593Smuzhiyun #define is_version(pcr, pid, ver)				\
1247*4882a593Smuzhiyun 	(CHK_PCI_PID(pcr, pid) && (pcr)->ic_version == (ver))
1248*4882a593Smuzhiyun #define pcr_dbg(pcr, fmt, arg...)				\
1249*4882a593Smuzhiyun 	dev_dbg(&(pcr)->pci->dev, fmt, ##arg)
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun #define SDR104_PHASE(val)		((val) & 0xFF)
1252*4882a593Smuzhiyun #define SDR50_PHASE(val)		(((val) >> 8) & 0xFF)
1253*4882a593Smuzhiyun #define DDR50_PHASE(val)		(((val) >> 16) & 0xFF)
1254*4882a593Smuzhiyun #define SDR104_TX_PHASE(pcr)		SDR104_PHASE((pcr)->tx_initial_phase)
1255*4882a593Smuzhiyun #define SDR50_TX_PHASE(pcr)		SDR50_PHASE((pcr)->tx_initial_phase)
1256*4882a593Smuzhiyun #define DDR50_TX_PHASE(pcr)		DDR50_PHASE((pcr)->tx_initial_phase)
1257*4882a593Smuzhiyun #define SDR104_RX_PHASE(pcr)		SDR104_PHASE((pcr)->rx_initial_phase)
1258*4882a593Smuzhiyun #define SDR50_RX_PHASE(pcr)		SDR50_PHASE((pcr)->rx_initial_phase)
1259*4882a593Smuzhiyun #define DDR50_RX_PHASE(pcr)		DDR50_PHASE((pcr)->rx_initial_phase)
1260*4882a593Smuzhiyun #define SET_CLOCK_PHASE(sdr104, sdr50, ddr50)	\
1261*4882a593Smuzhiyun 				(((ddr50) << 16) | ((sdr50) << 8) | (sdr104))
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun void rtsx_pci_start_run(struct rtsx_pcr *pcr);
1264*4882a593Smuzhiyun int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data);
1265*4882a593Smuzhiyun int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data);
1266*4882a593Smuzhiyun int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val);
1267*4882a593Smuzhiyun int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val);
1268*4882a593Smuzhiyun void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr);
1269*4882a593Smuzhiyun void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
1270*4882a593Smuzhiyun 		u8 cmd_type, u16 reg_addr, u8 mask, u8 data);
1271*4882a593Smuzhiyun void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr);
1272*4882a593Smuzhiyun int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout);
1273*4882a593Smuzhiyun int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
1274*4882a593Smuzhiyun 		int num_sg, bool read, int timeout);
1275*4882a593Smuzhiyun int rtsx_pci_dma_map_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
1276*4882a593Smuzhiyun 		int num_sg, bool read);
1277*4882a593Smuzhiyun void rtsx_pci_dma_unmap_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
1278*4882a593Smuzhiyun 		int num_sg, bool read);
1279*4882a593Smuzhiyun int rtsx_pci_dma_transfer(struct rtsx_pcr *pcr, struct scatterlist *sglist,
1280*4882a593Smuzhiyun 		int count, bool read, int timeout);
1281*4882a593Smuzhiyun int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len);
1282*4882a593Smuzhiyun int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len);
1283*4882a593Smuzhiyun int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card);
1284*4882a593Smuzhiyun int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card);
1285*4882a593Smuzhiyun int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
1286*4882a593Smuzhiyun 		u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk);
1287*4882a593Smuzhiyun int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card);
1288*4882a593Smuzhiyun int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card);
1289*4882a593Smuzhiyun int rtsx_pci_card_exclusive_check(struct rtsx_pcr *pcr, int card);
1290*4882a593Smuzhiyun int rtsx_pci_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage);
1291*4882a593Smuzhiyun unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr);
1292*4882a593Smuzhiyun void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr);
1293*4882a593Smuzhiyun 
rtsx_pci_get_cmd_data(struct rtsx_pcr * pcr)1294*4882a593Smuzhiyun static inline u8 *rtsx_pci_get_cmd_data(struct rtsx_pcr *pcr)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	return (u8 *)(pcr->host_cmds_ptr);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
rtsx_pci_write_be32(struct rtsx_pcr * pcr,u16 reg,u32 val)1299*4882a593Smuzhiyun static inline void rtsx_pci_write_be32(struct rtsx_pcr *pcr, u16 reg, u32 val)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg,     0xFF, val >> 24);
1302*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 1, 0xFF, val >> 16);
1303*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 2, 0xFF, val >> 8);
1304*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 3, 0xFF, val);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun 
rtsx_pci_update_phy(struct rtsx_pcr * pcr,u8 addr,u16 mask,u16 append)1307*4882a593Smuzhiyun static inline int rtsx_pci_update_phy(struct rtsx_pcr *pcr, u8 addr,
1308*4882a593Smuzhiyun 	u16 mask, u16 append)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	int err;
1311*4882a593Smuzhiyun 	u16 val;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	err = rtsx_pci_read_phy_register(pcr, addr, &val);
1314*4882a593Smuzhiyun 	if (err < 0)
1315*4882a593Smuzhiyun 		return err;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	return rtsx_pci_write_phy_register(pcr, addr, (val & mask) | append);
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun #endif
1321