1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* Copyright (c) 2010-2015, 2018-2019 The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun * Copyright (C) 2015 Linaro Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #ifndef __QCOM_SCM_H
6*4882a593Smuzhiyun #define __QCOM_SCM_H
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/cpumask.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
13*4882a593Smuzhiyun #define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
14*4882a593Smuzhiyun #define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
15*4882a593Smuzhiyun #define QCOM_SCM_HDCP_MAX_REQ_CNT 5
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct qcom_scm_hdcp_req {
18*4882a593Smuzhiyun u32 addr;
19*4882a593Smuzhiyun u32 val;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct qcom_scm_vmperm {
23*4882a593Smuzhiyun int vmid;
24*4882a593Smuzhiyun int perm;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun enum qcom_scm_ocmem_client {
28*4882a593Smuzhiyun QCOM_SCM_OCMEM_UNUSED_ID = 0x0,
29*4882a593Smuzhiyun QCOM_SCM_OCMEM_GRAPHICS_ID,
30*4882a593Smuzhiyun QCOM_SCM_OCMEM_VIDEO_ID,
31*4882a593Smuzhiyun QCOM_SCM_OCMEM_LP_AUDIO_ID,
32*4882a593Smuzhiyun QCOM_SCM_OCMEM_SENSORS_ID,
33*4882a593Smuzhiyun QCOM_SCM_OCMEM_OTHER_OS_ID,
34*4882a593Smuzhiyun QCOM_SCM_OCMEM_DEBUG_ID,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum qcom_scm_sec_dev_id {
38*4882a593Smuzhiyun QCOM_SCM_MDSS_DEV_ID = 1,
39*4882a593Smuzhiyun QCOM_SCM_OCMEM_DEV_ID = 5,
40*4882a593Smuzhiyun QCOM_SCM_PCIE0_DEV_ID = 11,
41*4882a593Smuzhiyun QCOM_SCM_PCIE1_DEV_ID = 12,
42*4882a593Smuzhiyun QCOM_SCM_GFX_DEV_ID = 18,
43*4882a593Smuzhiyun QCOM_SCM_UFS_DEV_ID = 19,
44*4882a593Smuzhiyun QCOM_SCM_ICE_DEV_ID = 20,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun enum qcom_scm_ice_cipher {
48*4882a593Smuzhiyun QCOM_SCM_ICE_CIPHER_AES_128_XTS = 0,
49*4882a593Smuzhiyun QCOM_SCM_ICE_CIPHER_AES_128_CBC = 1,
50*4882a593Smuzhiyun QCOM_SCM_ICE_CIPHER_AES_256_XTS = 3,
51*4882a593Smuzhiyun QCOM_SCM_ICE_CIPHER_AES_256_CBC = 4,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define QCOM_SCM_VMID_HLOS 0x3
55*4882a593Smuzhiyun #define QCOM_SCM_VMID_MSS_MSA 0xF
56*4882a593Smuzhiyun #define QCOM_SCM_VMID_WLAN 0x18
57*4882a593Smuzhiyun #define QCOM_SCM_VMID_WLAN_CE 0x19
58*4882a593Smuzhiyun #define QCOM_SCM_PERM_READ 0x4
59*4882a593Smuzhiyun #define QCOM_SCM_PERM_WRITE 0x2
60*4882a593Smuzhiyun #define QCOM_SCM_PERM_EXEC 0x1
61*4882a593Smuzhiyun #define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE)
62*4882a593Smuzhiyun #define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_QCOM_SCM)
65*4882a593Smuzhiyun extern bool qcom_scm_is_available(void);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
68*4882a593Smuzhiyun extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
69*4882a593Smuzhiyun extern void qcom_scm_cpu_power_down(u32 flags);
70*4882a593Smuzhiyun extern int qcom_scm_set_remote_state(u32 state, u32 id);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
73*4882a593Smuzhiyun size_t size);
74*4882a593Smuzhiyun extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
75*4882a593Smuzhiyun phys_addr_t size);
76*4882a593Smuzhiyun extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
77*4882a593Smuzhiyun extern int qcom_scm_pas_shutdown(u32 peripheral);
78*4882a593Smuzhiyun extern bool qcom_scm_pas_supported(u32 peripheral);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val);
81*4882a593Smuzhiyun extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun extern bool qcom_scm_restore_sec_cfg_available(void);
84*4882a593Smuzhiyun extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
85*4882a593Smuzhiyun extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
86*4882a593Smuzhiyun extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
87*4882a593Smuzhiyun extern int qcom_scm_mem_protect_video_var(u32 cp_start, u32 cp_size,
88*4882a593Smuzhiyun u32 cp_nonpixel_start,
89*4882a593Smuzhiyun u32 cp_nonpixel_size);
90*4882a593Smuzhiyun extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
91*4882a593Smuzhiyun unsigned int *src,
92*4882a593Smuzhiyun const struct qcom_scm_vmperm *newvm,
93*4882a593Smuzhiyun unsigned int dest_cnt);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun extern bool qcom_scm_ocmem_lock_available(void);
96*4882a593Smuzhiyun extern int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset,
97*4882a593Smuzhiyun u32 size, u32 mode);
98*4882a593Smuzhiyun extern int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id, u32 offset,
99*4882a593Smuzhiyun u32 size);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun extern bool qcom_scm_ice_available(void);
102*4882a593Smuzhiyun extern int qcom_scm_ice_invalidate_key(u32 index);
103*4882a593Smuzhiyun extern int qcom_scm_ice_set_key(u32 index, const u8 *key, u32 key_size,
104*4882a593Smuzhiyun enum qcom_scm_ice_cipher cipher,
105*4882a593Smuzhiyun u32 data_unit_size);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun extern bool qcom_scm_hdcp_available(void);
108*4882a593Smuzhiyun extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
109*4882a593Smuzhiyun u32 *resp);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun extern int qcom_scm_qsmmu500_wait_safe_toggle(bool en);
112*4882a593Smuzhiyun #else
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #include <linux/errno.h>
115*4882a593Smuzhiyun
qcom_scm_is_available(void)116*4882a593Smuzhiyun static inline bool qcom_scm_is_available(void) { return false; }
117*4882a593Smuzhiyun
qcom_scm_set_cold_boot_addr(void * entry,const cpumask_t * cpus)118*4882a593Smuzhiyun static inline int qcom_scm_set_cold_boot_addr(void *entry,
119*4882a593Smuzhiyun const cpumask_t *cpus) { return -ENODEV; }
qcom_scm_set_warm_boot_addr(void * entry,const cpumask_t * cpus)120*4882a593Smuzhiyun static inline int qcom_scm_set_warm_boot_addr(void *entry,
121*4882a593Smuzhiyun const cpumask_t *cpus) { return -ENODEV; }
qcom_scm_cpu_power_down(u32 flags)122*4882a593Smuzhiyun static inline void qcom_scm_cpu_power_down(u32 flags) {}
qcom_scm_set_remote_state(u32 state,u32 id)123*4882a593Smuzhiyun static inline u32 qcom_scm_set_remote_state(u32 state,u32 id)
124*4882a593Smuzhiyun { return -ENODEV; }
125*4882a593Smuzhiyun
qcom_scm_pas_init_image(u32 peripheral,const void * metadata,size_t size)126*4882a593Smuzhiyun static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
127*4882a593Smuzhiyun size_t size) { return -ENODEV; }
qcom_scm_pas_mem_setup(u32 peripheral,phys_addr_t addr,phys_addr_t size)128*4882a593Smuzhiyun static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
129*4882a593Smuzhiyun phys_addr_t size) { return -ENODEV; }
qcom_scm_pas_auth_and_reset(u32 peripheral)130*4882a593Smuzhiyun static inline int qcom_scm_pas_auth_and_reset(u32 peripheral)
131*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_pas_shutdown(u32 peripheral)132*4882a593Smuzhiyun static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
qcom_scm_pas_supported(u32 peripheral)133*4882a593Smuzhiyun static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
134*4882a593Smuzhiyun
qcom_scm_io_readl(phys_addr_t addr,unsigned int * val)135*4882a593Smuzhiyun static inline int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val)
136*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_io_writel(phys_addr_t addr,unsigned int val)137*4882a593Smuzhiyun static inline int qcom_scm_io_writel(phys_addr_t addr, unsigned int val)
138*4882a593Smuzhiyun { return -ENODEV; }
139*4882a593Smuzhiyun
qcom_scm_restore_sec_cfg_available(void)140*4882a593Smuzhiyun static inline bool qcom_scm_restore_sec_cfg_available(void) { return false; }
qcom_scm_restore_sec_cfg(u32 device_id,u32 spare)141*4882a593Smuzhiyun static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare)
142*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_iommu_secure_ptbl_size(u32 spare,size_t * size)143*4882a593Smuzhiyun static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size)
144*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_iommu_secure_ptbl_init(u64 addr,u32 size,u32 spare)145*4882a593Smuzhiyun static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare)
146*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_mem_protect_video_var(u32 cp_start,u32 cp_size,u32 cp_nonpixel_start,u32 cp_nonpixel_size)147*4882a593Smuzhiyun extern inline int qcom_scm_mem_protect_video_var(u32 cp_start, u32 cp_size,
148*4882a593Smuzhiyun u32 cp_nonpixel_start,
149*4882a593Smuzhiyun u32 cp_nonpixel_size)
150*4882a593Smuzhiyun { return -ENODEV; }
qcom_scm_assign_mem(phys_addr_t mem_addr,size_t mem_sz,unsigned int * src,const struct qcom_scm_vmperm * newvm,unsigned int dest_cnt)151*4882a593Smuzhiyun static inline int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
152*4882a593Smuzhiyun unsigned int *src, const struct qcom_scm_vmperm *newvm,
153*4882a593Smuzhiyun unsigned int dest_cnt) { return -ENODEV; }
154*4882a593Smuzhiyun
qcom_scm_ocmem_lock_available(void)155*4882a593Smuzhiyun static inline bool qcom_scm_ocmem_lock_available(void) { return false; }
qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id,u32 offset,u32 size,u32 mode)156*4882a593Smuzhiyun static inline int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset,
157*4882a593Smuzhiyun u32 size, u32 mode) { return -ENODEV; }
qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id,u32 offset,u32 size)158*4882a593Smuzhiyun static inline int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id,
159*4882a593Smuzhiyun u32 offset, u32 size) { return -ENODEV; }
160*4882a593Smuzhiyun
qcom_scm_ice_available(void)161*4882a593Smuzhiyun static inline bool qcom_scm_ice_available(void) { return false; }
qcom_scm_ice_invalidate_key(u32 index)162*4882a593Smuzhiyun static inline int qcom_scm_ice_invalidate_key(u32 index) { return -ENODEV; }
qcom_scm_ice_set_key(u32 index,const u8 * key,u32 key_size,enum qcom_scm_ice_cipher cipher,u32 data_unit_size)163*4882a593Smuzhiyun static inline int qcom_scm_ice_set_key(u32 index, const u8 *key, u32 key_size,
164*4882a593Smuzhiyun enum qcom_scm_ice_cipher cipher,
165*4882a593Smuzhiyun u32 data_unit_size) { return -ENODEV; }
166*4882a593Smuzhiyun
qcom_scm_hdcp_available(void)167*4882a593Smuzhiyun static inline bool qcom_scm_hdcp_available(void) { return false; }
qcom_scm_hdcp_req(struct qcom_scm_hdcp_req * req,u32 req_cnt,u32 * resp)168*4882a593Smuzhiyun static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
169*4882a593Smuzhiyun u32 *resp) { return -ENODEV; }
170*4882a593Smuzhiyun
qcom_scm_qsmmu500_wait_safe_toggle(bool en)171*4882a593Smuzhiyun static inline int qcom_scm_qsmmu500_wait_safe_toggle(bool en)
172*4882a593Smuzhiyun { return -ENODEV; }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun #endif
175