1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2003 Russell King, All Rights Reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This driver supports the following PXA CPU/SSP ports:-
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * PXA250 SSP
8*4882a593Smuzhiyun * PXA255 SSP, NSSP
9*4882a593Smuzhiyun * PXA26x SSP, NSSP, ASSP
10*4882a593Smuzhiyun * PXA27x SSP1, SSP2, SSP3
11*4882a593Smuzhiyun * PXA3xx SSP1, SSP2, SSP3, SSP4
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef __LINUX_SSP_H
15*4882a593Smuzhiyun #define __LINUX_SSP_H
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/bits.h>
18*4882a593Smuzhiyun #include <linux/compiler_types.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/kconfig.h>
21*4882a593Smuzhiyun #include <linux/list.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct clk;
25*4882a593Smuzhiyun struct device;
26*4882a593Smuzhiyun struct device_node;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * SSP Serial Port Registers
30*4882a593Smuzhiyun * PXA250, PXA255, PXA26x and PXA27x SSP controllers are all slightly different.
31*4882a593Smuzhiyun * PXA255, PXA26x and PXA27x have extra ports, registers and bits.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SSCR0 (0x00) /* SSP Control Register 0 */
35*4882a593Smuzhiyun #define SSCR1 (0x04) /* SSP Control Register 1 */
36*4882a593Smuzhiyun #define SSSR (0x08) /* SSP Status Register */
37*4882a593Smuzhiyun #define SSITR (0x0C) /* SSP Interrupt Test Register */
38*4882a593Smuzhiyun #define SSDR (0x10) /* SSP Data Write/Data Read Register */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define SSTO (0x28) /* SSP Time Out Register */
41*4882a593Smuzhiyun #define DDS_RATE (0x28) /* SSP DDS Clock Rate Register (Intel Quark) */
42*4882a593Smuzhiyun #define SSPSP (0x2C) /* SSP Programmable Serial Protocol */
43*4882a593Smuzhiyun #define SSTSA (0x30) /* SSP Tx Timeslot Active */
44*4882a593Smuzhiyun #define SSRSA (0x34) /* SSP Rx Timeslot Active */
45*4882a593Smuzhiyun #define SSTSS (0x38) /* SSP Timeslot Status */
46*4882a593Smuzhiyun #define SSACD (0x3C) /* SSP Audio Clock Divider */
47*4882a593Smuzhiyun #define SSACDD (0x40) /* SSP Audio Clock Dither Divider */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Common PXA2xx bits first */
50*4882a593Smuzhiyun #define SSCR0_DSS GENMASK(3, 0) /* Data Size Select (mask) */
51*4882a593Smuzhiyun #define SSCR0_DataSize(x) ((x) - 1) /* Data Size Select [4..16] */
52*4882a593Smuzhiyun #define SSCR0_FRF GENMASK(5, 4) /* FRame Format (mask) */
53*4882a593Smuzhiyun #define SSCR0_Motorola (0x0 << 4) /* Motorola's Serial Peripheral Interface (SPI) */
54*4882a593Smuzhiyun #define SSCR0_TI (0x1 << 4) /* Texas Instruments' Synchronous Serial Protocol (SSP) */
55*4882a593Smuzhiyun #define SSCR0_National (0x2 << 4) /* National Microwire */
56*4882a593Smuzhiyun #define SSCR0_ECS BIT(6) /* External clock select */
57*4882a593Smuzhiyun #define SSCR0_SSE BIT(7) /* Synchronous Serial Port Enable */
58*4882a593Smuzhiyun #define SSCR0_SCR(x) ((x) << 8) /* Serial Clock Rate (mask) */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* PXA27x, PXA3xx */
61*4882a593Smuzhiyun #define SSCR0_EDSS BIT(20) /* Extended data size select */
62*4882a593Smuzhiyun #define SSCR0_NCS BIT(21) /* Network clock select */
63*4882a593Smuzhiyun #define SSCR0_RIM BIT(22) /* Receive FIFO overrrun interrupt mask */
64*4882a593Smuzhiyun #define SSCR0_TUM BIT(23) /* Transmit FIFO underrun interrupt mask */
65*4882a593Smuzhiyun #define SSCR0_FRDC GENMASK(26, 24) /* Frame rate divider control (mask) */
66*4882a593Smuzhiyun #define SSCR0_SlotsPerFrm(x) (((x) - 1) << 24) /* Time slots per frame [1..8] */
67*4882a593Smuzhiyun #define SSCR0_FPCKE BIT(29) /* FIFO packing enable */
68*4882a593Smuzhiyun #define SSCR0_ACS BIT(30) /* Audio clock select */
69*4882a593Smuzhiyun #define SSCR0_MOD BIT(31) /* Mode (normal or network) */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SSCR1_RIE BIT(0) /* Receive FIFO Interrupt Enable */
72*4882a593Smuzhiyun #define SSCR1_TIE BIT(1) /* Transmit FIFO Interrupt Enable */
73*4882a593Smuzhiyun #define SSCR1_LBM BIT(2) /* Loop-Back Mode */
74*4882a593Smuzhiyun #define SSCR1_SPO BIT(3) /* Motorola SPI SSPSCLK polarity setting */
75*4882a593Smuzhiyun #define SSCR1_SPH BIT(4) /* Motorola SPI SSPSCLK phase setting */
76*4882a593Smuzhiyun #define SSCR1_MWDS BIT(5) /* Microwire Transmit Data Size */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SSSR_ALT_FRM_MASK GENMASK(1, 0) /* Masks the SFRM signal number */
79*4882a593Smuzhiyun #define SSSR_TNF BIT(2) /* Transmit FIFO Not Full */
80*4882a593Smuzhiyun #define SSSR_RNE BIT(3) /* Receive FIFO Not Empty */
81*4882a593Smuzhiyun #define SSSR_BSY BIT(4) /* SSP Busy */
82*4882a593Smuzhiyun #define SSSR_TFS BIT(5) /* Transmit FIFO Service Request */
83*4882a593Smuzhiyun #define SSSR_RFS BIT(6) /* Receive FIFO Service Request */
84*4882a593Smuzhiyun #define SSSR_ROR BIT(7) /* Receive FIFO Overrun */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define RX_THRESH_DFLT 8
87*4882a593Smuzhiyun #define TX_THRESH_DFLT 8
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define SSSR_TFL_MASK GENMASK(11, 8) /* Transmit FIFO Level mask */
90*4882a593Smuzhiyun #define SSSR_RFL_MASK GENMASK(15, 12) /* Receive FIFO Level mask */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SSCR1_TFT GENMASK(9, 6) /* Transmit FIFO Threshold (mask) */
93*4882a593Smuzhiyun #define SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..16] */
94*4882a593Smuzhiyun #define SSCR1_RFT GENMASK(13, 10) /* Receive FIFO Threshold (mask) */
95*4882a593Smuzhiyun #define SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..16] */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define RX_THRESH_CE4100_DFLT 2
98*4882a593Smuzhiyun #define TX_THRESH_CE4100_DFLT 2
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define CE4100_SSSR_TFL_MASK GENMASK(9, 8) /* Transmit FIFO Level mask */
101*4882a593Smuzhiyun #define CE4100_SSSR_RFL_MASK GENMASK(13, 12) /* Receive FIFO Level mask */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define CE4100_SSCR1_TFT GENMASK(7, 6) /* Transmit FIFO Threshold (mask) */
104*4882a593Smuzhiyun #define CE4100_SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..4] */
105*4882a593Smuzhiyun #define CE4100_SSCR1_RFT GENMASK(11, 10) /* Receive FIFO Threshold (mask) */
106*4882a593Smuzhiyun #define CE4100_SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..4] */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* QUARK_X1000 SSCR0 bit definition */
109*4882a593Smuzhiyun #define QUARK_X1000_SSCR0_DSS GENMASK(4, 0) /* Data Size Select (mask) */
110*4882a593Smuzhiyun #define QUARK_X1000_SSCR0_DataSize(x) ((x) - 1) /* Data Size Select [4..32] */
111*4882a593Smuzhiyun #define QUARK_X1000_SSCR0_FRF GENMASK(6, 5) /* FRame Format (mask) */
112*4882a593Smuzhiyun #define QUARK_X1000_SSCR0_Motorola (0x0 << 5) /* Motorola's Serial Peripheral Interface (SPI) */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define RX_THRESH_QUARK_X1000_DFLT 1
115*4882a593Smuzhiyun #define TX_THRESH_QUARK_X1000_DFLT 16
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define QUARK_X1000_SSSR_TFL_MASK GENMASK(12, 8) /* Transmit FIFO Level mask */
118*4882a593Smuzhiyun #define QUARK_X1000_SSSR_RFL_MASK GENMASK(17, 13) /* Receive FIFO Level mask */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_TFT GENMASK(10, 6) /* Transmit FIFO Threshold (mask) */
121*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..32] */
122*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_RFT GENMASK(15, 11) /* Receive FIFO Threshold (mask) */
123*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_RxTresh(x) (((x) - 1) << 11) /* level [1..32] */
124*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_EFWR BIT(16) /* Enable FIFO Write/Read */
125*4882a593Smuzhiyun #define QUARK_X1000_SSCR1_STRF BIT(17) /* Select FIFO or EFWR */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* extra bits in PXA255, PXA26x and PXA27x SSP ports */
128*4882a593Smuzhiyun #define SSCR0_TISSP (1 << 4) /* TI Sync Serial Protocol */
129*4882a593Smuzhiyun #define SSCR0_PSP (3 << 4) /* PSP - Programmable Serial Protocol */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define SSCR1_EFWR BIT(14) /* Enable FIFO Write/Read */
132*4882a593Smuzhiyun #define SSCR1_STRF BIT(15) /* Select FIFO or EFWR */
133*4882a593Smuzhiyun #define SSCR1_IFS BIT(16) /* Invert Frame Signal */
134*4882a593Smuzhiyun #define SSCR1_PINTE BIT(18) /* Peripheral Trailing Byte Interrupt Enable */
135*4882a593Smuzhiyun #define SSCR1_TINTE BIT(19) /* Receiver Time-out Interrupt enable */
136*4882a593Smuzhiyun #define SSCR1_RSRE BIT(20) /* Receive Service Request Enable */
137*4882a593Smuzhiyun #define SSCR1_TSRE BIT(21) /* Transmit Service Request Enable */
138*4882a593Smuzhiyun #define SSCR1_TRAIL BIT(22) /* Trailing Byte */
139*4882a593Smuzhiyun #define SSCR1_RWOT BIT(23) /* Receive Without Transmit */
140*4882a593Smuzhiyun #define SSCR1_SFRMDIR BIT(24) /* Frame Direction */
141*4882a593Smuzhiyun #define SSCR1_SCLKDIR BIT(25) /* Serial Bit Rate Clock Direction */
142*4882a593Smuzhiyun #define SSCR1_ECRB BIT(26) /* Enable Clock request B */
143*4882a593Smuzhiyun #define SSCR1_ECRA BIT(27) /* Enable Clock Request A */
144*4882a593Smuzhiyun #define SSCR1_SCFR BIT(28) /* Slave Clock free Running */
145*4882a593Smuzhiyun #define SSCR1_EBCEI BIT(29) /* Enable Bit Count Error interrupt */
146*4882a593Smuzhiyun #define SSCR1_TTE BIT(30) /* TXD Tristate Enable */
147*4882a593Smuzhiyun #define SSCR1_TTELP BIT(31) /* TXD Tristate Enable Last Phase */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define SSSR_PINT BIT(18) /* Peripheral Trailing Byte Interrupt */
150*4882a593Smuzhiyun #define SSSR_TINT BIT(19) /* Receiver Time-out Interrupt */
151*4882a593Smuzhiyun #define SSSR_EOC BIT(20) /* End Of Chain */
152*4882a593Smuzhiyun #define SSSR_TUR BIT(21) /* Transmit FIFO Under Run */
153*4882a593Smuzhiyun #define SSSR_CSS BIT(22) /* Clock Synchronisation Status */
154*4882a593Smuzhiyun #define SSSR_BCE BIT(23) /* Bit Count Error */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SSPSP_SCMODE(x) ((x) << 0) /* Serial Bit Rate Clock Mode */
157*4882a593Smuzhiyun #define SSPSP_SFRMP BIT(2) /* Serial Frame Polarity */
158*4882a593Smuzhiyun #define SSPSP_ETDS BIT(3) /* End of Transfer data State */
159*4882a593Smuzhiyun #define SSPSP_STRTDLY(x) ((x) << 4) /* Start Delay */
160*4882a593Smuzhiyun #define SSPSP_DMYSTRT(x) ((x) << 7) /* Dummy Start */
161*4882a593Smuzhiyun #define SSPSP_SFRMDLY(x) ((x) << 9) /* Serial Frame Delay */
162*4882a593Smuzhiyun #define SSPSP_SFRMWDTH(x) ((x) << 16) /* Serial Frame Width */
163*4882a593Smuzhiyun #define SSPSP_DMYSTOP(x) ((x) << 23) /* Dummy Stop */
164*4882a593Smuzhiyun #define SSPSP_FSRT BIT(25) /* Frame Sync Relative Timing */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* PXA3xx */
167*4882a593Smuzhiyun #define SSPSP_EDMYSTRT(x) ((x) << 26) /* Extended Dummy Start */
168*4882a593Smuzhiyun #define SSPSP_EDMYSTOP(x) ((x) << 28) /* Extended Dummy Stop */
169*4882a593Smuzhiyun #define SSPSP_TIMING_MASK (0x7f8001f0)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define SSACD_ACDS(x) ((x) << 0) /* Audio clock divider select */
172*4882a593Smuzhiyun #define SSACD_ACDS_1 (0)
173*4882a593Smuzhiyun #define SSACD_ACDS_2 (1)
174*4882a593Smuzhiyun #define SSACD_ACDS_4 (2)
175*4882a593Smuzhiyun #define SSACD_ACDS_8 (3)
176*4882a593Smuzhiyun #define SSACD_ACDS_16 (4)
177*4882a593Smuzhiyun #define SSACD_ACDS_32 (5)
178*4882a593Smuzhiyun #define SSACD_SCDB BIT(3) /* SSPSYSCLK Divider Bypass */
179*4882a593Smuzhiyun #define SSACD_SCDB_4X (0)
180*4882a593Smuzhiyun #define SSACD_SCDB_1X (1)
181*4882a593Smuzhiyun #define SSACD_ACPS(x) ((x) << 4) /* Audio clock PLL select */
182*4882a593Smuzhiyun #define SSACD_SCDX8 BIT(7) /* SYSCLK division ratio select */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* LPSS SSP */
185*4882a593Smuzhiyun #define SSITF 0x44 /* TX FIFO trigger level */
186*4882a593Smuzhiyun #define SSITF_TxHiThresh(x) (((x) - 1) << 0)
187*4882a593Smuzhiyun #define SSITF_TxLoThresh(x) (((x) - 1) << 8)
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define SSIRF 0x48 /* RX FIFO trigger level */
190*4882a593Smuzhiyun #define SSIRF_RxThresh(x) ((x) - 1)
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* LPT/WPT SSP */
193*4882a593Smuzhiyun #define SSCR2 (0x40) /* SSP Command / Status 2 */
194*4882a593Smuzhiyun #define SSPSP2 (0x44) /* SSP Programmable Serial Protocol 2 */
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun enum pxa_ssp_type {
197*4882a593Smuzhiyun SSP_UNDEFINED = 0,
198*4882a593Smuzhiyun PXA25x_SSP, /* pxa 210, 250, 255, 26x */
199*4882a593Smuzhiyun PXA25x_NSSP, /* pxa 255, 26x (including ASSP) */
200*4882a593Smuzhiyun PXA27x_SSP,
201*4882a593Smuzhiyun PXA3xx_SSP,
202*4882a593Smuzhiyun PXA168_SSP,
203*4882a593Smuzhiyun MMP2_SSP,
204*4882a593Smuzhiyun PXA910_SSP,
205*4882a593Smuzhiyun CE4100_SSP,
206*4882a593Smuzhiyun QUARK_X1000_SSP,
207*4882a593Smuzhiyun LPSS_LPT_SSP, /* Keep LPSS types sorted with lpss_platforms[] */
208*4882a593Smuzhiyun LPSS_BYT_SSP,
209*4882a593Smuzhiyun LPSS_BSW_SSP,
210*4882a593Smuzhiyun LPSS_SPT_SSP,
211*4882a593Smuzhiyun LPSS_BXT_SSP,
212*4882a593Smuzhiyun LPSS_CNL_SSP,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun struct ssp_device {
216*4882a593Smuzhiyun struct device *dev;
217*4882a593Smuzhiyun struct list_head node;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct clk *clk;
220*4882a593Smuzhiyun void __iomem *mmio_base;
221*4882a593Smuzhiyun unsigned long phys_base;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun const char *label;
224*4882a593Smuzhiyun int port_id;
225*4882a593Smuzhiyun enum pxa_ssp_type type;
226*4882a593Smuzhiyun int use_count;
227*4882a593Smuzhiyun int irq;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct device_node *of_node;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun * pxa_ssp_write_reg - Write to a SSP register
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * @dev: SSP device to access
236*4882a593Smuzhiyun * @reg: Register to write to
237*4882a593Smuzhiyun * @val: Value to be written.
238*4882a593Smuzhiyun */
pxa_ssp_write_reg(struct ssp_device * dev,u32 reg,u32 val)239*4882a593Smuzhiyun static inline void pxa_ssp_write_reg(struct ssp_device *dev, u32 reg, u32 val)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun __raw_writel(val, dev->mmio_base + reg);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun * pxa_ssp_read_reg - Read from a SSP register
246*4882a593Smuzhiyun *
247*4882a593Smuzhiyun * @dev: SSP device to access
248*4882a593Smuzhiyun * @reg: Register to read from
249*4882a593Smuzhiyun */
pxa_ssp_read_reg(struct ssp_device * dev,u32 reg)250*4882a593Smuzhiyun static inline u32 pxa_ssp_read_reg(struct ssp_device *dev, u32 reg)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return __raw_readl(dev->mmio_base + reg);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PXA_SSP)
256*4882a593Smuzhiyun struct ssp_device *pxa_ssp_request(int port, const char *label);
257*4882a593Smuzhiyun void pxa_ssp_free(struct ssp_device *);
258*4882a593Smuzhiyun struct ssp_device *pxa_ssp_request_of(const struct device_node *of_node,
259*4882a593Smuzhiyun const char *label);
260*4882a593Smuzhiyun #else
pxa_ssp_request(int port,const char * label)261*4882a593Smuzhiyun static inline struct ssp_device *pxa_ssp_request(int port, const char *label)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun return NULL;
264*4882a593Smuzhiyun }
pxa_ssp_request_of(const struct device_node * n,const char * name)265*4882a593Smuzhiyun static inline struct ssp_device *pxa_ssp_request_of(const struct device_node *n,
266*4882a593Smuzhiyun const char *name)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun return NULL;
269*4882a593Smuzhiyun }
pxa_ssp_free(struct ssp_device * ssp)270*4882a593Smuzhiyun static inline void pxa_ssp_free(struct ssp_device *ssp) {}
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #endif
274