xref: /OK3568_Linux_fs/kernel/include/linux/platform_data/video-pxafb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Support for the xscale frame buffer.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Author:     Jean-Frederic Clere
6*4882a593Smuzhiyun  *  Created:    Sep 22, 2003
7*4882a593Smuzhiyun  *  Copyright:  jfclere@sinix.net
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/fb.h>
11*4882a593Smuzhiyun #include <mach/regs-lcd.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Supported LCD connections
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * bits 0 - 3: for LCD panel type:
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *   STN  - for passive matrix
19*4882a593Smuzhiyun  *   DSTN - for dual scan passive matrix
20*4882a593Smuzhiyun  *   TFT  - for active matrix
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * bits 4 - 9 : for bus width
23*4882a593Smuzhiyun  * bits 10-17 : for AC Bias Pin Frequency
24*4882a593Smuzhiyun  * bit     18 : for output enable polarity
25*4882a593Smuzhiyun  * bit     19 : for pixel clock edge
26*4882a593Smuzhiyun  * bit     20 : for output pixel format when base is RGBT16
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #define LCD_CONN_TYPE(_x)	((_x) & 0x0f)
29*4882a593Smuzhiyun #define LCD_CONN_WIDTH(_x)	(((_x) >> 4) & 0x1f)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define LCD_TYPE_MASK		0xf
32*4882a593Smuzhiyun #define LCD_TYPE_UNKNOWN	0
33*4882a593Smuzhiyun #define LCD_TYPE_MONO_STN	1
34*4882a593Smuzhiyun #define LCD_TYPE_MONO_DSTN	2
35*4882a593Smuzhiyun #define LCD_TYPE_COLOR_STN	3
36*4882a593Smuzhiyun #define LCD_TYPE_COLOR_DSTN	4
37*4882a593Smuzhiyun #define LCD_TYPE_COLOR_TFT	5
38*4882a593Smuzhiyun #define LCD_TYPE_SMART_PANEL	6
39*4882a593Smuzhiyun #define LCD_TYPE_MAX		7
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define LCD_MONO_STN_4BPP	((4  << 4) | LCD_TYPE_MONO_STN)
42*4882a593Smuzhiyun #define LCD_MONO_STN_8BPP	((8  << 4) | LCD_TYPE_MONO_STN)
43*4882a593Smuzhiyun #define LCD_MONO_DSTN_8BPP	((8  << 4) | LCD_TYPE_MONO_DSTN)
44*4882a593Smuzhiyun #define LCD_COLOR_STN_8BPP	((8  << 4) | LCD_TYPE_COLOR_STN)
45*4882a593Smuzhiyun #define LCD_COLOR_DSTN_16BPP	((16 << 4) | LCD_TYPE_COLOR_DSTN)
46*4882a593Smuzhiyun #define LCD_COLOR_TFT_8BPP	((8  << 4) | LCD_TYPE_COLOR_TFT)
47*4882a593Smuzhiyun #define LCD_COLOR_TFT_16BPP	((16 << 4) | LCD_TYPE_COLOR_TFT)
48*4882a593Smuzhiyun #define LCD_COLOR_TFT_18BPP	((18 << 4) | LCD_TYPE_COLOR_TFT)
49*4882a593Smuzhiyun #define LCD_SMART_PANEL_8BPP	((8  << 4) | LCD_TYPE_SMART_PANEL)
50*4882a593Smuzhiyun #define LCD_SMART_PANEL_16BPP	((16 << 4) | LCD_TYPE_SMART_PANEL)
51*4882a593Smuzhiyun #define LCD_SMART_PANEL_18BPP	((18 << 4) | LCD_TYPE_SMART_PANEL)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define LCD_AC_BIAS_FREQ(x)	(((x) & 0xff) << 10)
54*4882a593Smuzhiyun #define LCD_BIAS_ACTIVE_HIGH	(0 << 18)
55*4882a593Smuzhiyun #define LCD_BIAS_ACTIVE_LOW	(1 << 18)
56*4882a593Smuzhiyun #define LCD_PCLK_EDGE_RISE	(0 << 19)
57*4882a593Smuzhiyun #define LCD_PCLK_EDGE_FALL	(1 << 19)
58*4882a593Smuzhiyun #define LCD_ALTERNATE_MAPPING	(1 << 20)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * This structure describes the machine which we are running on.
62*4882a593Smuzhiyun  * It is set in linux/arch/arm/mach-pxa/machine_name.c and used in the probe routine
63*4882a593Smuzhiyun  * of linux/drivers/video/pxafb.c
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun struct pxafb_mode_info {
66*4882a593Smuzhiyun 	u_long		pixclock;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	u_short		xres;
69*4882a593Smuzhiyun 	u_short		yres;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	u_char		bpp;
72*4882a593Smuzhiyun 	u_int		cmap_greyscale:1,
73*4882a593Smuzhiyun 			depth:8,
74*4882a593Smuzhiyun 			transparency:1,
75*4882a593Smuzhiyun 			unused:22;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Parallel Mode Timing */
78*4882a593Smuzhiyun 	u_char		hsync_len;
79*4882a593Smuzhiyun 	u_char		left_margin;
80*4882a593Smuzhiyun 	u_char		right_margin;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	u_char		vsync_len;
83*4882a593Smuzhiyun 	u_char		upper_margin;
84*4882a593Smuzhiyun 	u_char		lower_margin;
85*4882a593Smuzhiyun 	u_char		sync;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Smart Panel Mode Timing - see PXA27x DM 7.4.15.0.3 for details
88*4882a593Smuzhiyun 	 * Note:
89*4882a593Smuzhiyun 	 * 1. all parameters in nanosecond (ns)
90*4882a593Smuzhiyun 	 * 2. a0cs{rd,wr}_set_hld are controlled by the same register bits
91*4882a593Smuzhiyun 	 *    in pxa27x and pxa3xx, initialize them to the same value or
92*4882a593Smuzhiyun 	 *    the larger one will be used
93*4882a593Smuzhiyun 	 * 3. same to {rd,wr}_pulse_width
94*4882a593Smuzhiyun 	 *
95*4882a593Smuzhiyun 	 * 4. LCD_PCLK_EDGE_{RISE,FALL} controls the L_PCLK_WR polarity
96*4882a593Smuzhiyun 	 * 5. sync & FB_SYNC_HOR_HIGH_ACT controls the L_LCLK_A0
97*4882a593Smuzhiyun 	 * 6. sync & FB_SYNC_VERT_HIGH_ACT controls the L_LCLK_RD
98*4882a593Smuzhiyun 	 */
99*4882a593Smuzhiyun 	unsigned	a0csrd_set_hld;	/* A0 and CS Setup/Hold Time before/after L_FCLK_RD */
100*4882a593Smuzhiyun 	unsigned	a0cswr_set_hld;	/* A0 and CS Setup/Hold Time before/after L_PCLK_WR */
101*4882a593Smuzhiyun 	unsigned	wr_pulse_width;	/* L_PCLK_WR pulse width */
102*4882a593Smuzhiyun 	unsigned	rd_pulse_width;	/* L_FCLK_RD pulse width */
103*4882a593Smuzhiyun 	unsigned	cmd_inh_time;	/* Command Inhibit time between two writes */
104*4882a593Smuzhiyun 	unsigned	op_hold_time;	/* Output Hold time from L_FCLK_RD negation */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct pxafb_mach_info {
108*4882a593Smuzhiyun 	struct pxafb_mode_info *modes;
109*4882a593Smuzhiyun 	unsigned int num_modes;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	unsigned int	lcd_conn;
112*4882a593Smuzhiyun 	unsigned long	video_mem_size;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	u_int		fixed_modes:1,
115*4882a593Smuzhiyun 			cmap_inverse:1,
116*4882a593Smuzhiyun 			cmap_static:1,
117*4882a593Smuzhiyun 			acceleration_enabled:1,
118*4882a593Smuzhiyun 			unused:28;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* The following should be defined in LCCR0
121*4882a593Smuzhiyun 	 *      LCCR0_Act or LCCR0_Pas          Active or Passive
122*4882a593Smuzhiyun 	 *      LCCR0_Sngl or LCCR0_Dual        Single/Dual panel
123*4882a593Smuzhiyun 	 *      LCCR0_Mono or LCCR0_Color       Mono/Color
124*4882a593Smuzhiyun 	 *      LCCR0_4PixMono or LCCR0_8PixMono (in mono single mode)
125*4882a593Smuzhiyun 	 *      LCCR0_DMADel(Tcpu) (optional)   DMA request delay
126*4882a593Smuzhiyun 	 *
127*4882a593Smuzhiyun 	 * The following should not be defined in LCCR0:
128*4882a593Smuzhiyun 	 *      LCCR0_OUM, LCCR0_BM, LCCR0_QDM, LCCR0_DIS, LCCR0_EFM
129*4882a593Smuzhiyun 	 *      LCCR0_IUM, LCCR0_SFM, LCCR0_LDM, LCCR0_ENB
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun 	u_int		lccr0;
132*4882a593Smuzhiyun 	/* The following should be defined in LCCR3
133*4882a593Smuzhiyun 	 *      LCCR3_OutEnH or LCCR3_OutEnL    Output enable polarity
134*4882a593Smuzhiyun 	 *      LCCR3_PixRsEdg or LCCR3_PixFlEdg Pixel clock edge type
135*4882a593Smuzhiyun 	 *      LCCR3_Acb(X)                    AB Bias pin frequency
136*4882a593Smuzhiyun 	 *      LCCR3_DPC (optional)            Double Pixel Clock mode (untested)
137*4882a593Smuzhiyun 	 *
138*4882a593Smuzhiyun 	 * The following should not be defined in LCCR3
139*4882a593Smuzhiyun 	 *      LCCR3_HSP, LCCR3_VSP, LCCR0_Pcd(x), LCCR3_Bpp
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	u_int		lccr3;
142*4882a593Smuzhiyun 	/* The following should be defined in LCCR4
143*4882a593Smuzhiyun 	 *	LCCR4_PAL_FOR_0 or LCCR4_PAL_FOR_1 or LCCR4_PAL_FOR_2
144*4882a593Smuzhiyun 	 *
145*4882a593Smuzhiyun 	 * All other bits in LCCR4 should be left alone.
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	u_int		lccr4;
148*4882a593Smuzhiyun 	void (*pxafb_backlight_power)(int);
149*4882a593Smuzhiyun 	void (*pxafb_lcd_power)(int, struct fb_var_screeninfo *);
150*4882a593Smuzhiyun 	void (*smart_update)(struct fb_info *);
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun void pxa_set_fb_info(struct device *, struct pxafb_mach_info *);
154*4882a593Smuzhiyun unsigned long pxafb_get_hsync_time(struct device *dev);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_SMARTPANEL
157*4882a593Smuzhiyun extern int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int);
158*4882a593Smuzhiyun extern int pxafb_smart_flush(struct fb_info *info);
159*4882a593Smuzhiyun #else
pxafb_smart_queue(struct fb_info * info,uint16_t * cmds,int n)160*4882a593Smuzhiyun static inline int pxafb_smart_queue(struct fb_info *info,
161*4882a593Smuzhiyun 				    uint16_t *cmds, int n)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
pxafb_smart_flush(struct fb_info * info)166*4882a593Smuzhiyun static inline int pxafb_smart_flush(struct fb_info *info)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun #endif
171