1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2007-2010
4*4882a593Smuzhiyun * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
5*4882a593Smuzhiyun * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef STE_DMA40_H
10*4882a593Smuzhiyun #define STE_DMA40_H
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/scatterlist.h>
14*4882a593Smuzhiyun #include <linux/workqueue.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * Maxium size for a single dma descriptor
19*4882a593Smuzhiyun * Size is limited to 16 bits.
20*4882a593Smuzhiyun * Size is in the units of addr-widths (1,2,4,8 bytes)
21*4882a593Smuzhiyun * Larger transfers will be split up to multiple linked desc
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #define STEDMA40_MAX_SEG_SIZE 0xFFFF
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* dev types for memcpy */
26*4882a593Smuzhiyun #define STEDMA40_DEV_DST_MEMORY (-1)
27*4882a593Smuzhiyun #define STEDMA40_DEV_SRC_MEMORY (-1)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum stedma40_mode {
30*4882a593Smuzhiyun STEDMA40_MODE_LOGICAL = 0,
31*4882a593Smuzhiyun STEDMA40_MODE_PHYSICAL,
32*4882a593Smuzhiyun STEDMA40_MODE_OPERATION,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun enum stedma40_mode_opt {
36*4882a593Smuzhiyun STEDMA40_PCHAN_BASIC_MODE = 0,
37*4882a593Smuzhiyun STEDMA40_LCHAN_SRC_LOG_DST_LOG = 0,
38*4882a593Smuzhiyun STEDMA40_PCHAN_MODULO_MODE,
39*4882a593Smuzhiyun STEDMA40_PCHAN_DOUBLE_DST_MODE,
40*4882a593Smuzhiyun STEDMA40_LCHAN_SRC_PHY_DST_LOG,
41*4882a593Smuzhiyun STEDMA40_LCHAN_SRC_LOG_DST_PHY,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define STEDMA40_ESIZE_8_BIT 0x0
45*4882a593Smuzhiyun #define STEDMA40_ESIZE_16_BIT 0x1
46*4882a593Smuzhiyun #define STEDMA40_ESIZE_32_BIT 0x2
47*4882a593Smuzhiyun #define STEDMA40_ESIZE_64_BIT 0x3
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* The value 4 indicates that PEN-reg shall be set to 0 */
50*4882a593Smuzhiyun #define STEDMA40_PSIZE_PHY_1 0x4
51*4882a593Smuzhiyun #define STEDMA40_PSIZE_PHY_2 0x0
52*4882a593Smuzhiyun #define STEDMA40_PSIZE_PHY_4 0x1
53*4882a593Smuzhiyun #define STEDMA40_PSIZE_PHY_8 0x2
54*4882a593Smuzhiyun #define STEDMA40_PSIZE_PHY_16 0x3
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * The number of elements differ in logical and
58*4882a593Smuzhiyun * physical mode
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define STEDMA40_PSIZE_LOG_1 STEDMA40_PSIZE_PHY_2
61*4882a593Smuzhiyun #define STEDMA40_PSIZE_LOG_4 STEDMA40_PSIZE_PHY_4
62*4882a593Smuzhiyun #define STEDMA40_PSIZE_LOG_8 STEDMA40_PSIZE_PHY_8
63*4882a593Smuzhiyun #define STEDMA40_PSIZE_LOG_16 STEDMA40_PSIZE_PHY_16
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Maximum number of possible physical channels */
66*4882a593Smuzhiyun #define STEDMA40_MAX_PHYS 32
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun enum stedma40_flow_ctrl {
69*4882a593Smuzhiyun STEDMA40_NO_FLOW_CTRL,
70*4882a593Smuzhiyun STEDMA40_FLOW_CTRL,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /**
74*4882a593Smuzhiyun * struct stedma40_half_channel_info - dst/src channel configuration
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * @big_endian: true if the src/dst should be read as big endian
77*4882a593Smuzhiyun * @data_width: Data width of the src/dst hardware
78*4882a593Smuzhiyun * @p_size: Burst size
79*4882a593Smuzhiyun * @flow_ctrl: Flow control on/off.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun struct stedma40_half_channel_info {
82*4882a593Smuzhiyun bool big_endian;
83*4882a593Smuzhiyun enum dma_slave_buswidth data_width;
84*4882a593Smuzhiyun int psize;
85*4882a593Smuzhiyun enum stedma40_flow_ctrl flow_ctrl;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun * struct stedma40_chan_cfg - Structure to be filled by client drivers.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * @dir: MEM 2 MEM, PERIPH 2 MEM , MEM 2 PERIPH, PERIPH 2 PERIPH
92*4882a593Smuzhiyun * @high_priority: true if high-priority
93*4882a593Smuzhiyun * @realtime: true if realtime mode is to be enabled. Only available on DMA40
94*4882a593Smuzhiyun * version 3+, i.e DB8500v2+
95*4882a593Smuzhiyun * @mode: channel mode: physical, logical, or operation
96*4882a593Smuzhiyun * @mode_opt: options for the chosen channel mode
97*4882a593Smuzhiyun * @dev_type: src/dst device type (driver uses dir to figure out which)
98*4882a593Smuzhiyun * @src_info: Parameters for dst half channel
99*4882a593Smuzhiyun * @dst_info: Parameters for dst half channel
100*4882a593Smuzhiyun * @use_fixed_channel: if true, use physical channel specified by phy_channel
101*4882a593Smuzhiyun * @phy_channel: physical channel to use, only if use_fixed_channel is true
102*4882a593Smuzhiyun *
103*4882a593Smuzhiyun * This structure has to be filled by the client drivers.
104*4882a593Smuzhiyun * It is recommended to do all dma configurations for clients in the machine.
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun struct stedma40_chan_cfg {
108*4882a593Smuzhiyun enum dma_transfer_direction dir;
109*4882a593Smuzhiyun bool high_priority;
110*4882a593Smuzhiyun bool realtime;
111*4882a593Smuzhiyun enum stedma40_mode mode;
112*4882a593Smuzhiyun enum stedma40_mode_opt mode_opt;
113*4882a593Smuzhiyun int dev_type;
114*4882a593Smuzhiyun struct stedma40_half_channel_info src_info;
115*4882a593Smuzhiyun struct stedma40_half_channel_info dst_info;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun bool use_fixed_channel;
118*4882a593Smuzhiyun int phy_channel;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun * struct stedma40_platform_data - Configuration struct for the dma device.
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * @dev_tx: mapping between destination event line and io address
125*4882a593Smuzhiyun * @dev_rx: mapping between source event line and io address
126*4882a593Smuzhiyun * @disabled_channels: A vector, ending with -1, that marks physical channels
127*4882a593Smuzhiyun * that are for different reasons not available for the driver.
128*4882a593Smuzhiyun * @soft_lli_chans: A vector, that marks physical channels will use LLI by SW
129*4882a593Smuzhiyun * which avoids HW bug that exists in some versions of the controller.
130*4882a593Smuzhiyun * SoftLLI introduces relink overhead that could impact performace for
131*4882a593Smuzhiyun * certain use cases.
132*4882a593Smuzhiyun * @num_of_soft_lli_chans: The number of channels that needs to be configured
133*4882a593Smuzhiyun * to use SoftLLI.
134*4882a593Smuzhiyun * @use_esram_lcla: flag for mapping the lcla into esram region
135*4882a593Smuzhiyun * @num_of_memcpy_chans: The number of channels reserved for memcpy.
136*4882a593Smuzhiyun * @num_of_phy_chans: The number of physical channels implemented in HW.
137*4882a593Smuzhiyun * 0 means reading the number of channels from DMA HW but this is only valid
138*4882a593Smuzhiyun * for 'multiple of 4' channels, like 8.
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun struct stedma40_platform_data {
141*4882a593Smuzhiyun int disabled_channels[STEDMA40_MAX_PHYS];
142*4882a593Smuzhiyun int *soft_lli_chans;
143*4882a593Smuzhiyun int num_of_soft_lli_chans;
144*4882a593Smuzhiyun bool use_esram_lcla;
145*4882a593Smuzhiyun int num_of_memcpy_chans;
146*4882a593Smuzhiyun int num_of_phy_chans;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #ifdef CONFIG_STE_DMA40
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /**
152*4882a593Smuzhiyun * stedma40_filter() - Provides stedma40_chan_cfg to the
153*4882a593Smuzhiyun * ste_dma40 dma driver via the dmaengine framework.
154*4882a593Smuzhiyun * does some checking of what's provided.
155*4882a593Smuzhiyun *
156*4882a593Smuzhiyun * Never directly called by client. It used by dmaengine.
157*4882a593Smuzhiyun * @chan: dmaengine handle.
158*4882a593Smuzhiyun * @data: Must be of type: struct stedma40_chan_cfg and is
159*4882a593Smuzhiyun * the configuration of the framework.
160*4882a593Smuzhiyun *
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun bool stedma40_filter(struct dma_chan *chan, void *data);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun * stedma40_slave_mem() - Transfers a raw data buffer to or from a slave
168*4882a593Smuzhiyun * (=device)
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun * @chan: dmaengine handle
171*4882a593Smuzhiyun * @addr: source or destination physicall address.
172*4882a593Smuzhiyun * @size: bytes to transfer
173*4882a593Smuzhiyun * @direction: direction of transfer
174*4882a593Smuzhiyun * @flags: is actually enum dma_ctrl_flags. See dmaengine.h
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static inline struct
stedma40_slave_mem(struct dma_chan * chan,dma_addr_t addr,unsigned int size,enum dma_transfer_direction direction,unsigned long flags)178*4882a593Smuzhiyun dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
179*4882a593Smuzhiyun dma_addr_t addr,
180*4882a593Smuzhiyun unsigned int size,
181*4882a593Smuzhiyun enum dma_transfer_direction direction,
182*4882a593Smuzhiyun unsigned long flags)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct scatterlist sg;
185*4882a593Smuzhiyun sg_init_table(&sg, 1);
186*4882a593Smuzhiyun sg.dma_address = addr;
187*4882a593Smuzhiyun sg.length = size;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return dmaengine_prep_slave_sg(chan, &sg, 1, direction, flags);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #else
stedma40_filter(struct dma_chan * chan,void * data)193*4882a593Smuzhiyun static inline bool stedma40_filter(struct dma_chan *chan, void *data)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return false;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static inline struct
stedma40_slave_mem(struct dma_chan * chan,dma_addr_t addr,unsigned int size,enum dma_transfer_direction direction,unsigned long flags)199*4882a593Smuzhiyun dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
200*4882a593Smuzhiyun dma_addr_t addr,
201*4882a593Smuzhiyun unsigned int size,
202*4882a593Smuzhiyun enum dma_transfer_direction direction,
203*4882a593Smuzhiyun unsigned long flags)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun return NULL;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #endif
210