1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/include/asm/pmu.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 picoChip Designs Ltd, Jamie Iles
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __ARM_PMU_H__
9*4882a593Smuzhiyun #define __ARM_PMU_H__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/perf_event.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/sysfs.h>
15*4882a593Smuzhiyun #include <asm/cputype.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #ifdef CONFIG_ARM_PMU
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * The ARMv7 CPU PMU supports up to 32 event counters.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define ARMPMU_MAX_HWEVENTS 32
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * ARM PMU hw_event flags
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun /* Event uses a 64bit counter */
28*4882a593Smuzhiyun #define ARMPMU_EVT_64BIT 1
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define HW_OP_UNSUPPORTED 0xFFFF
31*4882a593Smuzhiyun #define C(_x) PERF_COUNT_HW_CACHE_##_x
32*4882a593Smuzhiyun #define CACHE_OP_UNSUPPORTED 0xFFFF
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PERF_MAP_ALL_UNSUPPORTED \
35*4882a593Smuzhiyun [0 ... PERF_COUNT_HW_MAX - 1] = HW_OP_UNSUPPORTED
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define PERF_CACHE_MAP_ALL_UNSUPPORTED \
38*4882a593Smuzhiyun [0 ... C(MAX) - 1] = { \
39*4882a593Smuzhiyun [0 ... C(OP_MAX) - 1] = { \
40*4882a593Smuzhiyun [0 ... C(RESULT_MAX) - 1] = CACHE_OP_UNSUPPORTED, \
41*4882a593Smuzhiyun }, \
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* The events for a given PMU register set. */
45*4882a593Smuzhiyun struct pmu_hw_events {
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * The events that are active on the PMU for the given index.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun struct perf_event *events[ARMPMU_MAX_HWEVENTS];
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * A 1 bit for an index indicates that the counter is being used for
53*4882a593Smuzhiyun * an event. A 0 means that the counter can be used.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun DECLARE_BITMAP(used_mask, ARMPMU_MAX_HWEVENTS);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Hardware lock to serialize accesses to PMU registers. Needed for the
59*4882a593Smuzhiyun * read/modify/write sequences.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun raw_spinlock_t pmu_lock;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * When using percpu IRQs, we need a percpu dev_id. Place it here as we
65*4882a593Smuzhiyun * already have to allocate this struct per cpu.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun struct arm_pmu *percpu_pmu;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun int irq;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun enum armpmu_attr_groups {
73*4882a593Smuzhiyun ARMPMU_ATTR_GROUP_COMMON,
74*4882a593Smuzhiyun ARMPMU_ATTR_GROUP_EVENTS,
75*4882a593Smuzhiyun ARMPMU_ATTR_GROUP_FORMATS,
76*4882a593Smuzhiyun ARMPMU_ATTR_GROUP_CAPS,
77*4882a593Smuzhiyun ARMPMU_NR_ATTR_GROUPS
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct arm_pmu {
81*4882a593Smuzhiyun struct pmu pmu;
82*4882a593Smuzhiyun cpumask_t supported_cpus;
83*4882a593Smuzhiyun char *name;
84*4882a593Smuzhiyun int pmuver;
85*4882a593Smuzhiyun irqreturn_t (*handle_irq)(struct arm_pmu *pmu);
86*4882a593Smuzhiyun void (*enable)(struct perf_event *event);
87*4882a593Smuzhiyun void (*disable)(struct perf_event *event);
88*4882a593Smuzhiyun int (*get_event_idx)(struct pmu_hw_events *hw_events,
89*4882a593Smuzhiyun struct perf_event *event);
90*4882a593Smuzhiyun void (*clear_event_idx)(struct pmu_hw_events *hw_events,
91*4882a593Smuzhiyun struct perf_event *event);
92*4882a593Smuzhiyun int (*set_event_filter)(struct hw_perf_event *evt,
93*4882a593Smuzhiyun struct perf_event_attr *attr);
94*4882a593Smuzhiyun u64 (*read_counter)(struct perf_event *event);
95*4882a593Smuzhiyun void (*write_counter)(struct perf_event *event, u64 val);
96*4882a593Smuzhiyun void (*start)(struct arm_pmu *);
97*4882a593Smuzhiyun void (*stop)(struct arm_pmu *);
98*4882a593Smuzhiyun void (*reset)(void *);
99*4882a593Smuzhiyun int (*map_event)(struct perf_event *event);
100*4882a593Smuzhiyun int (*filter_match)(struct perf_event *event);
101*4882a593Smuzhiyun int num_events;
102*4882a593Smuzhiyun bool secure_access; /* 32-bit ARM only */
103*4882a593Smuzhiyun #define ARMV8_PMUV3_MAX_COMMON_EVENTS 0x40
104*4882a593Smuzhiyun DECLARE_BITMAP(pmceid_bitmap, ARMV8_PMUV3_MAX_COMMON_EVENTS);
105*4882a593Smuzhiyun #define ARMV8_PMUV3_EXT_COMMON_EVENT_BASE 0x4000
106*4882a593Smuzhiyun DECLARE_BITMAP(pmceid_ext_bitmap, ARMV8_PMUV3_MAX_COMMON_EVENTS);
107*4882a593Smuzhiyun struct platform_device *plat_device;
108*4882a593Smuzhiyun struct pmu_hw_events __percpu *hw_events;
109*4882a593Smuzhiyun struct hlist_node node;
110*4882a593Smuzhiyun struct notifier_block cpu_pm_nb;
111*4882a593Smuzhiyun /* the attr_groups array must be NULL-terminated */
112*4882a593Smuzhiyun const struct attribute_group *attr_groups[ARMPMU_NR_ATTR_GROUPS + 1];
113*4882a593Smuzhiyun /* store the PMMIR_EL1 to expose slots */
114*4882a593Smuzhiyun u64 reg_pmmir;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Only to be used by ACPI probing code */
117*4882a593Smuzhiyun unsigned long acpi_cpuid;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun u64 armpmu_event_update(struct perf_event *event);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun int armpmu_event_set_period(struct perf_event *event);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun int armpmu_map_event(struct perf_event *event,
127*4882a593Smuzhiyun const unsigned (*event_map)[PERF_COUNT_HW_MAX],
128*4882a593Smuzhiyun const unsigned (*cache_map)[PERF_COUNT_HW_CACHE_MAX]
129*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_OP_MAX]
130*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_RESULT_MAX],
131*4882a593Smuzhiyun u32 raw_event_mask);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun typedef int (*armpmu_init_fn)(struct arm_pmu *);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct pmu_probe_info {
136*4882a593Smuzhiyun unsigned int cpuid;
137*4882a593Smuzhiyun unsigned int mask;
138*4882a593Smuzhiyun armpmu_init_fn init;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define PMU_PROBE(_cpuid, _mask, _fn) \
142*4882a593Smuzhiyun { \
143*4882a593Smuzhiyun .cpuid = (_cpuid), \
144*4882a593Smuzhiyun .mask = (_mask), \
145*4882a593Smuzhiyun .init = (_fn), \
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define ARM_PMU_PROBE(_cpuid, _fn) \
149*4882a593Smuzhiyun PMU_PROBE(_cpuid, ARM_CPU_PART_MASK, _fn)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define ARM_PMU_XSCALE_MASK ((0xff << 24) | ARM_CPU_XSCALE_ARCH_MASK)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define XSCALE_PMU_PROBE(_version, _fn) \
154*4882a593Smuzhiyun PMU_PROBE(ARM_CPU_IMP_INTEL << 24 | _version, ARM_PMU_XSCALE_MASK, _fn)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun int arm_pmu_device_probe(struct platform_device *pdev,
157*4882a593Smuzhiyun const struct of_device_id *of_table,
158*4882a593Smuzhiyun const struct pmu_probe_info *probe_table);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #ifdef CONFIG_ACPI
161*4882a593Smuzhiyun int arm_pmu_acpi_probe(armpmu_init_fn init_fn);
162*4882a593Smuzhiyun #else
arm_pmu_acpi_probe(armpmu_init_fn init_fn)163*4882a593Smuzhiyun static inline int arm_pmu_acpi_probe(armpmu_init_fn init_fn) { return 0; }
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Internal functions only for core arm_pmu code */
167*4882a593Smuzhiyun struct arm_pmu *armpmu_alloc(void);
168*4882a593Smuzhiyun struct arm_pmu *armpmu_alloc_atomic(void);
169*4882a593Smuzhiyun void armpmu_free(struct arm_pmu *pmu);
170*4882a593Smuzhiyun int armpmu_register(struct arm_pmu *pmu);
171*4882a593Smuzhiyun int armpmu_request_irq(int irq, int cpu);
172*4882a593Smuzhiyun void armpmu_free_irq(int irq, int cpu);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define ARMV8_PMU_PDEV_NAME "armv8-pmu"
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #endif /* CONFIG_ARM_PMU */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define ARMV8_SPE_PDEV_NAME "arm,spe-v1"
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #endif /* __ARM_PMU_H__ */
181