1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Micron Technology, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Peter Pan <peterpandong@micron.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #ifndef __LINUX_MTD_SPINAND_H
9*4882a593Smuzhiyun #define __LINUX_MTD_SPINAND_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
15*4882a593Smuzhiyun #include <linux/mtd/nand.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /**
20*4882a593Smuzhiyun * Standard SPI NAND flash operations
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SPINAND_RESET_OP \
24*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xff, 1), \
25*4882a593Smuzhiyun SPI_MEM_OP_NO_ADDR, \
26*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
27*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define SPINAND_WR_EN_DIS_OP(enable) \
30*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD((enable) ? 0x06 : 0x04, 1), \
31*4882a593Smuzhiyun SPI_MEM_OP_NO_ADDR, \
32*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
33*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SPINAND_READID_OP(naddr, ndummy, buf, len) \
36*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x9f, 1), \
37*4882a593Smuzhiyun SPI_MEM_OP_ADDR(naddr, 0, 1), \
38*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
39*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SPINAND_SET_FEATURE_OP(reg, valptr) \
42*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x1f, 1), \
43*4882a593Smuzhiyun SPI_MEM_OP_ADDR(1, reg, 1), \
44*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
45*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(1, valptr, 1))
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SPINAND_GET_FEATURE_OP(reg, valptr) \
48*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x0f, 1), \
49*4882a593Smuzhiyun SPI_MEM_OP_ADDR(1, reg, 1), \
50*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
51*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(1, valptr, 1))
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SPINAND_BLK_ERASE_OP(addr) \
54*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xd8, 1), \
55*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
56*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
57*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SPINAND_PAGE_READ_OP(addr) \
60*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x13, 1), \
61*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
62*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
63*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_OP(fast, addr, ndummy, buf, len) \
66*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \
67*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
68*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
69*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_OP_3A(fast, addr, ndummy, buf, len) \
72*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \
73*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
74*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
75*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP(addr, ndummy, buf, len) \
78*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \
79*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
80*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
81*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP_3A(addr, ndummy, buf, len) \
84*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \
85*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
86*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
87*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP(addr, ndummy, buf, len) \
90*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \
91*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
92*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
93*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP_3A(addr, ndummy, buf, len) \
96*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \
97*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
98*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
99*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP(addr, ndummy, buf, len) \
102*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \
103*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 2), \
104*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 2), \
105*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP_3A(addr, ndummy, buf, len) \
108*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \
109*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 2), \
110*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 2), \
111*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(addr, ndummy, buf, len) \
114*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \
115*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 4), \
116*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 4), \
117*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP_3A(addr, ndummy, buf, len) \
120*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \
121*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 4), \
122*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 4), \
123*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define SPINAND_PROG_EXEC_OP(addr) \
126*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x10, 1), \
127*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
128*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
129*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define SPINAND_PROG_LOAD(reset, addr, buf, len) \
132*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x02 : 0x84, 1), \
133*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
134*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
135*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(len, buf, 1))
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define SPINAND_PROG_LOAD_X4(reset, addr, buf, len) \
138*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x32 : 0x34, 1), \
139*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
140*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
141*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(len, buf, 4))
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun * Standard SPI NAND flash commands
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun #define SPINAND_CMD_PROG_LOAD_X4 0x32
147*4882a593Smuzhiyun #define SPINAND_CMD_PROG_LOAD_RDM_DATA_X4 0x34
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* feature register */
150*4882a593Smuzhiyun #define REG_BLOCK_LOCK 0xa0
151*4882a593Smuzhiyun #define BL_ALL_UNLOCKED 0x00
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* configuration register */
154*4882a593Smuzhiyun #define REG_CFG 0xb0
155*4882a593Smuzhiyun #define CFG_OTP_ENABLE BIT(6)
156*4882a593Smuzhiyun #define CFG_ECC_ENABLE BIT(4)
157*4882a593Smuzhiyun #define CFG_QUAD_ENABLE BIT(0)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* status register */
160*4882a593Smuzhiyun #define REG_STATUS 0xc0
161*4882a593Smuzhiyun #define STATUS_BUSY BIT(0)
162*4882a593Smuzhiyun #define STATUS_ERASE_FAILED BIT(2)
163*4882a593Smuzhiyun #define STATUS_PROG_FAILED BIT(3)
164*4882a593Smuzhiyun #define STATUS_ECC_MASK GENMASK(5, 4)
165*4882a593Smuzhiyun #define STATUS_ECC_NO_BITFLIPS (0 << 4)
166*4882a593Smuzhiyun #define STATUS_ECC_HAS_BITFLIPS (1 << 4)
167*4882a593Smuzhiyun #define STATUS_ECC_UNCOR_ERROR (2 << 4)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun struct spinand_op;
170*4882a593Smuzhiyun struct spinand_device;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define SPINAND_MAX_ID_LEN 4
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun * struct spinand_id - SPI NAND id structure
176*4882a593Smuzhiyun * @data: buffer containing the id bytes. Currently 4 bytes large, but can
177*4882a593Smuzhiyun * be extended if required
178*4882a593Smuzhiyun * @len: ID length
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun struct spinand_id {
181*4882a593Smuzhiyun u8 data[SPINAND_MAX_ID_LEN];
182*4882a593Smuzhiyun int len;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum spinand_readid_method {
186*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE,
187*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE_ADDR,
188*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE_DUMMY,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun * struct spinand_devid - SPI NAND device id structure
193*4882a593Smuzhiyun * @id: device id of current chip
194*4882a593Smuzhiyun * @len: number of bytes in device id
195*4882a593Smuzhiyun * @method: method to read chip id
196*4882a593Smuzhiyun * There are 3 possible variants:
197*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE: chip id is returned immediately
198*4882a593Smuzhiyun * after read_id opcode.
199*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE_ADDR: chip id is returned after
200*4882a593Smuzhiyun * read_id opcode + 1-byte address.
201*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE_DUMMY: chip id is returned after
202*4882a593Smuzhiyun * read_id opcode + 1 dummy byte.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun struct spinand_devid {
205*4882a593Smuzhiyun const u8 *id;
206*4882a593Smuzhiyun const u8 len;
207*4882a593Smuzhiyun const enum spinand_readid_method method;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /**
211*4882a593Smuzhiyun * struct manufacurer_ops - SPI NAND manufacturer specific operations
212*4882a593Smuzhiyun * @init: initialize a SPI NAND device
213*4882a593Smuzhiyun * @cleanup: cleanup a SPI NAND device
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * Each SPI NAND manufacturer driver should implement this interface so that
216*4882a593Smuzhiyun * NAND chips coming from this vendor can be initialized properly.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun struct spinand_manufacturer_ops {
219*4882a593Smuzhiyun int (*init)(struct spinand_device *spinand);
220*4882a593Smuzhiyun void (*cleanup)(struct spinand_device *spinand);
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /**
224*4882a593Smuzhiyun * struct spinand_manufacturer - SPI NAND manufacturer instance
225*4882a593Smuzhiyun * @id: manufacturer ID
226*4882a593Smuzhiyun * @name: manufacturer name
227*4882a593Smuzhiyun * @devid_len: number of bytes in device ID
228*4882a593Smuzhiyun * @chips: supported SPI NANDs under current manufacturer
229*4882a593Smuzhiyun * @nchips: number of SPI NANDs available in chips array
230*4882a593Smuzhiyun * @ops: manufacturer operations
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun struct spinand_manufacturer {
233*4882a593Smuzhiyun u8 id;
234*4882a593Smuzhiyun char *name;
235*4882a593Smuzhiyun const struct spinand_info *chips;
236*4882a593Smuzhiyun const size_t nchips;
237*4882a593Smuzhiyun const struct spinand_manufacturer_ops *ops;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* SPI NAND manufacturers */
241*4882a593Smuzhiyun extern const struct spinand_manufacturer biwin_spinand_manufacturer;
242*4882a593Smuzhiyun extern const struct spinand_manufacturer dosilicon_spinand_manufacturer;
243*4882a593Smuzhiyun extern const struct spinand_manufacturer esmt_spinand_manufacturer;
244*4882a593Smuzhiyun extern const struct spinand_manufacturer etron_spinand_manufacturer;
245*4882a593Smuzhiyun extern const struct spinand_manufacturer fmsh_spinand_manufacturer;
246*4882a593Smuzhiyun extern const struct spinand_manufacturer foresee_spinand_manufacturer;
247*4882a593Smuzhiyun extern const struct spinand_manufacturer gigadevice_spinand_manufacturer;
248*4882a593Smuzhiyun extern const struct spinand_manufacturer gsto_spinand_manufacturer;
249*4882a593Smuzhiyun extern const struct spinand_manufacturer hyf_spinand_manufacturer;
250*4882a593Smuzhiyun extern const struct spinand_manufacturer jsc_spinand_manufacturer;
251*4882a593Smuzhiyun extern const struct spinand_manufacturer macronix_spinand_manufacturer;
252*4882a593Smuzhiyun extern const struct spinand_manufacturer micron_spinand_manufacturer;
253*4882a593Smuzhiyun extern const struct spinand_manufacturer paragon_spinand_manufacturer;
254*4882a593Smuzhiyun extern const struct spinand_manufacturer toshiba_spinand_manufacturer;
255*4882a593Smuzhiyun extern const struct spinand_manufacturer silicongo_spinand_manufacturer;
256*4882a593Smuzhiyun extern const struct spinand_manufacturer skyhigh_spinand_manufacturer;
257*4882a593Smuzhiyun extern const struct spinand_manufacturer unim_spinand_manufacturer;
258*4882a593Smuzhiyun extern const struct spinand_manufacturer winbond_spinand_manufacturer;
259*4882a593Smuzhiyun extern const struct spinand_manufacturer xincun_spinand_manufacturer;
260*4882a593Smuzhiyun extern const struct spinand_manufacturer xtx_spinand_manufacturer;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /**
263*4882a593Smuzhiyun * struct spinand_op_variants - SPI NAND operation variants
264*4882a593Smuzhiyun * @ops: the list of variants for a given operation
265*4882a593Smuzhiyun * @nops: the number of variants
266*4882a593Smuzhiyun *
267*4882a593Smuzhiyun * Some operations like read-from-cache/write-to-cache have several variants
268*4882a593Smuzhiyun * depending on the number of IO lines you use to transfer data or address
269*4882a593Smuzhiyun * cycles. This structure is a way to describe the different variants supported
270*4882a593Smuzhiyun * by a chip and let the core pick the best one based on the SPI mem controller
271*4882a593Smuzhiyun * capabilities.
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun struct spinand_op_variants {
274*4882a593Smuzhiyun const struct spi_mem_op *ops;
275*4882a593Smuzhiyun unsigned int nops;
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define SPINAND_OP_VARIANTS(name, ...) \
279*4882a593Smuzhiyun const struct spinand_op_variants name = { \
280*4882a593Smuzhiyun .ops = (struct spi_mem_op[]) { __VA_ARGS__ }, \
281*4882a593Smuzhiyun .nops = sizeof((struct spi_mem_op[]){ __VA_ARGS__ }) / \
282*4882a593Smuzhiyun sizeof(struct spi_mem_op), \
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /**
286*4882a593Smuzhiyun * spinand_ecc_info - description of the on-die ECC implemented by a SPI NAND
287*4882a593Smuzhiyun * chip
288*4882a593Smuzhiyun * @get_status: get the ECC status. Should return a positive number encoding
289*4882a593Smuzhiyun * the number of corrected bitflips if correction was possible or
290*4882a593Smuzhiyun * -EBADMSG if there are uncorrectable errors. I can also return
291*4882a593Smuzhiyun * other negative error codes if the error is not caused by
292*4882a593Smuzhiyun * uncorrectable bitflips
293*4882a593Smuzhiyun * @ooblayout: the OOB layout used by the on-die ECC implementation
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun struct spinand_ecc_info {
296*4882a593Smuzhiyun int (*get_status)(struct spinand_device *spinand, u8 status);
297*4882a593Smuzhiyun const struct mtd_ooblayout_ops *ooblayout;
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define SPINAND_HAS_QE_BIT BIT(0)
301*4882a593Smuzhiyun #define SPINAND_HAS_CR_FEAT_BIT BIT(1)
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /**
304*4882a593Smuzhiyun * struct spinand_ondie_ecc_conf - private SPI-NAND on-die ECC engine structure
305*4882a593Smuzhiyun * @status: status of the last wait operation that will be used in case
306*4882a593Smuzhiyun * ->get_status() is not populated by the spinand device.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun struct spinand_ondie_ecc_conf {
309*4882a593Smuzhiyun u8 status;
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun * struct spinand_info - Structure used to describe SPI NAND chips
314*4882a593Smuzhiyun * @model: model name
315*4882a593Smuzhiyun * @devid: device ID
316*4882a593Smuzhiyun * @flags: OR-ing of the SPINAND_XXX flags
317*4882a593Smuzhiyun * @memorg: memory organization
318*4882a593Smuzhiyun * @eccreq: ECC requirements
319*4882a593Smuzhiyun * @eccinfo: on-die ECC info
320*4882a593Smuzhiyun * @op_variants: operations variants
321*4882a593Smuzhiyun * @op_variants.read_cache: variants of the read-cache operation
322*4882a593Smuzhiyun * @op_variants.write_cache: variants of the write-cache operation
323*4882a593Smuzhiyun * @op_variants.update_cache: variants of the update-cache operation
324*4882a593Smuzhiyun * @select_target: function used to select a target/die. Required only for
325*4882a593Smuzhiyun * multi-die chips
326*4882a593Smuzhiyun *
327*4882a593Smuzhiyun * Each SPI NAND manufacturer driver should have a spinand_info table
328*4882a593Smuzhiyun * describing all the chips supported by the driver.
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun struct spinand_info {
331*4882a593Smuzhiyun const char *model;
332*4882a593Smuzhiyun struct spinand_devid devid;
333*4882a593Smuzhiyun u32 flags;
334*4882a593Smuzhiyun struct nand_memory_organization memorg;
335*4882a593Smuzhiyun struct nand_ecc_props eccreq;
336*4882a593Smuzhiyun struct spinand_ecc_info eccinfo;
337*4882a593Smuzhiyun struct {
338*4882a593Smuzhiyun const struct spinand_op_variants *read_cache;
339*4882a593Smuzhiyun const struct spinand_op_variants *write_cache;
340*4882a593Smuzhiyun const struct spinand_op_variants *update_cache;
341*4882a593Smuzhiyun } op_variants;
342*4882a593Smuzhiyun int (*select_target)(struct spinand_device *spinand,
343*4882a593Smuzhiyun unsigned int target);
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun #define SPINAND_ID(__method, ...) \
347*4882a593Smuzhiyun { \
348*4882a593Smuzhiyun .id = (const u8[]){ __VA_ARGS__ }, \
349*4882a593Smuzhiyun .len = sizeof((u8[]){ __VA_ARGS__ }), \
350*4882a593Smuzhiyun .method = __method, \
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun #define SPINAND_INFO_OP_VARIANTS(__read, __write, __update) \
354*4882a593Smuzhiyun { \
355*4882a593Smuzhiyun .read_cache = __read, \
356*4882a593Smuzhiyun .write_cache = __write, \
357*4882a593Smuzhiyun .update_cache = __update, \
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define SPINAND_ECCINFO(__ooblayout, __get_status) \
361*4882a593Smuzhiyun .eccinfo = { \
362*4882a593Smuzhiyun .ooblayout = __ooblayout, \
363*4882a593Smuzhiyun .get_status = __get_status, \
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define SPINAND_SELECT_TARGET(__func) \
367*4882a593Smuzhiyun .select_target = __func,
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun #define SPINAND_INFO(__model, __id, __memorg, __eccreq, __op_variants, \
370*4882a593Smuzhiyun __flags, ...) \
371*4882a593Smuzhiyun { \
372*4882a593Smuzhiyun .model = __model, \
373*4882a593Smuzhiyun .devid = __id, \
374*4882a593Smuzhiyun .memorg = __memorg, \
375*4882a593Smuzhiyun .eccreq = __eccreq, \
376*4882a593Smuzhiyun .op_variants = __op_variants, \
377*4882a593Smuzhiyun .flags = __flags, \
378*4882a593Smuzhiyun __VA_ARGS__ \
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun struct spinand_dirmap {
382*4882a593Smuzhiyun struct spi_mem_dirmap_desc *wdesc;
383*4882a593Smuzhiyun struct spi_mem_dirmap_desc *rdesc;
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /**
387*4882a593Smuzhiyun * struct spinand_device - SPI NAND device instance
388*4882a593Smuzhiyun * @base: NAND device instance
389*4882a593Smuzhiyun * @spimem: pointer to the SPI mem object
390*4882a593Smuzhiyun * @lock: lock used to serialize accesses to the NAND
391*4882a593Smuzhiyun * @id: NAND ID as returned by READ_ID
392*4882a593Smuzhiyun * @flags: NAND flags
393*4882a593Smuzhiyun * @op_templates: various SPI mem op templates
394*4882a593Smuzhiyun * @op_templates.read_cache: read cache op template
395*4882a593Smuzhiyun * @op_templates.write_cache: write cache op template
396*4882a593Smuzhiyun * @op_templates.update_cache: update cache op template
397*4882a593Smuzhiyun * @select_target: select a specific target/die. Usually called before sending
398*4882a593Smuzhiyun * a command addressing a page or an eraseblock embedded in
399*4882a593Smuzhiyun * this die. Only required if your chip exposes several dies
400*4882a593Smuzhiyun * @cur_target: currently selected target/die
401*4882a593Smuzhiyun * @eccinfo: on-die ECC information
402*4882a593Smuzhiyun * @cfg_cache: config register cache. One entry per die
403*4882a593Smuzhiyun * @databuf: bounce buffer for data
404*4882a593Smuzhiyun * @oobbuf: bounce buffer for OOB data
405*4882a593Smuzhiyun * @scratchbuf: buffer used for everything but page accesses. This is needed
406*4882a593Smuzhiyun * because the spi-mem interface explicitly requests that buffers
407*4882a593Smuzhiyun * passed in spi_mem_op be DMA-able, so we can't based the bufs on
408*4882a593Smuzhiyun * the stack
409*4882a593Smuzhiyun * @manufacturer: SPI NAND manufacturer information
410*4882a593Smuzhiyun * @priv: manufacturer private data
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun struct spinand_device {
413*4882a593Smuzhiyun struct nand_device base;
414*4882a593Smuzhiyun struct spi_mem *spimem;
415*4882a593Smuzhiyun struct mutex lock;
416*4882a593Smuzhiyun struct spinand_id id;
417*4882a593Smuzhiyun u32 flags;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun struct {
420*4882a593Smuzhiyun const struct spi_mem_op *read_cache;
421*4882a593Smuzhiyun const struct spi_mem_op *write_cache;
422*4882a593Smuzhiyun const struct spi_mem_op *update_cache;
423*4882a593Smuzhiyun } op_templates;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun struct spinand_dirmap *dirmaps;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun int (*select_target)(struct spinand_device *spinand,
428*4882a593Smuzhiyun unsigned int target);
429*4882a593Smuzhiyun unsigned int cur_target;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun struct spinand_ecc_info eccinfo;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun u8 *cfg_cache;
434*4882a593Smuzhiyun u8 *databuf;
435*4882a593Smuzhiyun u8 *oobbuf;
436*4882a593Smuzhiyun u8 *scratchbuf;
437*4882a593Smuzhiyun const struct spinand_manufacturer *manufacturer;
438*4882a593Smuzhiyun void *priv;
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /**
442*4882a593Smuzhiyun * mtd_to_spinand() - Get the SPI NAND device attached to an MTD instance
443*4882a593Smuzhiyun * @mtd: MTD instance
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * Return: the SPI NAND device attached to @mtd.
446*4882a593Smuzhiyun */
mtd_to_spinand(struct mtd_info * mtd)447*4882a593Smuzhiyun static inline struct spinand_device *mtd_to_spinand(struct mtd_info *mtd)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun return container_of(mtd_to_nanddev(mtd), struct spinand_device, base);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /**
453*4882a593Smuzhiyun * spinand_to_mtd() - Get the MTD device embedded in a SPI NAND device
454*4882a593Smuzhiyun * @spinand: SPI NAND device
455*4882a593Smuzhiyun *
456*4882a593Smuzhiyun * Return: the MTD device embedded in @spinand.
457*4882a593Smuzhiyun */
spinand_to_mtd(struct spinand_device * spinand)458*4882a593Smuzhiyun static inline struct mtd_info *spinand_to_mtd(struct spinand_device *spinand)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun return nanddev_to_mtd(&spinand->base);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /**
464*4882a593Smuzhiyun * nand_to_spinand() - Get the SPI NAND device embedding an NAND object
465*4882a593Smuzhiyun * @nand: NAND object
466*4882a593Smuzhiyun *
467*4882a593Smuzhiyun * Return: the SPI NAND device embedding @nand.
468*4882a593Smuzhiyun */
nand_to_spinand(struct nand_device * nand)469*4882a593Smuzhiyun static inline struct spinand_device *nand_to_spinand(struct nand_device *nand)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun return container_of(nand, struct spinand_device, base);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /**
475*4882a593Smuzhiyun * spinand_to_nand() - Get the NAND device embedded in a SPI NAND object
476*4882a593Smuzhiyun * @spinand: SPI NAND device
477*4882a593Smuzhiyun *
478*4882a593Smuzhiyun * Return: the NAND device embedded in @spinand.
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun static inline struct nand_device *
spinand_to_nand(struct spinand_device * spinand)481*4882a593Smuzhiyun spinand_to_nand(struct spinand_device *spinand)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun return &spinand->base;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun * spinand_set_of_node - Attach a DT node to a SPI NAND device
488*4882a593Smuzhiyun * @spinand: SPI NAND device
489*4882a593Smuzhiyun * @np: DT node
490*4882a593Smuzhiyun *
491*4882a593Smuzhiyun * Attach a DT node to a SPI NAND device.
492*4882a593Smuzhiyun */
spinand_set_of_node(struct spinand_device * spinand,struct device_node * np)493*4882a593Smuzhiyun static inline void spinand_set_of_node(struct spinand_device *spinand,
494*4882a593Smuzhiyun struct device_node *np)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun nanddev_set_of_node(&spinand->base, np);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun int spinand_match_and_init(struct spinand_device *spinand,
500*4882a593Smuzhiyun const struct spinand_info *table,
501*4882a593Smuzhiyun unsigned int table_size,
502*4882a593Smuzhiyun enum spinand_readid_method rdid_method);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun int spinand_upd_cfg(struct spinand_device *spinand, u8 mask, u8 val);
505*4882a593Smuzhiyun int spinand_select_target(struct spinand_device *spinand, unsigned int target);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #endif /* __LINUX_MTD_SPINAND_H */
508