xref: /OK3568_Linux_fs/kernel/include/linux/mtd/onenand_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/include/linux/mtd/onenand_regs.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  OneNAND Register header file
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (C) 2005-2007 Samsung Electronics
8*4882a593Smuzhiyun  *  Kyungmin Park <kyungmin.park@samsung.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __ONENAND_REG_H
12*4882a593Smuzhiyun #define __ONENAND_REG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Memory Address Map Translation (Word order) */
15*4882a593Smuzhiyun #define ONENAND_MEMORY_MAP(x)		((x) << 1)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * External BufferRAM area
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #define	ONENAND_BOOTRAM			ONENAND_MEMORY_MAP(0x0000)
21*4882a593Smuzhiyun #define	ONENAND_DATARAM			ONENAND_MEMORY_MAP(0x0200)
22*4882a593Smuzhiyun #define	ONENAND_SPARERAM		ONENAND_MEMORY_MAP(0x8010)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * OneNAND Registers
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define ONENAND_REG_MANUFACTURER_ID	ONENAND_MEMORY_MAP(0xF000)
28*4882a593Smuzhiyun #define ONENAND_REG_DEVICE_ID		ONENAND_MEMORY_MAP(0xF001)
29*4882a593Smuzhiyun #define ONENAND_REG_VERSION_ID		ONENAND_MEMORY_MAP(0xF002)
30*4882a593Smuzhiyun #define ONENAND_REG_DATA_BUFFER_SIZE	ONENAND_MEMORY_MAP(0xF003)
31*4882a593Smuzhiyun #define ONENAND_REG_BOOT_BUFFER_SIZE	ONENAND_MEMORY_MAP(0xF004)
32*4882a593Smuzhiyun #define ONENAND_REG_NUM_BUFFERS		ONENAND_MEMORY_MAP(0xF005)
33*4882a593Smuzhiyun #define ONENAND_REG_TECHNOLOGY		ONENAND_MEMORY_MAP(0xF006)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS1	ONENAND_MEMORY_MAP(0xF100)
36*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS2	ONENAND_MEMORY_MAP(0xF101)
37*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS3	ONENAND_MEMORY_MAP(0xF102)
38*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS4	ONENAND_MEMORY_MAP(0xF103)
39*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS5	ONENAND_MEMORY_MAP(0xF104)
40*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS6	ONENAND_MEMORY_MAP(0xF105)
41*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS7	ONENAND_MEMORY_MAP(0xF106)
42*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS8	ONENAND_MEMORY_MAP(0xF107)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ONENAND_REG_START_BUFFER	ONENAND_MEMORY_MAP(0xF200)
45*4882a593Smuzhiyun #define ONENAND_REG_COMMAND		ONENAND_MEMORY_MAP(0xF220)
46*4882a593Smuzhiyun #define ONENAND_REG_SYS_CFG1		ONENAND_MEMORY_MAP(0xF221)
47*4882a593Smuzhiyun #define ONENAND_REG_SYS_CFG2		ONENAND_MEMORY_MAP(0xF222)
48*4882a593Smuzhiyun #define ONENAND_REG_CTRL_STATUS		ONENAND_MEMORY_MAP(0xF240)
49*4882a593Smuzhiyun #define ONENAND_REG_INTERRUPT		ONENAND_MEMORY_MAP(0xF241)
50*4882a593Smuzhiyun #define ONENAND_REG_START_BLOCK_ADDRESS	ONENAND_MEMORY_MAP(0xF24C)
51*4882a593Smuzhiyun #define ONENAND_REG_END_BLOCK_ADDRESS	ONENAND_MEMORY_MAP(0xF24D)
52*4882a593Smuzhiyun #define ONENAND_REG_WP_STATUS		ONENAND_MEMORY_MAP(0xF24E)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define ONENAND_REG_ECC_STATUS		ONENAND_MEMORY_MAP(0xFF00)
55*4882a593Smuzhiyun #define ONENAND_REG_ECC_M0		ONENAND_MEMORY_MAP(0xFF01)
56*4882a593Smuzhiyun #define ONENAND_REG_ECC_S0		ONENAND_MEMORY_MAP(0xFF02)
57*4882a593Smuzhiyun #define ONENAND_REG_ECC_M1		ONENAND_MEMORY_MAP(0xFF03)
58*4882a593Smuzhiyun #define ONENAND_REG_ECC_S1		ONENAND_MEMORY_MAP(0xFF04)
59*4882a593Smuzhiyun #define ONENAND_REG_ECC_M2		ONENAND_MEMORY_MAP(0xFF05)
60*4882a593Smuzhiyun #define ONENAND_REG_ECC_S2		ONENAND_MEMORY_MAP(0xFF06)
61*4882a593Smuzhiyun #define ONENAND_REG_ECC_M3		ONENAND_MEMORY_MAP(0xFF07)
62*4882a593Smuzhiyun #define ONENAND_REG_ECC_S3		ONENAND_MEMORY_MAP(0xFF08)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * Device ID Register F001h (R)
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun #define DEVICE_IS_FLEXONENAND		(1 << 9)
68*4882a593Smuzhiyun #define FLEXONENAND_PI_MASK		(0x3ff)
69*4882a593Smuzhiyun #define FLEXONENAND_PI_UNLOCK_SHIFT	(14)
70*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_MASK	(0xf)
71*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_SHIFT	(4)
72*4882a593Smuzhiyun #define ONENAND_DEVICE_IS_DDP		(1 << 3)
73*4882a593Smuzhiyun #define ONENAND_DEVICE_IS_DEMUX		(1 << 2)
74*4882a593Smuzhiyun #define ONENAND_DEVICE_VCC_MASK		(0x3)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_512Mb	(0x002)
77*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_1Gb	(0x003)
78*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_2Gb	(0x004)
79*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_4Gb	(0x005)
80*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_8Gb	(0x006)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Version ID Register F002h (R)
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define ONENAND_VERSION_PROCESS_SHIFT	(8)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * Technology Register F006h (R)
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun #define ONENAND_TECHNOLOGY_IS_MLC	(1 << 0)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * Start Address 1 F100h (R/W) & Start Address 2 F101h (R/W)
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define ONENAND_DDP_SHIFT		(15)
96*4882a593Smuzhiyun #define ONENAND_DDP_CHIP0		(0)
97*4882a593Smuzhiyun #define ONENAND_DDP_CHIP1		(1 << ONENAND_DDP_SHIFT)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Start Address 8 F107h (R/W)
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun /* Note: It's actually 0x3f in case of SLC */
103*4882a593Smuzhiyun #define ONENAND_FPA_MASK		(0x7f)
104*4882a593Smuzhiyun #define ONENAND_FPA_SHIFT		(2)
105*4882a593Smuzhiyun #define ONENAND_FSA_MASK		(0x03)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Start Buffer Register F200h (R/W)
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun #define ONENAND_BSA_MASK		(0x03)
111*4882a593Smuzhiyun #define ONENAND_BSA_SHIFT		(8)
112*4882a593Smuzhiyun #define ONENAND_BSA_BOOTRAM		(0 << 2)
113*4882a593Smuzhiyun #define ONENAND_BSA_DATARAM0		(2 << 2)
114*4882a593Smuzhiyun #define ONENAND_BSA_DATARAM1		(3 << 2)
115*4882a593Smuzhiyun /* Note: It's actually 0x03 in case of SLC */
116*4882a593Smuzhiyun #define ONENAND_BSC_MASK		(0x07)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Command Register F220h (R/W)
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun #define ONENAND_CMD_READ		(0x00)
122*4882a593Smuzhiyun #define ONENAND_CMD_READOOB		(0x13)
123*4882a593Smuzhiyun #define ONENAND_CMD_PROG		(0x80)
124*4882a593Smuzhiyun #define ONENAND_CMD_PROGOOB		(0x1A)
125*4882a593Smuzhiyun #define ONENAND_CMD_2X_PROG		(0x7D)
126*4882a593Smuzhiyun #define ONENAND_CMD_2X_CACHE_PROG	(0x7F)
127*4882a593Smuzhiyun #define ONENAND_CMD_UNLOCK		(0x23)
128*4882a593Smuzhiyun #define ONENAND_CMD_LOCK		(0x2A)
129*4882a593Smuzhiyun #define ONENAND_CMD_LOCK_TIGHT		(0x2C)
130*4882a593Smuzhiyun #define ONENAND_CMD_UNLOCK_ALL		(0x27)
131*4882a593Smuzhiyun #define ONENAND_CMD_ERASE		(0x94)
132*4882a593Smuzhiyun #define ONENAND_CMD_MULTIBLOCK_ERASE	(0x95)
133*4882a593Smuzhiyun #define ONENAND_CMD_ERASE_VERIFY	(0x71)
134*4882a593Smuzhiyun #define ONENAND_CMD_RESET		(0xF0)
135*4882a593Smuzhiyun #define ONENAND_CMD_OTP_ACCESS		(0x65)
136*4882a593Smuzhiyun #define ONENAND_CMD_READID		(0x90)
137*4882a593Smuzhiyun #define FLEXONENAND_CMD_PI_UPDATE	(0x05)
138*4882a593Smuzhiyun #define FLEXONENAND_CMD_PI_ACCESS	(0x66)
139*4882a593Smuzhiyun #define FLEXONENAND_CMD_RECOVER_LSB	(0x05)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* NOTE: Those are not *REAL* commands */
142*4882a593Smuzhiyun #define ONENAND_CMD_BUFFERRAM		(0x1978)
143*4882a593Smuzhiyun #define FLEXONENAND_CMD_READ_PI		(0x1985)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * System Configuration 1 Register F221h (R, R/W)
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_SYNC_READ	(1 << 15)
149*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_7		(7 << 12)
150*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_6		(6 << 12)
151*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_5		(5 << 12)
152*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_4		(4 << 12)
153*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_3		(3 << 12)
154*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_10		(2 << 12)
155*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_9		(1 << 12)
156*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_8		(0 << 12)
157*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_SHIFT	(12)
158*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_32		(4 << 9)
159*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_16		(3 << 9)
160*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_8		(2 << 9)
161*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_4		(1 << 9)
162*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_CONT	(0 << 9)
163*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_SHIFT	(9)
164*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_NO_ECC		(1 << 8)
165*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_RDY		(1 << 7)
166*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_INT		(1 << 6)
167*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_IOBE		(1 << 5)
168*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_RDY_CONF	(1 << 4)
169*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_VHF		(1 << 3)
170*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_HF		(1 << 2)
171*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_SYNC_WRITE	(1 << 1)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * Controller Status Register F240h (R)
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun #define ONENAND_CTRL_ONGO		(1 << 15)
177*4882a593Smuzhiyun #define ONENAND_CTRL_LOCK		(1 << 14)
178*4882a593Smuzhiyun #define ONENAND_CTRL_LOAD		(1 << 13)
179*4882a593Smuzhiyun #define ONENAND_CTRL_PROGRAM		(1 << 12)
180*4882a593Smuzhiyun #define ONENAND_CTRL_ERASE		(1 << 11)
181*4882a593Smuzhiyun #define ONENAND_CTRL_ERROR		(1 << 10)
182*4882a593Smuzhiyun #define ONENAND_CTRL_RSTB		(1 << 7)
183*4882a593Smuzhiyun #define ONENAND_CTRL_OTP_L		(1 << 6)
184*4882a593Smuzhiyun #define ONENAND_CTRL_OTP_BL		(1 << 5)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun  * Interrupt Status Register F241h (R)
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun #define ONENAND_INT_MASTER		(1 << 15)
190*4882a593Smuzhiyun #define ONENAND_INT_READ		(1 << 7)
191*4882a593Smuzhiyun #define ONENAND_INT_WRITE		(1 << 6)
192*4882a593Smuzhiyun #define ONENAND_INT_ERASE		(1 << 5)
193*4882a593Smuzhiyun #define ONENAND_INT_RESET		(1 << 4)
194*4882a593Smuzhiyun #define ONENAND_INT_CLEAR		(0 << 0)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * NAND Flash Write Protection Status Register F24Eh (R)
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun #define ONENAND_WP_US			(1 << 2)
200*4882a593Smuzhiyun #define ONENAND_WP_LS			(1 << 1)
201*4882a593Smuzhiyun #define ONENAND_WP_LTS			(1 << 0)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * ECC Status Reigser FF00h (R)
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun #define ONENAND_ECC_1BIT		(1 << 0)
207*4882a593Smuzhiyun #define ONENAND_ECC_1BIT_ALL		(0x5555)
208*4882a593Smuzhiyun #define ONENAND_ECC_2BIT		(1 << 1)
209*4882a593Smuzhiyun #define ONENAND_ECC_2BIT_ALL		(0xAAAA)
210*4882a593Smuzhiyun #define FLEXONENAND_UNCORRECTABLE_ERROR	(0x1010)
211*4882a593Smuzhiyun #define ONENAND_ECC_3BIT		(1 << 2)
212*4882a593Smuzhiyun #define ONENAND_ECC_4BIT		(1 << 3)
213*4882a593Smuzhiyun #define ONENAND_ECC_4BIT_UNCORRECTABLE	(0x1010)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * One-Time Programmable (OTP)
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun #define FLEXONENAND_OTP_LOCK_OFFSET		(2048)
219*4882a593Smuzhiyun #define ONENAND_OTP_LOCK_OFFSET		(14)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #endif	/* __ONENAND_REG_H */
222