1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org> et al.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __MTD_CFI_H__
7*4882a593Smuzhiyun #define __MTD_CFI_H__
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/bug.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mtd/flashchip.h>
14*4882a593Smuzhiyun #include <linux/mtd/map.h>
15*4882a593Smuzhiyun #include <linux/mtd/cfi_endian.h>
16*4882a593Smuzhiyun #include <linux/mtd/xip.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I1
19*4882a593Smuzhiyun #define cfi_interleave(cfi) 1
20*4882a593Smuzhiyun #define cfi_interleave_is_1(cfi) (cfi_interleave(cfi) == 1)
21*4882a593Smuzhiyun #else
22*4882a593Smuzhiyun #define cfi_interleave_is_1(cfi) (0)
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I2
26*4882a593Smuzhiyun # ifdef cfi_interleave
27*4882a593Smuzhiyun # undef cfi_interleave
28*4882a593Smuzhiyun # define cfi_interleave(cfi) ((cfi)->interleave)
29*4882a593Smuzhiyun # else
30*4882a593Smuzhiyun # define cfi_interleave(cfi) 2
31*4882a593Smuzhiyun # endif
32*4882a593Smuzhiyun #define cfi_interleave_is_2(cfi) (cfi_interleave(cfi) == 2)
33*4882a593Smuzhiyun #else
34*4882a593Smuzhiyun #define cfi_interleave_is_2(cfi) (0)
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I4
38*4882a593Smuzhiyun # ifdef cfi_interleave
39*4882a593Smuzhiyun # undef cfi_interleave
40*4882a593Smuzhiyun # define cfi_interleave(cfi) ((cfi)->interleave)
41*4882a593Smuzhiyun # else
42*4882a593Smuzhiyun # define cfi_interleave(cfi) 4
43*4882a593Smuzhiyun # endif
44*4882a593Smuzhiyun #define cfi_interleave_is_4(cfi) (cfi_interleave(cfi) == 4)
45*4882a593Smuzhiyun #else
46*4882a593Smuzhiyun #define cfi_interleave_is_4(cfi) (0)
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I8
50*4882a593Smuzhiyun # ifdef cfi_interleave
51*4882a593Smuzhiyun # undef cfi_interleave
52*4882a593Smuzhiyun # define cfi_interleave(cfi) ((cfi)->interleave)
53*4882a593Smuzhiyun # else
54*4882a593Smuzhiyun # define cfi_interleave(cfi) 8
55*4882a593Smuzhiyun # endif
56*4882a593Smuzhiyun #define cfi_interleave_is_8(cfi) (cfi_interleave(cfi) == 8)
57*4882a593Smuzhiyun #else
58*4882a593Smuzhiyun #define cfi_interleave_is_8(cfi) (0)
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #ifndef cfi_interleave
62*4882a593Smuzhiyun #warning No CONFIG_MTD_CFI_Ix selected. No NOR chip support can work.
cfi_interleave(void * cfi)63*4882a593Smuzhiyun static inline int cfi_interleave(void *cfi)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun BUG();
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun
cfi_interleave_supported(int i)70*4882a593Smuzhiyun static inline int cfi_interleave_supported(int i)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun switch (i) {
73*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I1
74*4882a593Smuzhiyun case 1:
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I2
77*4882a593Smuzhiyun case 2:
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I4
80*4882a593Smuzhiyun case 4:
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun #ifdef CONFIG_MTD_CFI_I8
83*4882a593Smuzhiyun case 8:
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun return 1;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun default:
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* NB: these values must represents the number of bytes needed to meet the
94*4882a593Smuzhiyun * device type (x8, x16, x32). Eg. a 32 bit device is 4 x 8 bytes.
95*4882a593Smuzhiyun * These numbers are used in calculations.
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun #define CFI_DEVICETYPE_X8 (8 / 8)
98*4882a593Smuzhiyun #define CFI_DEVICETYPE_X16 (16 / 8)
99*4882a593Smuzhiyun #define CFI_DEVICETYPE_X32 (32 / 8)
100*4882a593Smuzhiyun #define CFI_DEVICETYPE_X64 (64 / 8)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Device Interface Code Assignments from the "Common Flash Memory Interface
104*4882a593Smuzhiyun * Publication 100" dated December 1, 2001.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun #define CFI_INTERFACE_X8_ASYNC 0x0000
107*4882a593Smuzhiyun #define CFI_INTERFACE_X16_ASYNC 0x0001
108*4882a593Smuzhiyun #define CFI_INTERFACE_X8_BY_X16_ASYNC 0x0002
109*4882a593Smuzhiyun #define CFI_INTERFACE_X32_ASYNC 0x0003
110*4882a593Smuzhiyun #define CFI_INTERFACE_X16_BY_X32_ASYNC 0x0005
111*4882a593Smuzhiyun #define CFI_INTERFACE_NOT_ALLOWED 0xffff
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* NB: We keep these structures in memory in HOST byteorder, except
115*4882a593Smuzhiyun * where individually noted.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Basic Query Structure */
119*4882a593Smuzhiyun struct cfi_ident {
120*4882a593Smuzhiyun uint8_t qry[3];
121*4882a593Smuzhiyun uint16_t P_ID;
122*4882a593Smuzhiyun uint16_t P_ADR;
123*4882a593Smuzhiyun uint16_t A_ID;
124*4882a593Smuzhiyun uint16_t A_ADR;
125*4882a593Smuzhiyun uint8_t VccMin;
126*4882a593Smuzhiyun uint8_t VccMax;
127*4882a593Smuzhiyun uint8_t VppMin;
128*4882a593Smuzhiyun uint8_t VppMax;
129*4882a593Smuzhiyun uint8_t WordWriteTimeoutTyp;
130*4882a593Smuzhiyun uint8_t BufWriteTimeoutTyp;
131*4882a593Smuzhiyun uint8_t BlockEraseTimeoutTyp;
132*4882a593Smuzhiyun uint8_t ChipEraseTimeoutTyp;
133*4882a593Smuzhiyun uint8_t WordWriteTimeoutMax;
134*4882a593Smuzhiyun uint8_t BufWriteTimeoutMax;
135*4882a593Smuzhiyun uint8_t BlockEraseTimeoutMax;
136*4882a593Smuzhiyun uint8_t ChipEraseTimeoutMax;
137*4882a593Smuzhiyun uint8_t DevSize;
138*4882a593Smuzhiyun uint16_t InterfaceDesc;
139*4882a593Smuzhiyun uint16_t MaxBufWriteSize;
140*4882a593Smuzhiyun uint8_t NumEraseRegions;
141*4882a593Smuzhiyun uint32_t EraseRegionInfo[]; /* Not host ordered */
142*4882a593Smuzhiyun } __packed;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Extended Query Structure for both PRI and ALT */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct cfi_extquery {
147*4882a593Smuzhiyun uint8_t pri[3];
148*4882a593Smuzhiyun uint8_t MajorVersion;
149*4882a593Smuzhiyun uint8_t MinorVersion;
150*4882a593Smuzhiyun } __packed;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Vendor-Specific PRI for Intel/Sharp Extended Command Set (0x0001) */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun struct cfi_pri_intelext {
155*4882a593Smuzhiyun uint8_t pri[3];
156*4882a593Smuzhiyun uint8_t MajorVersion;
157*4882a593Smuzhiyun uint8_t MinorVersion;
158*4882a593Smuzhiyun uint32_t FeatureSupport; /* if bit 31 is set then an additional uint32_t feature
159*4882a593Smuzhiyun block follows - FIXME - not currently supported */
160*4882a593Smuzhiyun uint8_t SuspendCmdSupport;
161*4882a593Smuzhiyun uint16_t BlkStatusRegMask;
162*4882a593Smuzhiyun uint8_t VccOptimal;
163*4882a593Smuzhiyun uint8_t VppOptimal;
164*4882a593Smuzhiyun uint8_t NumProtectionFields;
165*4882a593Smuzhiyun uint16_t ProtRegAddr;
166*4882a593Smuzhiyun uint8_t FactProtRegSize;
167*4882a593Smuzhiyun uint8_t UserProtRegSize;
168*4882a593Smuzhiyun uint8_t extra[];
169*4882a593Smuzhiyun } __packed;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct cfi_intelext_otpinfo {
172*4882a593Smuzhiyun uint32_t ProtRegAddr;
173*4882a593Smuzhiyun uint16_t FactGroups;
174*4882a593Smuzhiyun uint8_t FactProtRegSize;
175*4882a593Smuzhiyun uint16_t UserGroups;
176*4882a593Smuzhiyun uint8_t UserProtRegSize;
177*4882a593Smuzhiyun } __packed;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct cfi_intelext_blockinfo {
180*4882a593Smuzhiyun uint16_t NumIdentBlocks;
181*4882a593Smuzhiyun uint16_t BlockSize;
182*4882a593Smuzhiyun uint16_t MinBlockEraseCycles;
183*4882a593Smuzhiyun uint8_t BitsPerCell;
184*4882a593Smuzhiyun uint8_t BlockCap;
185*4882a593Smuzhiyun } __packed;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct cfi_intelext_regioninfo {
188*4882a593Smuzhiyun uint16_t NumIdentPartitions;
189*4882a593Smuzhiyun uint8_t NumOpAllowed;
190*4882a593Smuzhiyun uint8_t NumOpAllowedSimProgMode;
191*4882a593Smuzhiyun uint8_t NumOpAllowedSimEraMode;
192*4882a593Smuzhiyun uint8_t NumBlockTypes;
193*4882a593Smuzhiyun struct cfi_intelext_blockinfo BlockTypes[1];
194*4882a593Smuzhiyun } __packed;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun struct cfi_intelext_programming_regioninfo {
197*4882a593Smuzhiyun uint8_t ProgRegShift;
198*4882a593Smuzhiyun uint8_t Reserved1;
199*4882a593Smuzhiyun uint8_t ControlValid;
200*4882a593Smuzhiyun uint8_t Reserved2;
201*4882a593Smuzhiyun uint8_t ControlInvalid;
202*4882a593Smuzhiyun uint8_t Reserved3;
203*4882a593Smuzhiyun } __packed;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Vendor-Specific PRI for AMD/Fujitsu Extended Command Set (0x0002) */
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct cfi_pri_amdstd {
208*4882a593Smuzhiyun uint8_t pri[3];
209*4882a593Smuzhiyun uint8_t MajorVersion;
210*4882a593Smuzhiyun uint8_t MinorVersion;
211*4882a593Smuzhiyun uint8_t SiliconRevision; /* bits 1-0: Address Sensitive Unlock */
212*4882a593Smuzhiyun uint8_t EraseSuspend;
213*4882a593Smuzhiyun uint8_t BlkProt;
214*4882a593Smuzhiyun uint8_t TmpBlkUnprotect;
215*4882a593Smuzhiyun uint8_t BlkProtUnprot;
216*4882a593Smuzhiyun uint8_t SimultaneousOps;
217*4882a593Smuzhiyun uint8_t BurstMode;
218*4882a593Smuzhiyun uint8_t PageMode;
219*4882a593Smuzhiyun uint8_t VppMin;
220*4882a593Smuzhiyun uint8_t VppMax;
221*4882a593Smuzhiyun uint8_t TopBottom;
222*4882a593Smuzhiyun /* Below field are added from version 1.5 */
223*4882a593Smuzhiyun uint8_t ProgramSuspend;
224*4882a593Smuzhiyun uint8_t UnlockBypass;
225*4882a593Smuzhiyun uint8_t SecureSiliconSector;
226*4882a593Smuzhiyun uint8_t SoftwareFeatures;
227*4882a593Smuzhiyun #define CFI_POLL_STATUS_REG BIT(0)
228*4882a593Smuzhiyun #define CFI_POLL_DQ BIT(1)
229*4882a593Smuzhiyun } __packed;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Vendor-Specific PRI for Atmel chips (command set 0x0002) */
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct cfi_pri_atmel {
234*4882a593Smuzhiyun uint8_t pri[3];
235*4882a593Smuzhiyun uint8_t MajorVersion;
236*4882a593Smuzhiyun uint8_t MinorVersion;
237*4882a593Smuzhiyun uint8_t Features;
238*4882a593Smuzhiyun uint8_t BottomBoot;
239*4882a593Smuzhiyun uint8_t BurstMode;
240*4882a593Smuzhiyun uint8_t PageMode;
241*4882a593Smuzhiyun } __packed;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun struct cfi_pri_query {
244*4882a593Smuzhiyun uint8_t NumFields;
245*4882a593Smuzhiyun uint32_t ProtField[1]; /* Not host ordered */
246*4882a593Smuzhiyun } __packed;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun struct cfi_bri_query {
249*4882a593Smuzhiyun uint8_t PageModeReadCap;
250*4882a593Smuzhiyun uint8_t NumFields;
251*4882a593Smuzhiyun uint32_t ConfField[1]; /* Not host ordered */
252*4882a593Smuzhiyun } __packed;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define P_ID_NONE 0x0000
255*4882a593Smuzhiyun #define P_ID_INTEL_EXT 0x0001
256*4882a593Smuzhiyun #define P_ID_AMD_STD 0x0002
257*4882a593Smuzhiyun #define P_ID_INTEL_STD 0x0003
258*4882a593Smuzhiyun #define P_ID_AMD_EXT 0x0004
259*4882a593Smuzhiyun #define P_ID_WINBOND 0x0006
260*4882a593Smuzhiyun #define P_ID_ST_ADV 0x0020
261*4882a593Smuzhiyun #define P_ID_MITSUBISHI_STD 0x0100
262*4882a593Smuzhiyun #define P_ID_MITSUBISHI_EXT 0x0101
263*4882a593Smuzhiyun #define P_ID_SST_PAGE 0x0102
264*4882a593Smuzhiyun #define P_ID_SST_OLD 0x0701
265*4882a593Smuzhiyun #define P_ID_INTEL_PERFORMANCE 0x0200
266*4882a593Smuzhiyun #define P_ID_INTEL_DATA 0x0210
267*4882a593Smuzhiyun #define P_ID_RESERVED 0xffff
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define CFI_MODE_CFI 1
271*4882a593Smuzhiyun #define CFI_MODE_JEDEC 0
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun struct cfi_private {
274*4882a593Smuzhiyun uint16_t cmdset;
275*4882a593Smuzhiyun void *cmdset_priv;
276*4882a593Smuzhiyun int interleave;
277*4882a593Smuzhiyun int device_type;
278*4882a593Smuzhiyun int cfi_mode; /* Are we a JEDEC device pretending to be CFI? */
279*4882a593Smuzhiyun int addr_unlock1;
280*4882a593Smuzhiyun int addr_unlock2;
281*4882a593Smuzhiyun struct mtd_info *(*cmdset_setup)(struct map_info *);
282*4882a593Smuzhiyun struct cfi_ident *cfiq; /* For now only one. We insist that all devs
283*4882a593Smuzhiyun must be of the same type. */
284*4882a593Smuzhiyun int mfr, id;
285*4882a593Smuzhiyun int numchips;
286*4882a593Smuzhiyun map_word sector_erase_cmd;
287*4882a593Smuzhiyun unsigned long chipshift; /* Because they're of the same type */
288*4882a593Smuzhiyun const char *im_name; /* inter_module name for cmdset_setup */
289*4882a593Smuzhiyun unsigned long quirks;
290*4882a593Smuzhiyun struct flchip chips[]; /* per-chip data structure for each chip */
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun uint32_t cfi_build_cmd_addr(uint32_t cmd_ofs,
294*4882a593Smuzhiyun struct map_info *map, struct cfi_private *cfi);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun map_word cfi_build_cmd(u_long cmd, struct map_info *map, struct cfi_private *cfi);
297*4882a593Smuzhiyun #define CMD(x) cfi_build_cmd((x), map, cfi)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun unsigned long cfi_merge_status(map_word val, struct map_info *map,
300*4882a593Smuzhiyun struct cfi_private *cfi);
301*4882a593Smuzhiyun #define MERGESTATUS(x) cfi_merge_status((x), map, cfi)
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun uint32_t cfi_send_gen_cmd(u_char cmd, uint32_t cmd_addr, uint32_t base,
304*4882a593Smuzhiyun struct map_info *map, struct cfi_private *cfi,
305*4882a593Smuzhiyun int type, map_word *prev_val);
306*4882a593Smuzhiyun
cfi_read_query(struct map_info * map,uint32_t addr)307*4882a593Smuzhiyun static inline uint8_t cfi_read_query(struct map_info *map, uint32_t addr)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun map_word val = map_read(map, addr);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (map_bankwidth_is_1(map)) {
312*4882a593Smuzhiyun return val.x[0];
313*4882a593Smuzhiyun } else if (map_bankwidth_is_2(map)) {
314*4882a593Smuzhiyun return cfi16_to_cpu(map, val.x[0]);
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun /* No point in a 64-bit byteswap since that would just be
317*4882a593Smuzhiyun swapping the responses from different chips, and we are
318*4882a593Smuzhiyun only interested in one chip (a representative sample) */
319*4882a593Smuzhiyun return cfi32_to_cpu(map, val.x[0]);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
cfi_read_query16(struct map_info * map,uint32_t addr)323*4882a593Smuzhiyun static inline uint16_t cfi_read_query16(struct map_info *map, uint32_t addr)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun map_word val = map_read(map, addr);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (map_bankwidth_is_1(map)) {
328*4882a593Smuzhiyun return val.x[0] & 0xff;
329*4882a593Smuzhiyun } else if (map_bankwidth_is_2(map)) {
330*4882a593Smuzhiyun return cfi16_to_cpu(map, val.x[0]);
331*4882a593Smuzhiyun } else {
332*4882a593Smuzhiyun /* No point in a 64-bit byteswap since that would just be
333*4882a593Smuzhiyun swapping the responses from different chips, and we are
334*4882a593Smuzhiyun only interested in one chip (a representative sample) */
335*4882a593Smuzhiyun return cfi32_to_cpu(map, val.x[0]);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun void cfi_udelay(int us);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun int __xipram cfi_qry_present(struct map_info *map, __u32 base,
342*4882a593Smuzhiyun struct cfi_private *cfi);
343*4882a593Smuzhiyun int __xipram cfi_qry_mode_on(uint32_t base, struct map_info *map,
344*4882a593Smuzhiyun struct cfi_private *cfi);
345*4882a593Smuzhiyun void __xipram cfi_qry_mode_off(uint32_t base, struct map_info *map,
346*4882a593Smuzhiyun struct cfi_private *cfi);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun struct cfi_extquery *cfi_read_pri(struct map_info *map, uint16_t adr, uint16_t size,
349*4882a593Smuzhiyun const char* name);
350*4882a593Smuzhiyun struct cfi_fixup {
351*4882a593Smuzhiyun uint16_t mfr;
352*4882a593Smuzhiyun uint16_t id;
353*4882a593Smuzhiyun void (*fixup)(struct mtd_info *mtd);
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #define CFI_MFR_ANY 0xFFFF
357*4882a593Smuzhiyun #define CFI_ID_ANY 0xFFFF
358*4882a593Smuzhiyun #define CFI_MFR_CONTINUATION 0x007F
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define CFI_MFR_AMD 0x0001
361*4882a593Smuzhiyun #define CFI_MFR_AMIC 0x0037
362*4882a593Smuzhiyun #define CFI_MFR_ATMEL 0x001F
363*4882a593Smuzhiyun #define CFI_MFR_EON 0x001C
364*4882a593Smuzhiyun #define CFI_MFR_FUJITSU 0x0004
365*4882a593Smuzhiyun #define CFI_MFR_HYUNDAI 0x00AD
366*4882a593Smuzhiyun #define CFI_MFR_INTEL 0x0089
367*4882a593Smuzhiyun #define CFI_MFR_MACRONIX 0x00C2
368*4882a593Smuzhiyun #define CFI_MFR_NEC 0x0010
369*4882a593Smuzhiyun #define CFI_MFR_PMC 0x009D
370*4882a593Smuzhiyun #define CFI_MFR_SAMSUNG 0x00EC
371*4882a593Smuzhiyun #define CFI_MFR_SHARP 0x00B0
372*4882a593Smuzhiyun #define CFI_MFR_SST 0x00BF
373*4882a593Smuzhiyun #define CFI_MFR_ST 0x0020 /* STMicroelectronics */
374*4882a593Smuzhiyun #define CFI_MFR_MICRON 0x002C /* Micron */
375*4882a593Smuzhiyun #define CFI_MFR_TOSHIBA 0x0098
376*4882a593Smuzhiyun #define CFI_MFR_WINBOND 0x00DA
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun void cfi_fixup(struct mtd_info *mtd, struct cfi_fixup* fixups);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun typedef int (*varsize_frob_t)(struct map_info *map, struct flchip *chip,
381*4882a593Smuzhiyun unsigned long adr, int len, void *thunk);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun int cfi_varsize_frob(struct mtd_info *mtd, varsize_frob_t frob,
384*4882a593Smuzhiyun loff_t ofs, size_t len, void *thunk);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun #endif /* __MTD_CFI_H__ */
388