xref: /OK3568_Linux_fs/kernel/include/linux/mlx5/port.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef __MLX5_PORT_H__
34*4882a593Smuzhiyun #define __MLX5_PORT_H__
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/mlx5/driver.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum mlx5_beacon_duration {
39*4882a593Smuzhiyun 	MLX5_BEACON_DURATION_OFF = 0x0,
40*4882a593Smuzhiyun 	MLX5_BEACON_DURATION_INF = 0xffff,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum mlx5_module_id {
44*4882a593Smuzhiyun 	MLX5_MODULE_ID_SFP              = 0x3,
45*4882a593Smuzhiyun 	MLX5_MODULE_ID_QSFP             = 0xC,
46*4882a593Smuzhiyun 	MLX5_MODULE_ID_QSFP_PLUS        = 0xD,
47*4882a593Smuzhiyun 	MLX5_MODULE_ID_QSFP28           = 0x11,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun enum mlx5_an_status {
51*4882a593Smuzhiyun 	MLX5_AN_UNAVAILABLE = 0,
52*4882a593Smuzhiyun 	MLX5_AN_COMPLETE    = 1,
53*4882a593Smuzhiyun 	MLX5_AN_FAILED      = 2,
54*4882a593Smuzhiyun 	MLX5_AN_LINK_UP     = 3,
55*4882a593Smuzhiyun 	MLX5_AN_LINK_DOWN   = 4,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define MLX5_EEPROM_MAX_BYTES			32
59*4882a593Smuzhiyun #define MLX5_EEPROM_IDENTIFIER_BYTE_MASK	0x000000ff
60*4882a593Smuzhiyun #define MLX5_I2C_ADDR_LOW		0x50
61*4882a593Smuzhiyun #define MLX5_I2C_ADDR_HIGH		0x51
62*4882a593Smuzhiyun #define MLX5_EEPROM_PAGE_LENGTH		256
63*4882a593Smuzhiyun #define MLX5_EEPROM_HIGH_PAGE_LENGTH	128
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun enum mlx5e_link_mode {
66*4882a593Smuzhiyun 	MLX5E_1000BASE_CX_SGMII	 = 0,
67*4882a593Smuzhiyun 	MLX5E_1000BASE_KX	 = 1,
68*4882a593Smuzhiyun 	MLX5E_10GBASE_CX4	 = 2,
69*4882a593Smuzhiyun 	MLX5E_10GBASE_KX4	 = 3,
70*4882a593Smuzhiyun 	MLX5E_10GBASE_KR	 = 4,
71*4882a593Smuzhiyun 	MLX5E_20GBASE_KR2	 = 5,
72*4882a593Smuzhiyun 	MLX5E_40GBASE_CR4	 = 6,
73*4882a593Smuzhiyun 	MLX5E_40GBASE_KR4	 = 7,
74*4882a593Smuzhiyun 	MLX5E_56GBASE_R4	 = 8,
75*4882a593Smuzhiyun 	MLX5E_10GBASE_CR	 = 12,
76*4882a593Smuzhiyun 	MLX5E_10GBASE_SR	 = 13,
77*4882a593Smuzhiyun 	MLX5E_10GBASE_ER	 = 14,
78*4882a593Smuzhiyun 	MLX5E_40GBASE_SR4	 = 15,
79*4882a593Smuzhiyun 	MLX5E_40GBASE_LR4	 = 16,
80*4882a593Smuzhiyun 	MLX5E_50GBASE_SR2	 = 18,
81*4882a593Smuzhiyun 	MLX5E_100GBASE_CR4	 = 20,
82*4882a593Smuzhiyun 	MLX5E_100GBASE_SR4	 = 21,
83*4882a593Smuzhiyun 	MLX5E_100GBASE_KR4	 = 22,
84*4882a593Smuzhiyun 	MLX5E_100GBASE_LR4	 = 23,
85*4882a593Smuzhiyun 	MLX5E_100BASE_TX	 = 24,
86*4882a593Smuzhiyun 	MLX5E_1000BASE_T	 = 25,
87*4882a593Smuzhiyun 	MLX5E_10GBASE_T		 = 26,
88*4882a593Smuzhiyun 	MLX5E_25GBASE_CR	 = 27,
89*4882a593Smuzhiyun 	MLX5E_25GBASE_KR	 = 28,
90*4882a593Smuzhiyun 	MLX5E_25GBASE_SR	 = 29,
91*4882a593Smuzhiyun 	MLX5E_50GBASE_CR2	 = 30,
92*4882a593Smuzhiyun 	MLX5E_50GBASE_KR2	 = 31,
93*4882a593Smuzhiyun 	MLX5E_LINK_MODES_NUMBER,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun enum mlx5e_ext_link_mode {
97*4882a593Smuzhiyun 	MLX5E_SGMII_100M			= 0,
98*4882a593Smuzhiyun 	MLX5E_1000BASE_X_SGMII			= 1,
99*4882a593Smuzhiyun 	MLX5E_5GBASE_R				= 3,
100*4882a593Smuzhiyun 	MLX5E_10GBASE_XFI_XAUI_1		= 4,
101*4882a593Smuzhiyun 	MLX5E_40GBASE_XLAUI_4_XLPPI_4		= 5,
102*4882a593Smuzhiyun 	MLX5E_25GAUI_1_25GBASE_CR_KR		= 6,
103*4882a593Smuzhiyun 	MLX5E_50GAUI_2_LAUI_2_50GBASE_CR2_KR2	= 7,
104*4882a593Smuzhiyun 	MLX5E_50GAUI_1_LAUI_1_50GBASE_CR_KR	= 8,
105*4882a593Smuzhiyun 	MLX5E_CAUI_4_100GBASE_CR4_KR4		= 9,
106*4882a593Smuzhiyun 	MLX5E_100GAUI_2_100GBASE_CR2_KR2	= 10,
107*4882a593Smuzhiyun 	MLX5E_100GAUI_1_100GBASE_CR_KR		= 11,
108*4882a593Smuzhiyun 	MLX5E_200GAUI_4_200GBASE_CR4_KR4	= 12,
109*4882a593Smuzhiyun 	MLX5E_200GAUI_2_200GBASE_CR2_KR2	= 13,
110*4882a593Smuzhiyun 	MLX5E_400GAUI_8				= 15,
111*4882a593Smuzhiyun 	MLX5E_400GAUI_4_400GBASE_CR4_KR4	= 16,
112*4882a593Smuzhiyun 	MLX5E_EXT_LINK_MODES_NUMBER,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun enum mlx5e_connector_type {
116*4882a593Smuzhiyun 	MLX5E_PORT_UNKNOWN	= 0,
117*4882a593Smuzhiyun 	MLX5E_PORT_NONE			= 1,
118*4882a593Smuzhiyun 	MLX5E_PORT_TP			= 2,
119*4882a593Smuzhiyun 	MLX5E_PORT_AUI			= 3,
120*4882a593Smuzhiyun 	MLX5E_PORT_BNC			= 4,
121*4882a593Smuzhiyun 	MLX5E_PORT_MII			= 5,
122*4882a593Smuzhiyun 	MLX5E_PORT_FIBRE		= 6,
123*4882a593Smuzhiyun 	MLX5E_PORT_DA			= 7,
124*4882a593Smuzhiyun 	MLX5E_PORT_OTHER		= 8,
125*4882a593Smuzhiyun 	MLX5E_CONNECTOR_TYPE_NUMBER,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun enum mlx5_ptys_width {
129*4882a593Smuzhiyun 	MLX5_PTYS_WIDTH_1X	= 1 << 0,
130*4882a593Smuzhiyun 	MLX5_PTYS_WIDTH_2X	= 1 << 1,
131*4882a593Smuzhiyun 	MLX5_PTYS_WIDTH_4X	= 1 << 2,
132*4882a593Smuzhiyun 	MLX5_PTYS_WIDTH_8X	= 1 << 3,
133*4882a593Smuzhiyun 	MLX5_PTYS_WIDTH_12X	= 1 << 4,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MLX5E_PROT_MASK(link_mode) (1 << link_mode)
137*4882a593Smuzhiyun #define MLX5_GET_ETH_PROTO(reg, out, ext, field)	\
138*4882a593Smuzhiyun 	(ext ? MLX5_GET(reg, out, ext_##field) :	\
139*4882a593Smuzhiyun 	MLX5_GET(reg, out, field))
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps);
142*4882a593Smuzhiyun int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys,
143*4882a593Smuzhiyun 			 int ptys_size, int proto_mask, u8 local_port);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun int mlx5_query_ib_port_oper(struct mlx5_core_dev *dev, u16 *link_width_oper,
146*4882a593Smuzhiyun 			    u16 *proto_oper, u8 local_port);
147*4882a593Smuzhiyun void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
148*4882a593Smuzhiyun int mlx5_set_port_admin_status(struct mlx5_core_dev *dev,
149*4882a593Smuzhiyun 			       enum mlx5_port_status status);
150*4882a593Smuzhiyun int mlx5_query_port_admin_status(struct mlx5_core_dev *dev,
151*4882a593Smuzhiyun 				 enum mlx5_port_status *status);
152*4882a593Smuzhiyun int mlx5_set_port_beacon(struct mlx5_core_dev *dev, u16 beacon_duration);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun int mlx5_set_port_mtu(struct mlx5_core_dev *dev, u16 mtu, u8 port);
155*4882a593Smuzhiyun void mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, u16 *max_mtu, u8 port);
156*4882a593Smuzhiyun void mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, u16 *oper_mtu,
157*4882a593Smuzhiyun 			      u8 port);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun int mlx5_query_port_vl_hw_cap(struct mlx5_core_dev *dev,
160*4882a593Smuzhiyun 			      u8 *vl_hw_cap, u8 local_port);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 rx_pause, u32 tx_pause);
163*4882a593Smuzhiyun int mlx5_query_port_pause(struct mlx5_core_dev *dev,
164*4882a593Smuzhiyun 			  u32 *rx_pause, u32 *tx_pause);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun int mlx5_set_port_pfc(struct mlx5_core_dev *dev, u8 pfc_en_tx, u8 pfc_en_rx);
167*4882a593Smuzhiyun int mlx5_query_port_pfc(struct mlx5_core_dev *dev, u8 *pfc_en_tx,
168*4882a593Smuzhiyun 			u8 *pfc_en_rx);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun int mlx5_set_port_stall_watermark(struct mlx5_core_dev *dev,
171*4882a593Smuzhiyun 				  u16 stall_critical_watermark,
172*4882a593Smuzhiyun 				  u16 stall_minor_watermark);
173*4882a593Smuzhiyun int mlx5_query_port_stall_watermark(struct mlx5_core_dev *dev,
174*4882a593Smuzhiyun 				    u16 *stall_critical_watermark, u16 *stall_minor_watermark);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun int mlx5_max_tc(struct mlx5_core_dev *mdev);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun int mlx5_set_port_prio_tc(struct mlx5_core_dev *mdev, u8 *prio_tc);
179*4882a593Smuzhiyun int mlx5_query_port_prio_tc(struct mlx5_core_dev *mdev,
180*4882a593Smuzhiyun 			    u8 prio, u8 *tc);
181*4882a593Smuzhiyun int mlx5_set_port_tc_group(struct mlx5_core_dev *mdev, u8 *tc_group);
182*4882a593Smuzhiyun int mlx5_query_port_tc_group(struct mlx5_core_dev *mdev,
183*4882a593Smuzhiyun 			     u8 tc, u8 *tc_group);
184*4882a593Smuzhiyun int mlx5_set_port_tc_bw_alloc(struct mlx5_core_dev *mdev, u8 *tc_bw);
185*4882a593Smuzhiyun int mlx5_query_port_tc_bw_alloc(struct mlx5_core_dev *mdev,
186*4882a593Smuzhiyun 				u8 tc, u8 *bw_pct);
187*4882a593Smuzhiyun int mlx5_modify_port_ets_rate_limit(struct mlx5_core_dev *mdev,
188*4882a593Smuzhiyun 				    u8 *max_bw_value,
189*4882a593Smuzhiyun 				    u8 *max_bw_unit);
190*4882a593Smuzhiyun int mlx5_query_port_ets_rate_limit(struct mlx5_core_dev *mdev,
191*4882a593Smuzhiyun 				   u8 *max_bw_value,
192*4882a593Smuzhiyun 				   u8 *max_bw_unit);
193*4882a593Smuzhiyun int mlx5_set_port_wol(struct mlx5_core_dev *mdev, u8 wol_mode);
194*4882a593Smuzhiyun int mlx5_query_port_wol(struct mlx5_core_dev *mdev, u8 *wol_mode);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun int mlx5_query_ports_check(struct mlx5_core_dev *mdev, u32 *out, int outlen);
197*4882a593Smuzhiyun int mlx5_set_ports_check(struct mlx5_core_dev *mdev, u32 *in, int inlen);
198*4882a593Smuzhiyun int mlx5_set_port_fcs(struct mlx5_core_dev *mdev, u8 enable);
199*4882a593Smuzhiyun void mlx5_query_port_fcs(struct mlx5_core_dev *mdev, bool *supported,
200*4882a593Smuzhiyun 			 bool *enabled);
201*4882a593Smuzhiyun int mlx5_query_module_eeprom(struct mlx5_core_dev *dev,
202*4882a593Smuzhiyun 			     u16 offset, u16 size, u8 *data);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun int mlx5_query_port_dcbx_param(struct mlx5_core_dev *mdev, u32 *out);
205*4882a593Smuzhiyun int mlx5_set_port_dcbx_param(struct mlx5_core_dev *mdev, u32 *in);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun int mlx5_set_trust_state(struct mlx5_core_dev *mdev, u8 trust_state);
208*4882a593Smuzhiyun int mlx5_query_trust_state(struct mlx5_core_dev *mdev, u8 *trust_state);
209*4882a593Smuzhiyun int mlx5_set_dscp2prio(struct mlx5_core_dev *mdev, u8 dscp, u8 prio);
210*4882a593Smuzhiyun int mlx5_query_dscp2prio(struct mlx5_core_dev *mdev, u8 *dscp2prio);
211*4882a593Smuzhiyun #endif /* __MLX5_PORT_H__ */
212