1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2017, Mellanox Technologies, Ltd. All rights reserved. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This software is available to you under a choice of one of two 5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU 6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file 7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the 8*4882a593Smuzhiyun * OpenIB.org BSD license below: 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or 11*4882a593Smuzhiyun * without modification, are permitted provided that the following 12*4882a593Smuzhiyun * conditions are met: 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * - Redistributions of source code must retain the above 15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 16*4882a593Smuzhiyun * disclaimer. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above 19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials 21*4882a593Smuzhiyun * provided with the distribution. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30*4882a593Smuzhiyun * SOFTWARE. 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #ifndef MLX5_IFC_FPGA_H 33*4882a593Smuzhiyun #define MLX5_IFC_FPGA_H 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun struct mlx5_ifc_ipv4_layout_bits { 36*4882a593Smuzhiyun u8 reserved_at_0[0x60]; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun u8 ipv4[0x20]; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun struct mlx5_ifc_ipv6_layout_bits { 42*4882a593Smuzhiyun u8 ipv6[16][0x8]; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits { 46*4882a593Smuzhiyun struct mlx5_ifc_ipv6_layout_bits ipv6_layout; 47*4882a593Smuzhiyun struct mlx5_ifc_ipv4_layout_bits ipv4_layout; 48*4882a593Smuzhiyun u8 reserved_at_0[0x80]; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun enum { 52*4882a593Smuzhiyun MLX5_FPGA_CAP_SANDBOX_VENDOR_ID_MLNX = 0x2c9, 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun enum { 56*4882a593Smuzhiyun MLX5_FPGA_CAP_SANDBOX_PRODUCT_ID_IPSEC = 0x2, 57*4882a593Smuzhiyun MLX5_FPGA_CAP_SANDBOX_PRODUCT_ID_TLS = 0x3, 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun struct mlx5_ifc_fpga_shell_caps_bits { 61*4882a593Smuzhiyun u8 max_num_qps[0x10]; 62*4882a593Smuzhiyun u8 reserved_at_10[0x8]; 63*4882a593Smuzhiyun u8 total_rcv_credits[0x8]; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun u8 reserved_at_20[0xe]; 66*4882a593Smuzhiyun u8 qp_type[0x2]; 67*4882a593Smuzhiyun u8 reserved_at_30[0x5]; 68*4882a593Smuzhiyun u8 rae[0x1]; 69*4882a593Smuzhiyun u8 rwe[0x1]; 70*4882a593Smuzhiyun u8 rre[0x1]; 71*4882a593Smuzhiyun u8 reserved_at_38[0x4]; 72*4882a593Smuzhiyun u8 dc[0x1]; 73*4882a593Smuzhiyun u8 ud[0x1]; 74*4882a593Smuzhiyun u8 uc[0x1]; 75*4882a593Smuzhiyun u8 rc[0x1]; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun u8 reserved_at_40[0x1a]; 78*4882a593Smuzhiyun u8 log_ddr_size[0x6]; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun u8 max_fpga_qp_msg_size[0x20]; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun u8 reserved_at_80[0x180]; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun struct mlx5_ifc_fpga_cap_bits { 86*4882a593Smuzhiyun u8 fpga_id[0x8]; 87*4882a593Smuzhiyun u8 fpga_device[0x18]; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun u8 register_file_ver[0x20]; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun u8 fpga_ctrl_modify[0x1]; 92*4882a593Smuzhiyun u8 reserved_at_41[0x5]; 93*4882a593Smuzhiyun u8 access_reg_query_mode[0x2]; 94*4882a593Smuzhiyun u8 reserved_at_48[0x6]; 95*4882a593Smuzhiyun u8 access_reg_modify_mode[0x2]; 96*4882a593Smuzhiyun u8 reserved_at_50[0x10]; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun u8 image_version[0x20]; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun u8 image_date[0x20]; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun u8 image_time[0x20]; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun u8 shell_version[0x20]; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun u8 reserved_at_100[0x80]; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun struct mlx5_ifc_fpga_shell_caps_bits shell_caps; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun u8 reserved_at_380[0x8]; 113*4882a593Smuzhiyun u8 ieee_vendor_id[0x18]; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun u8 sandbox_product_version[0x10]; 116*4882a593Smuzhiyun u8 sandbox_product_id[0x10]; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun u8 sandbox_basic_caps[0x20]; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun u8 reserved_at_3e0[0x10]; 121*4882a593Smuzhiyun u8 sandbox_extended_caps_len[0x10]; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun u8 sandbox_extended_caps_addr[0x40]; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun u8 fpga_ddr_start_addr[0x40]; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun u8 fpga_cr_space_start_addr[0x40]; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun u8 fpga_ddr_size[0x20]; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun u8 fpga_cr_space_size[0x20]; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun u8 reserved_at_500[0x300]; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun enum { 137*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_LOAD = 0x1, 138*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_RESET = 0x2, 139*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_FLASH_SELECT = 0x3, 140*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_SANDBOX_BYPASS_ON = 0x4, 141*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_SANDBOX_BYPASS_OFF = 0x5, 142*4882a593Smuzhiyun MLX5_FPGA_CTRL_OPERATION_RESET_SANDBOX = 0x6, 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun struct mlx5_ifc_fpga_ctrl_bits { 146*4882a593Smuzhiyun u8 reserved_at_0[0x8]; 147*4882a593Smuzhiyun u8 operation[0x8]; 148*4882a593Smuzhiyun u8 reserved_at_10[0x8]; 149*4882a593Smuzhiyun u8 status[0x8]; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun u8 reserved_at_20[0x8]; 152*4882a593Smuzhiyun u8 flash_select_admin[0x8]; 153*4882a593Smuzhiyun u8 reserved_at_30[0x8]; 154*4882a593Smuzhiyun u8 flash_select_oper[0x8]; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun enum { 160*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_CORRUPTED_DDR = 0x1, 161*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_FLASH_TIMEOUT = 0x2, 162*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_INTERNAL_LINK_ERROR = 0x3, 163*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_WATCHDOG_FAILURE = 0x4, 164*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_I2C_FAILURE = 0x5, 165*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_IMAGE_CHANGED = 0x6, 166*4882a593Smuzhiyun MLX5_FPGA_ERROR_EVENT_SYNDROME_TEMPERATURE_CRITICAL = 0x7, 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun struct mlx5_ifc_fpga_error_event_bits { 170*4882a593Smuzhiyun u8 reserved_at_0[0x40]; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun u8 reserved_at_40[0x18]; 173*4882a593Smuzhiyun u8 syndrome[0x8]; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun u8 reserved_at_60[0x80]; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define MLX5_FPGA_ACCESS_REG_SIZE_MAX 64 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun struct mlx5_ifc_fpga_access_reg_bits { 181*4882a593Smuzhiyun u8 reserved_at_0[0x20]; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 184*4882a593Smuzhiyun u8 size[0x10]; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun u8 address[0x40]; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun u8 data[0][0x8]; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun enum mlx5_ifc_fpga_qp_state { 192*4882a593Smuzhiyun MLX5_FPGA_QPC_STATE_INIT = 0x0, 193*4882a593Smuzhiyun MLX5_FPGA_QPC_STATE_ACTIVE = 0x1, 194*4882a593Smuzhiyun MLX5_FPGA_QPC_STATE_ERROR = 0x2, 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun enum mlx5_ifc_fpga_qp_type { 198*4882a593Smuzhiyun MLX5_FPGA_QPC_QP_TYPE_SHELL_QP = 0x0, 199*4882a593Smuzhiyun MLX5_FPGA_QPC_QP_TYPE_SANDBOX_QP = 0x1, 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun enum mlx5_ifc_fpga_qp_service_type { 203*4882a593Smuzhiyun MLX5_FPGA_QPC_ST_RC = 0x0, 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun struct mlx5_ifc_fpga_qpc_bits { 207*4882a593Smuzhiyun u8 state[0x4]; 208*4882a593Smuzhiyun u8 reserved_at_4[0x1b]; 209*4882a593Smuzhiyun u8 qp_type[0x1]; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun u8 reserved_at_20[0x4]; 212*4882a593Smuzhiyun u8 st[0x4]; 213*4882a593Smuzhiyun u8 reserved_at_28[0x10]; 214*4882a593Smuzhiyun u8 traffic_class[0x8]; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun u8 ether_type[0x10]; 217*4882a593Smuzhiyun u8 prio[0x3]; 218*4882a593Smuzhiyun u8 dei[0x1]; 219*4882a593Smuzhiyun u8 vid[0xc]; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun u8 reserved_at_80[0x8]; 224*4882a593Smuzhiyun u8 next_rcv_psn[0x18]; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun u8 reserved_at_a0[0x8]; 227*4882a593Smuzhiyun u8 next_send_psn[0x18]; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun u8 reserved_at_c0[0x10]; 230*4882a593Smuzhiyun u8 pkey[0x10]; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun u8 reserved_at_e0[0x8]; 233*4882a593Smuzhiyun u8 remote_qpn[0x18]; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun u8 reserved_at_100[0x15]; 236*4882a593Smuzhiyun u8 rnr_retry[0x3]; 237*4882a593Smuzhiyun u8 reserved_at_118[0x5]; 238*4882a593Smuzhiyun u8 retry_count[0x3]; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun u8 reserved_at_120[0x20]; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun u8 reserved_at_140[0x10]; 243*4882a593Smuzhiyun u8 remote_mac_47_32[0x10]; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun u8 remote_mac_31_0[0x20]; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun u8 remote_ip[16][0x8]; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun u8 reserved_at_200[0x40]; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun u8 reserved_at_240[0x10]; 252*4882a593Smuzhiyun u8 fpga_mac_47_32[0x10]; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun u8 fpga_mac_31_0[0x20]; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun u8 fpga_ip[16][0x8]; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun struct mlx5_ifc_fpga_create_qp_in_bits { 260*4882a593Smuzhiyun u8 opcode[0x10]; 261*4882a593Smuzhiyun u8 reserved_at_10[0x10]; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 264*4882a593Smuzhiyun u8 op_mod[0x10]; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun struct mlx5_ifc_fpga_qpc_bits fpga_qpc; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun struct mlx5_ifc_fpga_create_qp_out_bits { 272*4882a593Smuzhiyun u8 status[0x8]; 273*4882a593Smuzhiyun u8 reserved_at_8[0x18]; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun u8 syndrome[0x20]; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun u8 reserved_at_40[0x8]; 278*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun struct mlx5_ifc_fpga_qpc_bits fpga_qpc; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun struct mlx5_ifc_fpga_modify_qp_in_bits { 286*4882a593Smuzhiyun u8 opcode[0x10]; 287*4882a593Smuzhiyun u8 reserved_at_10[0x10]; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 290*4882a593Smuzhiyun u8 op_mod[0x10]; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun u8 reserved_at_40[0x8]; 293*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun u8 field_select[0x20]; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun struct mlx5_ifc_fpga_qpc_bits fpga_qpc; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun struct mlx5_ifc_fpga_modify_qp_out_bits { 301*4882a593Smuzhiyun u8 status[0x8]; 302*4882a593Smuzhiyun u8 reserved_at_8[0x18]; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun u8 syndrome[0x20]; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun struct mlx5_ifc_fpga_query_qp_in_bits { 310*4882a593Smuzhiyun u8 opcode[0x10]; 311*4882a593Smuzhiyun u8 reserved_at_10[0x10]; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 314*4882a593Smuzhiyun u8 op_mod[0x10]; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun u8 reserved_at_40[0x8]; 317*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun struct mlx5_ifc_fpga_query_qp_out_bits { 323*4882a593Smuzhiyun u8 status[0x8]; 324*4882a593Smuzhiyun u8 reserved_at_8[0x18]; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun u8 syndrome[0x20]; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun struct mlx5_ifc_fpga_qpc_bits fpga_qpc; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun struct mlx5_ifc_fpga_query_qp_counters_in_bits { 334*4882a593Smuzhiyun u8 opcode[0x10]; 335*4882a593Smuzhiyun u8 reserved_at_10[0x10]; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 338*4882a593Smuzhiyun u8 op_mod[0x10]; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun u8 clear[0x1]; 341*4882a593Smuzhiyun u8 reserved_at_41[0x7]; 342*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun struct mlx5_ifc_fpga_query_qp_counters_out_bits { 348*4882a593Smuzhiyun u8 status[0x8]; 349*4882a593Smuzhiyun u8 reserved_at_8[0x18]; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun u8 syndrome[0x20]; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun u8 rx_ack_packets[0x40]; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun u8 rx_send_packets[0x40]; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun u8 tx_ack_packets[0x40]; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun u8 tx_send_packets[0x40]; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun u8 rx_total_drop[0x40]; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun u8 reserved_at_1c0[0x1c0]; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun struct mlx5_ifc_fpga_destroy_qp_in_bits { 369*4882a593Smuzhiyun u8 opcode[0x10]; 370*4882a593Smuzhiyun u8 reserved_at_10[0x10]; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun u8 reserved_at_20[0x10]; 373*4882a593Smuzhiyun u8 op_mod[0x10]; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun u8 reserved_at_40[0x8]; 376*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun u8 reserved_at_60[0x20]; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun struct mlx5_ifc_fpga_destroy_qp_out_bits { 382*4882a593Smuzhiyun u8 status[0x8]; 383*4882a593Smuzhiyun u8 reserved_at_8[0x18]; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun u8 syndrome[0x20]; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun u8 reserved_at_40[0x40]; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun struct mlx5_ifc_tls_extended_cap_bits { 391*4882a593Smuzhiyun u8 aes_gcm_128[0x1]; 392*4882a593Smuzhiyun u8 aes_gcm_256[0x1]; 393*4882a593Smuzhiyun u8 reserved_at_2[0x1e]; 394*4882a593Smuzhiyun u8 reserved_at_20[0x20]; 395*4882a593Smuzhiyun u8 context_capacity_total[0x20]; 396*4882a593Smuzhiyun u8 context_capacity_rx[0x20]; 397*4882a593Smuzhiyun u8 context_capacity_tx[0x20]; 398*4882a593Smuzhiyun u8 reserved_at_a0[0x10]; 399*4882a593Smuzhiyun u8 tls_counter_size[0x10]; 400*4882a593Smuzhiyun u8 tls_counters_addr_low[0x20]; 401*4882a593Smuzhiyun u8 tls_counters_addr_high[0x20]; 402*4882a593Smuzhiyun u8 rx[0x1]; 403*4882a593Smuzhiyun u8 tx[0x1]; 404*4882a593Smuzhiyun u8 tls_v12[0x1]; 405*4882a593Smuzhiyun u8 tls_v13[0x1]; 406*4882a593Smuzhiyun u8 lro[0x1]; 407*4882a593Smuzhiyun u8 ipv6[0x1]; 408*4882a593Smuzhiyun u8 reserved_at_106[0x1a]; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun struct mlx5_ifc_ipsec_extended_cap_bits { 412*4882a593Smuzhiyun u8 encapsulation[0x20]; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun u8 reserved_0[0x12]; 415*4882a593Smuzhiyun u8 v2_command[0x1]; 416*4882a593Smuzhiyun u8 udp_encap[0x1]; 417*4882a593Smuzhiyun u8 rx_no_trailer[0x1]; 418*4882a593Smuzhiyun u8 ipv4_fragment[0x1]; 419*4882a593Smuzhiyun u8 ipv6[0x1]; 420*4882a593Smuzhiyun u8 esn[0x1]; 421*4882a593Smuzhiyun u8 lso[0x1]; 422*4882a593Smuzhiyun u8 transport_and_tunnel_mode[0x1]; 423*4882a593Smuzhiyun u8 tunnel_mode[0x1]; 424*4882a593Smuzhiyun u8 transport_mode[0x1]; 425*4882a593Smuzhiyun u8 ah_esp[0x1]; 426*4882a593Smuzhiyun u8 esp[0x1]; 427*4882a593Smuzhiyun u8 ah[0x1]; 428*4882a593Smuzhiyun u8 ipv4_options[0x1]; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun u8 auth_alg[0x20]; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun u8 enc_alg[0x20]; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun u8 sa_cap[0x20]; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun u8 reserved_1[0x10]; 437*4882a593Smuzhiyun u8 number_of_ipsec_counters[0x10]; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun u8 ipsec_counters_addr_low[0x20]; 440*4882a593Smuzhiyun u8 ipsec_counters_addr_high[0x20]; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun struct mlx5_ifc_ipsec_counters_bits { 444*4882a593Smuzhiyun u8 dec_in_packets[0x40]; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun u8 dec_out_packets[0x40]; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun u8 dec_bypass_packets[0x40]; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun u8 enc_in_packets[0x40]; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun u8 enc_out_packets[0x40]; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun u8 enc_bypass_packets[0x40]; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun u8 drop_dec_packets[0x40]; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun u8 failed_auth_dec_packets[0x40]; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun u8 drop_enc_packets[0x40]; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun u8 success_add_sa[0x40]; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun u8 fail_add_sa[0x40]; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun u8 success_delete_sa[0x40]; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun u8 fail_delete_sa[0x40]; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun u8 dropped_cmd[0x40]; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun enum { 474*4882a593Smuzhiyun MLX5_FPGA_QP_ERROR_EVENT_SYNDROME_RETRY_COUNTER_EXPIRED = 0x1, 475*4882a593Smuzhiyun MLX5_FPGA_QP_ERROR_EVENT_SYNDROME_RNR_EXPIRED = 0x2, 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun struct mlx5_ifc_fpga_qp_error_event_bits { 479*4882a593Smuzhiyun u8 reserved_at_0[0x40]; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun u8 reserved_at_40[0x18]; 482*4882a593Smuzhiyun u8 syndrome[0x8]; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun u8 reserved_at_60[0x60]; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun u8 reserved_at_c0[0x8]; 487*4882a593Smuzhiyun u8 fpga_qpn[0x18]; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun enum mlx5_ifc_fpga_ipsec_response_syndrome { 490*4882a593Smuzhiyun MLX5_FPGA_IPSEC_RESPONSE_SUCCESS = 0, 491*4882a593Smuzhiyun MLX5_FPGA_IPSEC_RESPONSE_ILLEGAL_REQUEST = 1, 492*4882a593Smuzhiyun MLX5_FPGA_IPSEC_RESPONSE_SADB_ISSUE = 2, 493*4882a593Smuzhiyun MLX5_FPGA_IPSEC_RESPONSE_WRITE_RESPONSE_ISSUE = 3, 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun struct mlx5_ifc_fpga_ipsec_cmd_resp { 497*4882a593Smuzhiyun __be32 syndrome; 498*4882a593Smuzhiyun union { 499*4882a593Smuzhiyun __be32 sw_sa_handle; 500*4882a593Smuzhiyun __be32 flags; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun u8 reserved[24]; 503*4882a593Smuzhiyun } __packed; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun enum mlx5_ifc_fpga_ipsec_cmd_opcode { 506*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_ADD_SA = 0, 507*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_DEL_SA = 1, 508*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_ADD_SA_V2 = 2, 509*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_DEL_SA_V2 = 3, 510*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_MOD_SA_V2 = 4, 511*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CMD_OP_SET_CAP = 5, 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun enum mlx5_ifc_fpga_ipsec_cap { 515*4882a593Smuzhiyun MLX5_FPGA_IPSEC_CAP_NO_TRAILER = BIT(0), 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun struct mlx5_ifc_fpga_ipsec_cmd_cap { 519*4882a593Smuzhiyun __be32 cmd; 520*4882a593Smuzhiyun __be32 flags; 521*4882a593Smuzhiyun u8 reserved[24]; 522*4882a593Smuzhiyun } __packed; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun enum mlx5_ifc_fpga_ipsec_sa_flags { 525*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_ESN_EN = BIT(0), 526*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_ESN_OVERLAP = BIT(1), 527*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_IPV6 = BIT(2), 528*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_DIR_SX = BIT(3), 529*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_SPI_EN = BIT(4), 530*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_SA_VALID = BIT(5), 531*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_IP_ESP = BIT(6), 532*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_IP_AH = BIT(7), 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun enum mlx5_ifc_fpga_ipsec_sa_enc_mode { 536*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_ENC_MODE_NONE = 0, 537*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_ENC_MODE_AES_GCM_128_AUTH_128 = 1, 538*4882a593Smuzhiyun MLX5_FPGA_IPSEC_SA_ENC_MODE_AES_GCM_256_AUTH_128 = 3, 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun struct mlx5_ifc_fpga_ipsec_sa_v1 { 542*4882a593Smuzhiyun __be32 cmd; 543*4882a593Smuzhiyun u8 key_enc[32]; 544*4882a593Smuzhiyun u8 key_auth[32]; 545*4882a593Smuzhiyun __be32 sip[4]; 546*4882a593Smuzhiyun __be32 dip[4]; 547*4882a593Smuzhiyun union { 548*4882a593Smuzhiyun struct { 549*4882a593Smuzhiyun __be32 reserved; 550*4882a593Smuzhiyun u8 salt_iv[8]; 551*4882a593Smuzhiyun __be32 salt; 552*4882a593Smuzhiyun } __packed gcm; 553*4882a593Smuzhiyun struct { 554*4882a593Smuzhiyun u8 salt[16]; 555*4882a593Smuzhiyun } __packed cbc; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun __be32 spi; 558*4882a593Smuzhiyun __be32 sw_sa_handle; 559*4882a593Smuzhiyun __be16 tfclen; 560*4882a593Smuzhiyun u8 enc_mode; 561*4882a593Smuzhiyun u8 reserved1[2]; 562*4882a593Smuzhiyun u8 flags; 563*4882a593Smuzhiyun u8 reserved2[2]; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun struct mlx5_ifc_fpga_ipsec_sa { 567*4882a593Smuzhiyun struct mlx5_ifc_fpga_ipsec_sa_v1 ipsec_sa_v1; 568*4882a593Smuzhiyun __be16 udp_sp; 569*4882a593Smuzhiyun __be16 udp_dp; 570*4882a593Smuzhiyun u8 reserved1[4]; 571*4882a593Smuzhiyun __be32 esn; 572*4882a593Smuzhiyun __be16 vid; /* only 12 bits, rest is reserved */ 573*4882a593Smuzhiyun __be16 reserved2; 574*4882a593Smuzhiyun } __packed; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun enum fpga_tls_cmds { 577*4882a593Smuzhiyun CMD_SETUP_STREAM = 0x1001, 578*4882a593Smuzhiyun CMD_TEARDOWN_STREAM = 0x1002, 579*4882a593Smuzhiyun CMD_RESYNC_RX = 0x1003, 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define MLX5_TLS_1_2 (0) 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define MLX5_TLS_ALG_AES_GCM_128 (0) 585*4882a593Smuzhiyun #define MLX5_TLS_ALG_AES_GCM_256 (1) 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun struct mlx5_ifc_tls_cmd_bits { 588*4882a593Smuzhiyun u8 command_type[0x20]; 589*4882a593Smuzhiyun u8 ipv6[0x1]; 590*4882a593Smuzhiyun u8 direction_sx[0x1]; 591*4882a593Smuzhiyun u8 tls_version[0x2]; 592*4882a593Smuzhiyun u8 reserved[0x1c]; 593*4882a593Smuzhiyun u8 swid[0x20]; 594*4882a593Smuzhiyun u8 src_port[0x10]; 595*4882a593Smuzhiyun u8 dst_port[0x10]; 596*4882a593Smuzhiyun union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6; 597*4882a593Smuzhiyun union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6; 598*4882a593Smuzhiyun u8 tls_rcd_sn[0x40]; 599*4882a593Smuzhiyun u8 tcp_sn[0x20]; 600*4882a593Smuzhiyun u8 tls_implicit_iv[0x20]; 601*4882a593Smuzhiyun u8 tls_xor_iv[0x40]; 602*4882a593Smuzhiyun u8 encryption_key[0x100]; 603*4882a593Smuzhiyun u8 alg[4]; 604*4882a593Smuzhiyun u8 reserved2[0x1c]; 605*4882a593Smuzhiyun u8 reserved3[0x4a0]; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun struct mlx5_ifc_tls_resp_bits { 609*4882a593Smuzhiyun u8 syndrome[0x20]; 610*4882a593Smuzhiyun u8 stream_id[0x20]; 611*4882a593Smuzhiyun u8 reserved[0x40]; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #define MLX5_TLS_COMMAND_SIZE (0x100) 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun #endif /* MLX5_IFC_FPGA_H */ 617