xref: /OK3568_Linux_fs/kernel/include/linux/mlx5/mlx5_ifc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun #ifndef MLX5_IFC_H
33*4882a593Smuzhiyun #define MLX5_IFC_H
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "mlx5_ifc_fpga.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum {
38*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
39*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
40*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
41*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
42*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
43*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
44*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
45*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
46*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
47*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
48*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
49*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
50*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
51*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
52*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
53*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
54*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
55*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
56*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
57*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
58*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
59*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
60*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
62*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63*4882a593Smuzhiyun 	MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR                       = 0x21
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun enum {
67*4882a593Smuzhiyun 	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
68*4882a593Smuzhiyun 	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
69*4882a593Smuzhiyun 	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
70*4882a593Smuzhiyun 	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun enum {
74*4882a593Smuzhiyun 	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
75*4882a593Smuzhiyun 	MLX5_SET_HCA_CAP_OP_MOD_ODP                   = 0x2,
76*4882a593Smuzhiyun 	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
77*4882a593Smuzhiyun 	MLX5_SET_HCA_CAP_OP_MOD_ROCE                  = 0x4,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum {
81*4882a593Smuzhiyun 	MLX5_SHARED_RESOURCE_UID = 0xffff,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_SW_ICM = 0x0008,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun enum {
89*4882a593Smuzhiyun 	MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM),
90*4882a593Smuzhiyun 	MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11),
91*4882a593Smuzhiyun 	MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q = (1ULL << 13),
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum {
95*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
96*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_VIRTIO_NET_Q = 0x000d,
97*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_MKEY = 0xff01,
98*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_QP = 0xff02,
99*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_PSV = 0xff03,
100*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_RMP = 0xff04,
101*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_XRC_SRQ = 0xff05,
102*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_RQ = 0xff06,
103*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_SQ = 0xff07,
104*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_TIR = 0xff08,
105*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_TIS = 0xff09,
106*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_DCT = 0xff0a,
107*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_XRQ = 0xff0b,
108*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_RQT = 0xff0e,
109*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f,
110*4882a593Smuzhiyun 	MLX5_OBJ_TYPE_CQ = 0xff10,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun enum {
114*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
115*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
116*4882a593Smuzhiyun 	MLX5_CMD_OP_INIT_HCA                      = 0x102,
117*4882a593Smuzhiyun 	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
118*4882a593Smuzhiyun 	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
119*4882a593Smuzhiyun 	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
120*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
121*4882a593Smuzhiyun 	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
122*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
123*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
124*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
125*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
126*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_SF_PARTITION            = 0x111,
127*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_SF                      = 0x113,
128*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_SF                    = 0x114,
129*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
130*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
131*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
132*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
133*4882a593Smuzhiyun 	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
134*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_MEMIC                   = 0x205,
135*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_MEMIC                 = 0x206,
136*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
137*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
138*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
139*4882a593Smuzhiyun 	MLX5_CMD_OP_GEN_EQE                       = 0x304,
140*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
141*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
142*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
143*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
144*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_QP                     = 0x500,
145*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
146*4882a593Smuzhiyun 	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
147*4882a593Smuzhiyun 	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
148*4882a593Smuzhiyun 	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
149*4882a593Smuzhiyun 	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
150*4882a593Smuzhiyun 	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
151*4882a593Smuzhiyun 	MLX5_CMD_OP_2ERR_QP                       = 0x507,
152*4882a593Smuzhiyun 	MLX5_CMD_OP_2RST_QP                       = 0x50a,
153*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
154*4882a593Smuzhiyun 	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
155*4882a593Smuzhiyun 	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
156*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
157*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
158*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
159*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
160*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
161*4882a593Smuzhiyun 	MLX5_CMD_OP_ARM_RQ                        = 0x703,
162*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
163*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
164*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
165*4882a593Smuzhiyun 	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
166*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
167*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
168*4882a593Smuzhiyun 	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
169*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
170*4882a593Smuzhiyun 	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
171*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
172*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
173*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
174*4882a593Smuzhiyun 	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
175*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY     = 0x725,
176*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY       = 0x726,
177*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS        = 0x727,
178*4882a593Smuzhiyun 	MLX5_CMD_OP_RELEASE_XRQ_ERROR             = 0x729,
179*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_XRQ                    = 0x72a,
180*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_ESW_FUNCTIONS           = 0x740,
181*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
182*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
183*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
184*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
185*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
186*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
187*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
188*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
189*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
190*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
191*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
192*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
193*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_VNIC_ENV                = 0x76f,
194*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
195*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
196*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
197*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
198*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_MONITOR_COUNTER           = 0x774,
199*4882a593Smuzhiyun 	MLX5_CMD_OP_ARM_MONITOR_COUNTER           = 0x775,
200*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_PP_RATE_LIMIT             = 0x780,
201*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
202*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
203*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
204*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
205*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
206*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
207*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
208*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
209*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
210*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
211*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
212*4882a593Smuzhiyun 	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
213*4882a593Smuzhiyun 	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
214*4882a593Smuzhiyun 	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
215*4882a593Smuzhiyun 	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
216*4882a593Smuzhiyun 	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
217*4882a593Smuzhiyun 	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
218*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
219*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
220*4882a593Smuzhiyun 	MLX5_CMD_OP_NOP                           = 0x80d,
221*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
222*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
223*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
224*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
225*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
226*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
227*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
228*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
229*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
230*4882a593Smuzhiyun 	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
231*4882a593Smuzhiyun 	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
232*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
233*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
234*4882a593Smuzhiyun 	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
235*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
236*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
237*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
238*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
239*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
240*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
241*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
242*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
243*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
244*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
245*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
246*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
247*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
248*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
249*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
250*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
251*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
252*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
253*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
254*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
255*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
256*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
257*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
258*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
259*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
260*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
261*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
262*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
263*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
264*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
265*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
266*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
267*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
268*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
269*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
270*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
271*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
272*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
273*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
274*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
275*4882a593Smuzhiyun 	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
276*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
277*4882a593Smuzhiyun 	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
278*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
279*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
280*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
281*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
282*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d,
283*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e,
284*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f,
285*4882a593Smuzhiyun 	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
286*4882a593Smuzhiyun 	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
287*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT   = 0x942,
288*4882a593Smuzhiyun 	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
289*4882a593Smuzhiyun 	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
290*4882a593Smuzhiyun 	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
291*4882a593Smuzhiyun 	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
292*4882a593Smuzhiyun 	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
293*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_GENERAL_OBJECT         = 0xa00,
294*4882a593Smuzhiyun 	MLX5_CMD_OP_MODIFY_GENERAL_OBJECT         = 0xa01,
295*4882a593Smuzhiyun 	MLX5_CMD_OP_QUERY_GENERAL_OBJECT          = 0xa02,
296*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_GENERAL_OBJECT        = 0xa03,
297*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_UCTX                   = 0xa04,
298*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_UCTX                  = 0xa06,
299*4882a593Smuzhiyun 	MLX5_CMD_OP_CREATE_UMEM                   = 0xa08,
300*4882a593Smuzhiyun 	MLX5_CMD_OP_DESTROY_UMEM                  = 0xa0a,
301*4882a593Smuzhiyun 	MLX5_CMD_OP_SYNC_STEERING                 = 0xb00,
302*4882a593Smuzhiyun 	MLX5_CMD_OP_MAX
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* Valid range for general commands that don't work over an object */
306*4882a593Smuzhiyun enum {
307*4882a593Smuzhiyun 	MLX5_CMD_OP_GENERAL_START = 0xb00,
308*4882a593Smuzhiyun 	MLX5_CMD_OP_GENERAL_END = 0xd00,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun struct mlx5_ifc_flow_table_fields_supported_bits {
312*4882a593Smuzhiyun 	u8         outer_dmac[0x1];
313*4882a593Smuzhiyun 	u8         outer_smac[0x1];
314*4882a593Smuzhiyun 	u8         outer_ether_type[0x1];
315*4882a593Smuzhiyun 	u8         outer_ip_version[0x1];
316*4882a593Smuzhiyun 	u8         outer_first_prio[0x1];
317*4882a593Smuzhiyun 	u8         outer_first_cfi[0x1];
318*4882a593Smuzhiyun 	u8         outer_first_vid[0x1];
319*4882a593Smuzhiyun 	u8         outer_ipv4_ttl[0x1];
320*4882a593Smuzhiyun 	u8         outer_second_prio[0x1];
321*4882a593Smuzhiyun 	u8         outer_second_cfi[0x1];
322*4882a593Smuzhiyun 	u8         outer_second_vid[0x1];
323*4882a593Smuzhiyun 	u8         reserved_at_b[0x1];
324*4882a593Smuzhiyun 	u8         outer_sip[0x1];
325*4882a593Smuzhiyun 	u8         outer_dip[0x1];
326*4882a593Smuzhiyun 	u8         outer_frag[0x1];
327*4882a593Smuzhiyun 	u8         outer_ip_protocol[0x1];
328*4882a593Smuzhiyun 	u8         outer_ip_ecn[0x1];
329*4882a593Smuzhiyun 	u8         outer_ip_dscp[0x1];
330*4882a593Smuzhiyun 	u8         outer_udp_sport[0x1];
331*4882a593Smuzhiyun 	u8         outer_udp_dport[0x1];
332*4882a593Smuzhiyun 	u8         outer_tcp_sport[0x1];
333*4882a593Smuzhiyun 	u8         outer_tcp_dport[0x1];
334*4882a593Smuzhiyun 	u8         outer_tcp_flags[0x1];
335*4882a593Smuzhiyun 	u8         outer_gre_protocol[0x1];
336*4882a593Smuzhiyun 	u8         outer_gre_key[0x1];
337*4882a593Smuzhiyun 	u8         outer_vxlan_vni[0x1];
338*4882a593Smuzhiyun 	u8         outer_geneve_vni[0x1];
339*4882a593Smuzhiyun 	u8         outer_geneve_oam[0x1];
340*4882a593Smuzhiyun 	u8         outer_geneve_protocol_type[0x1];
341*4882a593Smuzhiyun 	u8         outer_geneve_opt_len[0x1];
342*4882a593Smuzhiyun 	u8         reserved_at_1e[0x1];
343*4882a593Smuzhiyun 	u8         source_eswitch_port[0x1];
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	u8         inner_dmac[0x1];
346*4882a593Smuzhiyun 	u8         inner_smac[0x1];
347*4882a593Smuzhiyun 	u8         inner_ether_type[0x1];
348*4882a593Smuzhiyun 	u8         inner_ip_version[0x1];
349*4882a593Smuzhiyun 	u8         inner_first_prio[0x1];
350*4882a593Smuzhiyun 	u8         inner_first_cfi[0x1];
351*4882a593Smuzhiyun 	u8         inner_first_vid[0x1];
352*4882a593Smuzhiyun 	u8         reserved_at_27[0x1];
353*4882a593Smuzhiyun 	u8         inner_second_prio[0x1];
354*4882a593Smuzhiyun 	u8         inner_second_cfi[0x1];
355*4882a593Smuzhiyun 	u8         inner_second_vid[0x1];
356*4882a593Smuzhiyun 	u8         reserved_at_2b[0x1];
357*4882a593Smuzhiyun 	u8         inner_sip[0x1];
358*4882a593Smuzhiyun 	u8         inner_dip[0x1];
359*4882a593Smuzhiyun 	u8         inner_frag[0x1];
360*4882a593Smuzhiyun 	u8         inner_ip_protocol[0x1];
361*4882a593Smuzhiyun 	u8         inner_ip_ecn[0x1];
362*4882a593Smuzhiyun 	u8         inner_ip_dscp[0x1];
363*4882a593Smuzhiyun 	u8         inner_udp_sport[0x1];
364*4882a593Smuzhiyun 	u8         inner_udp_dport[0x1];
365*4882a593Smuzhiyun 	u8         inner_tcp_sport[0x1];
366*4882a593Smuzhiyun 	u8         inner_tcp_dport[0x1];
367*4882a593Smuzhiyun 	u8         inner_tcp_flags[0x1];
368*4882a593Smuzhiyun 	u8         reserved_at_37[0x9];
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	u8         geneve_tlv_option_0_data[0x1];
371*4882a593Smuzhiyun 	u8         reserved_at_41[0x4];
372*4882a593Smuzhiyun 	u8         outer_first_mpls_over_udp[0x4];
373*4882a593Smuzhiyun 	u8         outer_first_mpls_over_gre[0x4];
374*4882a593Smuzhiyun 	u8         inner_first_mpls[0x4];
375*4882a593Smuzhiyun 	u8         outer_first_mpls[0x4];
376*4882a593Smuzhiyun 	u8         reserved_at_55[0x2];
377*4882a593Smuzhiyun 	u8	   outer_esp_spi[0x1];
378*4882a593Smuzhiyun 	u8         reserved_at_58[0x2];
379*4882a593Smuzhiyun 	u8         bth_dst_qp[0x1];
380*4882a593Smuzhiyun 	u8         reserved_at_5b[0x5];
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	u8         reserved_at_60[0x18];
383*4882a593Smuzhiyun 	u8         metadata_reg_c_7[0x1];
384*4882a593Smuzhiyun 	u8         metadata_reg_c_6[0x1];
385*4882a593Smuzhiyun 	u8         metadata_reg_c_5[0x1];
386*4882a593Smuzhiyun 	u8         metadata_reg_c_4[0x1];
387*4882a593Smuzhiyun 	u8         metadata_reg_c_3[0x1];
388*4882a593Smuzhiyun 	u8         metadata_reg_c_2[0x1];
389*4882a593Smuzhiyun 	u8         metadata_reg_c_1[0x1];
390*4882a593Smuzhiyun 	u8         metadata_reg_c_0[0x1];
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct mlx5_ifc_flow_table_prop_layout_bits {
394*4882a593Smuzhiyun 	u8         ft_support[0x1];
395*4882a593Smuzhiyun 	u8         reserved_at_1[0x1];
396*4882a593Smuzhiyun 	u8         flow_counter[0x1];
397*4882a593Smuzhiyun 	u8	   flow_modify_en[0x1];
398*4882a593Smuzhiyun 	u8         modify_root[0x1];
399*4882a593Smuzhiyun 	u8         identified_miss_table_mode[0x1];
400*4882a593Smuzhiyun 	u8         flow_table_modify[0x1];
401*4882a593Smuzhiyun 	u8         reformat[0x1];
402*4882a593Smuzhiyun 	u8         decap[0x1];
403*4882a593Smuzhiyun 	u8         reserved_at_9[0x1];
404*4882a593Smuzhiyun 	u8         pop_vlan[0x1];
405*4882a593Smuzhiyun 	u8         push_vlan[0x1];
406*4882a593Smuzhiyun 	u8         reserved_at_c[0x1];
407*4882a593Smuzhiyun 	u8         pop_vlan_2[0x1];
408*4882a593Smuzhiyun 	u8         push_vlan_2[0x1];
409*4882a593Smuzhiyun 	u8	   reformat_and_vlan_action[0x1];
410*4882a593Smuzhiyun 	u8	   reserved_at_10[0x1];
411*4882a593Smuzhiyun 	u8         sw_owner[0x1];
412*4882a593Smuzhiyun 	u8	   reformat_l3_tunnel_to_l2[0x1];
413*4882a593Smuzhiyun 	u8	   reformat_l2_to_l3_tunnel[0x1];
414*4882a593Smuzhiyun 	u8	   reformat_and_modify_action[0x1];
415*4882a593Smuzhiyun 	u8	   ignore_flow_level[0x1];
416*4882a593Smuzhiyun 	u8         reserved_at_16[0x1];
417*4882a593Smuzhiyun 	u8	   table_miss_action_domain[0x1];
418*4882a593Smuzhiyun 	u8         termination_table[0x1];
419*4882a593Smuzhiyun 	u8         reformat_and_fwd_to_table[0x1];
420*4882a593Smuzhiyun 	u8         reserved_at_1a[0x2];
421*4882a593Smuzhiyun 	u8         ipsec_encrypt[0x1];
422*4882a593Smuzhiyun 	u8         ipsec_decrypt[0x1];
423*4882a593Smuzhiyun 	u8         sw_owner_v2[0x1];
424*4882a593Smuzhiyun 	u8         reserved_at_1f[0x1];
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	u8         termination_table_raw_traffic[0x1];
427*4882a593Smuzhiyun 	u8         reserved_at_21[0x1];
428*4882a593Smuzhiyun 	u8         log_max_ft_size[0x6];
429*4882a593Smuzhiyun 	u8         log_max_modify_header_context[0x8];
430*4882a593Smuzhiyun 	u8         max_modify_header_actions[0x8];
431*4882a593Smuzhiyun 	u8         max_ft_level[0x8];
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	u8         reserved_at_60[0x18];
436*4882a593Smuzhiyun 	u8         log_max_ft_num[0x8];
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	u8         reserved_at_80[0x10];
439*4882a593Smuzhiyun 	u8         log_max_flow_counter[0x8];
440*4882a593Smuzhiyun 	u8         log_max_destination[0x8];
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	u8         reserved_at_a0[0x18];
443*4882a593Smuzhiyun 	u8         log_max_flow[0x8];
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun struct mlx5_ifc_odp_per_transport_service_cap_bits {
453*4882a593Smuzhiyun 	u8         send[0x1];
454*4882a593Smuzhiyun 	u8         receive[0x1];
455*4882a593Smuzhiyun 	u8         write[0x1];
456*4882a593Smuzhiyun 	u8         read[0x1];
457*4882a593Smuzhiyun 	u8         atomic[0x1];
458*4882a593Smuzhiyun 	u8         srq_receive[0x1];
459*4882a593Smuzhiyun 	u8         reserved_at_6[0x1a];
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
463*4882a593Smuzhiyun 	u8         smac_47_16[0x20];
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	u8         smac_15_0[0x10];
466*4882a593Smuzhiyun 	u8         ethertype[0x10];
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	u8         dmac_47_16[0x20];
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	u8         dmac_15_0[0x10];
471*4882a593Smuzhiyun 	u8         first_prio[0x3];
472*4882a593Smuzhiyun 	u8         first_cfi[0x1];
473*4882a593Smuzhiyun 	u8         first_vid[0xc];
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	u8         ip_protocol[0x8];
476*4882a593Smuzhiyun 	u8         ip_dscp[0x6];
477*4882a593Smuzhiyun 	u8         ip_ecn[0x2];
478*4882a593Smuzhiyun 	u8         cvlan_tag[0x1];
479*4882a593Smuzhiyun 	u8         svlan_tag[0x1];
480*4882a593Smuzhiyun 	u8         frag[0x1];
481*4882a593Smuzhiyun 	u8         ip_version[0x4];
482*4882a593Smuzhiyun 	u8         tcp_flags[0x9];
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	u8         tcp_sport[0x10];
485*4882a593Smuzhiyun 	u8         tcp_dport[0x10];
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	u8         reserved_at_c0[0x18];
488*4882a593Smuzhiyun 	u8         ttl_hoplimit[0x8];
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	u8         udp_sport[0x10];
491*4882a593Smuzhiyun 	u8         udp_dport[0x10];
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun struct mlx5_ifc_nvgre_key_bits {
499*4882a593Smuzhiyun 	u8 hi[0x18];
500*4882a593Smuzhiyun 	u8 lo[0x8];
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun union mlx5_ifc_gre_key_bits {
504*4882a593Smuzhiyun 	struct mlx5_ifc_nvgre_key_bits nvgre;
505*4882a593Smuzhiyun 	u8 key[0x20];
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun struct mlx5_ifc_fte_match_set_misc_bits {
509*4882a593Smuzhiyun 	u8         gre_c_present[0x1];
510*4882a593Smuzhiyun 	u8         reserved_at_1[0x1];
511*4882a593Smuzhiyun 	u8         gre_k_present[0x1];
512*4882a593Smuzhiyun 	u8         gre_s_present[0x1];
513*4882a593Smuzhiyun 	u8         source_vhca_port[0x4];
514*4882a593Smuzhiyun 	u8         source_sqn[0x18];
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	u8         source_eswitch_owner_vhca_id[0x10];
517*4882a593Smuzhiyun 	u8         source_port[0x10];
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	u8         outer_second_prio[0x3];
520*4882a593Smuzhiyun 	u8         outer_second_cfi[0x1];
521*4882a593Smuzhiyun 	u8         outer_second_vid[0xc];
522*4882a593Smuzhiyun 	u8         inner_second_prio[0x3];
523*4882a593Smuzhiyun 	u8         inner_second_cfi[0x1];
524*4882a593Smuzhiyun 	u8         inner_second_vid[0xc];
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	u8         outer_second_cvlan_tag[0x1];
527*4882a593Smuzhiyun 	u8         inner_second_cvlan_tag[0x1];
528*4882a593Smuzhiyun 	u8         outer_second_svlan_tag[0x1];
529*4882a593Smuzhiyun 	u8         inner_second_svlan_tag[0x1];
530*4882a593Smuzhiyun 	u8         reserved_at_64[0xc];
531*4882a593Smuzhiyun 	u8         gre_protocol[0x10];
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	union mlx5_ifc_gre_key_bits gre_key;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	u8         vxlan_vni[0x18];
536*4882a593Smuzhiyun 	u8         reserved_at_b8[0x8];
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	u8         geneve_vni[0x18];
539*4882a593Smuzhiyun 	u8         reserved_at_d8[0x7];
540*4882a593Smuzhiyun 	u8         geneve_oam[0x1];
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	u8         reserved_at_e0[0xc];
543*4882a593Smuzhiyun 	u8         outer_ipv6_flow_label[0x14];
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	u8         reserved_at_100[0xc];
546*4882a593Smuzhiyun 	u8         inner_ipv6_flow_label[0x14];
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	u8         reserved_at_120[0xa];
549*4882a593Smuzhiyun 	u8         geneve_opt_len[0x6];
550*4882a593Smuzhiyun 	u8         geneve_protocol_type[0x10];
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	u8         reserved_at_140[0x8];
553*4882a593Smuzhiyun 	u8         bth_dst_qp[0x18];
554*4882a593Smuzhiyun 	u8	   reserved_at_160[0x20];
555*4882a593Smuzhiyun 	u8	   outer_esp_spi[0x20];
556*4882a593Smuzhiyun 	u8         reserved_at_1a0[0x60];
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun struct mlx5_ifc_fte_match_mpls_bits {
560*4882a593Smuzhiyun 	u8         mpls_label[0x14];
561*4882a593Smuzhiyun 	u8         mpls_exp[0x3];
562*4882a593Smuzhiyun 	u8         mpls_s_bos[0x1];
563*4882a593Smuzhiyun 	u8         mpls_ttl[0x8];
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun struct mlx5_ifc_fte_match_set_misc2_bits {
567*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	u8         metadata_reg_c_7[0x20];
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	u8         metadata_reg_c_6[0x20];
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	u8         metadata_reg_c_5[0x20];
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	u8         metadata_reg_c_4[0x20];
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	u8         metadata_reg_c_3[0x20];
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	u8         metadata_reg_c_2[0x20];
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	u8         metadata_reg_c_1[0x20];
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	u8         metadata_reg_c_0[0x20];
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	u8         metadata_reg_a[0x20];
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	u8         reserved_at_1a0[0x60];
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun struct mlx5_ifc_fte_match_set_misc3_bits {
597*4882a593Smuzhiyun 	u8         inner_tcp_seq_num[0x20];
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	u8         outer_tcp_seq_num[0x20];
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	u8         inner_tcp_ack_num[0x20];
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	u8         outer_tcp_ack_num[0x20];
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	u8	   reserved_at_80[0x8];
606*4882a593Smuzhiyun 	u8         outer_vxlan_gpe_vni[0x18];
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	u8         outer_vxlan_gpe_next_protocol[0x8];
609*4882a593Smuzhiyun 	u8         outer_vxlan_gpe_flags[0x8];
610*4882a593Smuzhiyun 	u8	   reserved_at_b0[0x10];
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	u8	   icmp_header_data[0x20];
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	u8	   icmpv6_header_data[0x20];
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	u8	   icmp_type[0x8];
617*4882a593Smuzhiyun 	u8	   icmp_code[0x8];
618*4882a593Smuzhiyun 	u8	   icmpv6_type[0x8];
619*4882a593Smuzhiyun 	u8	   icmpv6_code[0x8];
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	u8         geneve_tlv_option_0_data[0x20];
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	u8         reserved_at_140[0xc0];
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun struct mlx5_ifc_cmd_pas_bits {
627*4882a593Smuzhiyun 	u8         pa_h[0x20];
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	u8         pa_l[0x14];
630*4882a593Smuzhiyun 	u8         reserved_at_34[0xc];
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun struct mlx5_ifc_uint64_bits {
634*4882a593Smuzhiyun 	u8         hi[0x20];
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	u8         lo[0x20];
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun enum {
640*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
641*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
642*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
643*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
644*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
645*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
646*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
647*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
648*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
649*4882a593Smuzhiyun 	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun struct mlx5_ifc_ads_bits {
653*4882a593Smuzhiyun 	u8         fl[0x1];
654*4882a593Smuzhiyun 	u8         free_ar[0x1];
655*4882a593Smuzhiyun 	u8         reserved_at_2[0xe];
656*4882a593Smuzhiyun 	u8         pkey_index[0x10];
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
659*4882a593Smuzhiyun 	u8         grh[0x1];
660*4882a593Smuzhiyun 	u8         mlid[0x7];
661*4882a593Smuzhiyun 	u8         rlid[0x10];
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	u8         ack_timeout[0x5];
664*4882a593Smuzhiyun 	u8         reserved_at_45[0x3];
665*4882a593Smuzhiyun 	u8         src_addr_index[0x8];
666*4882a593Smuzhiyun 	u8         reserved_at_50[0x4];
667*4882a593Smuzhiyun 	u8         stat_rate[0x4];
668*4882a593Smuzhiyun 	u8         hop_limit[0x8];
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	u8         reserved_at_60[0x4];
671*4882a593Smuzhiyun 	u8         tclass[0x8];
672*4882a593Smuzhiyun 	u8         flow_label[0x14];
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	u8         rgid_rip[16][0x8];
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	u8         reserved_at_100[0x4];
677*4882a593Smuzhiyun 	u8         f_dscp[0x1];
678*4882a593Smuzhiyun 	u8         f_ecn[0x1];
679*4882a593Smuzhiyun 	u8         reserved_at_106[0x1];
680*4882a593Smuzhiyun 	u8         f_eth_prio[0x1];
681*4882a593Smuzhiyun 	u8         ecn[0x2];
682*4882a593Smuzhiyun 	u8         dscp[0x6];
683*4882a593Smuzhiyun 	u8         udp_sport[0x10];
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	u8         dei_cfi[0x1];
686*4882a593Smuzhiyun 	u8         eth_prio[0x3];
687*4882a593Smuzhiyun 	u8         sl[0x4];
688*4882a593Smuzhiyun 	u8         vhca_port_num[0x8];
689*4882a593Smuzhiyun 	u8         rmac_47_32[0x10];
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	u8         rmac_31_0[0x20];
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun struct mlx5_ifc_flow_table_nic_cap_bits {
695*4882a593Smuzhiyun 	u8         nic_rx_multi_path_tirs[0x1];
696*4882a593Smuzhiyun 	u8         nic_rx_multi_path_tirs_fts[0x1];
697*4882a593Smuzhiyun 	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
698*4882a593Smuzhiyun 	u8	   reserved_at_3[0x4];
699*4882a593Smuzhiyun 	u8	   sw_owner_reformat_supported[0x1];
700*4882a593Smuzhiyun 	u8	   reserved_at_8[0x18];
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	u8	   encap_general_header[0x1];
703*4882a593Smuzhiyun 	u8	   reserved_at_21[0xa];
704*4882a593Smuzhiyun 	u8	   log_max_packet_reformat_context[0x5];
705*4882a593Smuzhiyun 	u8	   reserved_at_30[0x6];
706*4882a593Smuzhiyun 	u8	   max_encap_header_size[0xa];
707*4882a593Smuzhiyun 	u8	   reserved_at_40[0x1c0];
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	u8         reserved_at_e00[0x1200];
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	u8         sw_steering_nic_rx_action_drop_icm_address[0x40];
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	u8         sw_steering_nic_tx_action_drop_icm_address[0x40];
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	u8         sw_steering_nic_tx_action_allow_icm_address[0x40];
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	u8         reserved_at_20c0[0x5f40];
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun enum {
733*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_0 = 0x01,
734*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_1 = 0x02,
735*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_2 = 0x04,
736*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_3 = 0x08,
737*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_4 = 0x10,
738*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_5 = 0x20,
739*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_6 = 0x40,
740*4882a593Smuzhiyun 	MLX5_FDB_TO_VPORT_REG_C_7 = 0x80,
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun struct mlx5_ifc_flow_table_eswitch_cap_bits {
744*4882a593Smuzhiyun 	u8      fdb_to_vport_reg_c_id[0x8];
745*4882a593Smuzhiyun 	u8      reserved_at_8[0xd];
746*4882a593Smuzhiyun 	u8      fdb_modify_header_fwd_to_table[0x1];
747*4882a593Smuzhiyun 	u8      reserved_at_16[0x1];
748*4882a593Smuzhiyun 	u8      flow_source[0x1];
749*4882a593Smuzhiyun 	u8      reserved_at_18[0x2];
750*4882a593Smuzhiyun 	u8      multi_fdb_encap[0x1];
751*4882a593Smuzhiyun 	u8      egress_acl_forward_to_vport[0x1];
752*4882a593Smuzhiyun 	u8      fdb_multi_path_to_table[0x1];
753*4882a593Smuzhiyun 	u8      reserved_at_1d[0x3];
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	u8      reserved_at_20[0x1e0];
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	u8      reserved_at_800[0x1000];
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	u8      sw_steering_fdb_action_drop_icm_address_rx[0x40];
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	u8      sw_steering_fdb_action_drop_icm_address_tx[0x40];
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	u8      sw_steering_uplink_icm_address_rx[0x40];
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	u8      sw_steering_uplink_icm_address_tx[0x40];
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	u8      reserved_at_1900[0x6700];
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun enum {
777*4882a593Smuzhiyun 	MLX5_COUNTER_SOURCE_ESWITCH = 0x0,
778*4882a593Smuzhiyun 	MLX5_COUNTER_FLOW_ESWITCH   = 0x1,
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun struct mlx5_ifc_e_switch_cap_bits {
782*4882a593Smuzhiyun 	u8         vport_svlan_strip[0x1];
783*4882a593Smuzhiyun 	u8         vport_cvlan_strip[0x1];
784*4882a593Smuzhiyun 	u8         vport_svlan_insert[0x1];
785*4882a593Smuzhiyun 	u8         vport_cvlan_insert_if_not_exist[0x1];
786*4882a593Smuzhiyun 	u8         vport_cvlan_insert_overwrite[0x1];
787*4882a593Smuzhiyun 	u8         reserved_at_5[0x3];
788*4882a593Smuzhiyun 	u8         esw_uplink_ingress_acl[0x1];
789*4882a593Smuzhiyun 	u8         reserved_at_9[0x10];
790*4882a593Smuzhiyun 	u8         esw_functions_changed[0x1];
791*4882a593Smuzhiyun 	u8         reserved_at_1a[0x1];
792*4882a593Smuzhiyun 	u8         ecpf_vport_exists[0x1];
793*4882a593Smuzhiyun 	u8         counter_eswitch_affinity[0x1];
794*4882a593Smuzhiyun 	u8         merged_eswitch[0x1];
795*4882a593Smuzhiyun 	u8         nic_vport_node_guid_modify[0x1];
796*4882a593Smuzhiyun 	u8         nic_vport_port_guid_modify[0x1];
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	u8         vxlan_encap_decap[0x1];
799*4882a593Smuzhiyun 	u8         nvgre_encap_decap[0x1];
800*4882a593Smuzhiyun 	u8         reserved_at_22[0x1];
801*4882a593Smuzhiyun 	u8         log_max_fdb_encap_uplink[0x5];
802*4882a593Smuzhiyun 	u8         reserved_at_21[0x3];
803*4882a593Smuzhiyun 	u8         log_max_packet_reformat_context[0x5];
804*4882a593Smuzhiyun 	u8         reserved_2b[0x6];
805*4882a593Smuzhiyun 	u8         max_encap_header_size[0xa];
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	u8         reserved_at_40[0xb];
808*4882a593Smuzhiyun 	u8         log_max_esw_sf[0x5];
809*4882a593Smuzhiyun 	u8         esw_sf_base_id[0x10];
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	u8         reserved_at_60[0x7a0];
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun struct mlx5_ifc_qos_cap_bits {
816*4882a593Smuzhiyun 	u8         packet_pacing[0x1];
817*4882a593Smuzhiyun 	u8         esw_scheduling[0x1];
818*4882a593Smuzhiyun 	u8         esw_bw_share[0x1];
819*4882a593Smuzhiyun 	u8         esw_rate_limit[0x1];
820*4882a593Smuzhiyun 	u8         reserved_at_4[0x1];
821*4882a593Smuzhiyun 	u8         packet_pacing_burst_bound[0x1];
822*4882a593Smuzhiyun 	u8         packet_pacing_typical_size[0x1];
823*4882a593Smuzhiyun 	u8         reserved_at_7[0x4];
824*4882a593Smuzhiyun 	u8         packet_pacing_uid[0x1];
825*4882a593Smuzhiyun 	u8         reserved_at_c[0x14];
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	u8         packet_pacing_max_rate[0x20];
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	u8         packet_pacing_min_rate[0x20];
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	u8         reserved_at_80[0x10];
834*4882a593Smuzhiyun 	u8         packet_pacing_rate_table_size[0x10];
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	u8         esw_element_type[0x10];
837*4882a593Smuzhiyun 	u8         esw_tsar_type[0x10];
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	u8         reserved_at_c0[0x10];
840*4882a593Smuzhiyun 	u8         max_qos_para_vport[0x10];
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	u8         max_tsar_bw_share[0x20];
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	u8         reserved_at_100[0x700];
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun struct mlx5_ifc_debug_cap_bits {
848*4882a593Smuzhiyun 	u8         core_dump_general[0x1];
849*4882a593Smuzhiyun 	u8         core_dump_qp[0x1];
850*4882a593Smuzhiyun 	u8         reserved_at_2[0x7];
851*4882a593Smuzhiyun 	u8         resource_dump[0x1];
852*4882a593Smuzhiyun 	u8         reserved_at_a[0x16];
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	u8         reserved_at_20[0x2];
855*4882a593Smuzhiyun 	u8         stall_detect[0x1];
856*4882a593Smuzhiyun 	u8         reserved_at_23[0x1d];
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	u8         reserved_at_40[0x7c0];
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
862*4882a593Smuzhiyun 	u8         csum_cap[0x1];
863*4882a593Smuzhiyun 	u8         vlan_cap[0x1];
864*4882a593Smuzhiyun 	u8         lro_cap[0x1];
865*4882a593Smuzhiyun 	u8         lro_psh_flag[0x1];
866*4882a593Smuzhiyun 	u8         lro_time_stamp[0x1];
867*4882a593Smuzhiyun 	u8         reserved_at_5[0x2];
868*4882a593Smuzhiyun 	u8         wqe_vlan_insert[0x1];
869*4882a593Smuzhiyun 	u8         self_lb_en_modifiable[0x1];
870*4882a593Smuzhiyun 	u8         reserved_at_9[0x2];
871*4882a593Smuzhiyun 	u8         max_lso_cap[0x5];
872*4882a593Smuzhiyun 	u8         multi_pkt_send_wqe[0x2];
873*4882a593Smuzhiyun 	u8	   wqe_inline_mode[0x2];
874*4882a593Smuzhiyun 	u8         rss_ind_tbl_cap[0x4];
875*4882a593Smuzhiyun 	u8         reg_umr_sq[0x1];
876*4882a593Smuzhiyun 	u8         scatter_fcs[0x1];
877*4882a593Smuzhiyun 	u8         enhanced_multi_pkt_send_wqe[0x1];
878*4882a593Smuzhiyun 	u8         tunnel_lso_const_out_ip_id[0x1];
879*4882a593Smuzhiyun 	u8         tunnel_lro_gre[0x1];
880*4882a593Smuzhiyun 	u8         tunnel_lro_vxlan[0x1];
881*4882a593Smuzhiyun 	u8         tunnel_stateless_gre[0x1];
882*4882a593Smuzhiyun 	u8         tunnel_stateless_vxlan[0x1];
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	u8         swp[0x1];
885*4882a593Smuzhiyun 	u8         swp_csum[0x1];
886*4882a593Smuzhiyun 	u8         swp_lso[0x1];
887*4882a593Smuzhiyun 	u8         cqe_checksum_full[0x1];
888*4882a593Smuzhiyun 	u8         tunnel_stateless_geneve_tx[0x1];
889*4882a593Smuzhiyun 	u8         tunnel_stateless_mpls_over_udp[0x1];
890*4882a593Smuzhiyun 	u8         tunnel_stateless_mpls_over_gre[0x1];
891*4882a593Smuzhiyun 	u8         tunnel_stateless_vxlan_gpe[0x1];
892*4882a593Smuzhiyun 	u8         tunnel_stateless_ipv4_over_vxlan[0x1];
893*4882a593Smuzhiyun 	u8         tunnel_stateless_ip_over_ip[0x1];
894*4882a593Smuzhiyun 	u8         insert_trailer[0x1];
895*4882a593Smuzhiyun 	u8         reserved_at_2b[0x5];
896*4882a593Smuzhiyun 	u8         max_vxlan_udp_ports[0x8];
897*4882a593Smuzhiyun 	u8         reserved_at_38[0x6];
898*4882a593Smuzhiyun 	u8         max_geneve_opt_len[0x1];
899*4882a593Smuzhiyun 	u8         tunnel_stateless_geneve_rx[0x1];
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
902*4882a593Smuzhiyun 	u8         lro_min_mss_size[0x10];
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	u8         reserved_at_60[0x120];
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	u8         lro_timer_supported_periods[4][0x20];
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	u8         reserved_at_200[0x600];
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun struct mlx5_ifc_roce_cap_bits {
912*4882a593Smuzhiyun 	u8         roce_apm[0x1];
913*4882a593Smuzhiyun 	u8         reserved_at_1[0x3];
914*4882a593Smuzhiyun 	u8         sw_r_roce_src_udp_port[0x1];
915*4882a593Smuzhiyun 	u8         reserved_at_5[0x1b];
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	u8         reserved_at_80[0xc];
920*4882a593Smuzhiyun 	u8         l3_type[0x4];
921*4882a593Smuzhiyun 	u8         reserved_at_90[0x8];
922*4882a593Smuzhiyun 	u8         roce_version[0x8];
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	u8         reserved_at_a0[0x10];
925*4882a593Smuzhiyun 	u8         r_roce_dest_udp_port[0x10];
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	u8         r_roce_max_src_udp_port[0x10];
928*4882a593Smuzhiyun 	u8         r_roce_min_src_udp_port[0x10];
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	u8         reserved_at_e0[0x10];
931*4882a593Smuzhiyun 	u8         roce_address_table_size[0x10];
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	u8         reserved_at_100[0x700];
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun struct mlx5_ifc_sync_steering_in_bits {
937*4882a593Smuzhiyun 	u8         opcode[0x10];
938*4882a593Smuzhiyun 	u8         uid[0x10];
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
941*4882a593Smuzhiyun 	u8         op_mod[0x10];
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun struct mlx5_ifc_sync_steering_out_bits {
947*4882a593Smuzhiyun 	u8         status[0x8];
948*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	u8         syndrome[0x20];
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun struct mlx5_ifc_device_mem_cap_bits {
956*4882a593Smuzhiyun 	u8         memic[0x1];
957*4882a593Smuzhiyun 	u8         reserved_at_1[0x1f];
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	u8         reserved_at_20[0xb];
960*4882a593Smuzhiyun 	u8         log_min_memic_alloc_size[0x5];
961*4882a593Smuzhiyun 	u8         reserved_at_30[0x8];
962*4882a593Smuzhiyun 	u8	   log_max_memic_addr_alignment[0x8];
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	u8         memic_bar_start_addr[0x40];
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	u8         memic_bar_size[0x20];
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	u8         max_memic_size[0x20];
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	u8         steering_sw_icm_start_address[0x40];
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	u8         reserved_at_100[0x8];
973*4882a593Smuzhiyun 	u8         log_header_modify_sw_icm_size[0x8];
974*4882a593Smuzhiyun 	u8         reserved_at_110[0x2];
975*4882a593Smuzhiyun 	u8         log_sw_icm_alloc_granularity[0x6];
976*4882a593Smuzhiyun 	u8         log_steering_sw_icm_size[0x8];
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	u8         reserved_at_120[0x20];
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	u8         header_modify_sw_icm_start_address[0x40];
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	u8         reserved_at_180[0x680];
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun struct mlx5_ifc_device_event_cap_bits {
986*4882a593Smuzhiyun 	u8         user_affiliated_events[4][0x40];
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	u8         user_unaffiliated_events[4][0x40];
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun struct mlx5_ifc_virtio_emulation_cap_bits {
992*4882a593Smuzhiyun 	u8         desc_tunnel_offload_type[0x1];
993*4882a593Smuzhiyun 	u8         eth_frame_offload_type[0x1];
994*4882a593Smuzhiyun 	u8         virtio_version_1_0[0x1];
995*4882a593Smuzhiyun 	u8         device_features_bits_mask[0xd];
996*4882a593Smuzhiyun 	u8         event_mode[0x8];
997*4882a593Smuzhiyun 	u8         virtio_queue_type[0x8];
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	u8         max_tunnel_desc[0x10];
1000*4882a593Smuzhiyun 	u8         reserved_at_30[0x3];
1001*4882a593Smuzhiyun 	u8         log_doorbell_stride[0x5];
1002*4882a593Smuzhiyun 	u8         reserved_at_38[0x3];
1003*4882a593Smuzhiyun 	u8         log_doorbell_bar_size[0x5];
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	u8         doorbell_bar_offset[0x40];
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	u8         max_emulated_devices[0x8];
1008*4882a593Smuzhiyun 	u8         max_num_virtio_queues[0x18];
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	u8         umem_1_buffer_param_a[0x20];
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	u8         umem_1_buffer_param_b[0x20];
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	u8         umem_2_buffer_param_a[0x20];
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	u8         umem_2_buffer_param_b[0x20];
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	u8         umem_3_buffer_param_a[0x20];
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	u8         umem_3_buffer_param_b[0x20];
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x640];
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun enum {
1028*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
1029*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
1030*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
1031*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
1032*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
1033*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
1034*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
1035*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
1036*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun enum {
1040*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
1041*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
1042*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
1043*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
1044*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
1045*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
1046*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
1047*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
1048*4882a593Smuzhiyun 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun struct mlx5_ifc_atomic_caps_bits {
1052*4882a593Smuzhiyun 	u8         reserved_at_0[0x40];
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	u8         atomic_req_8B_endianness_mode[0x2];
1055*4882a593Smuzhiyun 	u8         reserved_at_42[0x4];
1056*4882a593Smuzhiyun 	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	u8         reserved_at_47[0x19];
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	u8         reserved_at_80[0x10];
1063*4882a593Smuzhiyun 	u8         atomic_operations[0x10];
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	u8         reserved_at_a0[0x10];
1066*4882a593Smuzhiyun 	u8         atomic_size_qp[0x10];
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	u8         reserved_at_c0[0x10];
1069*4882a593Smuzhiyun 	u8         atomic_size_dc[0x10];
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	u8         reserved_at_e0[0x720];
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun struct mlx5_ifc_odp_cap_bits {
1075*4882a593Smuzhiyun 	u8         reserved_at_0[0x40];
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	u8         sig[0x1];
1078*4882a593Smuzhiyun 	u8         reserved_at_41[0x1f];
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	u8         reserved_at_120[0x6E0];
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun struct mlx5_ifc_calc_op {
1096*4882a593Smuzhiyun 	u8        reserved_at_0[0x10];
1097*4882a593Smuzhiyun 	u8        reserved_at_10[0x9];
1098*4882a593Smuzhiyun 	u8        op_swap_endianness[0x1];
1099*4882a593Smuzhiyun 	u8        op_min[0x1];
1100*4882a593Smuzhiyun 	u8        op_xor[0x1];
1101*4882a593Smuzhiyun 	u8        op_or[0x1];
1102*4882a593Smuzhiyun 	u8        op_and[0x1];
1103*4882a593Smuzhiyun 	u8        op_max[0x1];
1104*4882a593Smuzhiyun 	u8        op_add[0x1];
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun struct mlx5_ifc_vector_calc_cap_bits {
1108*4882a593Smuzhiyun 	u8         calc_matrix[0x1];
1109*4882a593Smuzhiyun 	u8         reserved_at_1[0x1f];
1110*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
1111*4882a593Smuzhiyun 	u8         max_vec_count[0x8];
1112*4882a593Smuzhiyun 	u8         reserved_at_30[0xd];
1113*4882a593Smuzhiyun 	u8         max_chunk_size[0x3];
1114*4882a593Smuzhiyun 	struct mlx5_ifc_calc_op calc0;
1115*4882a593Smuzhiyun 	struct mlx5_ifc_calc_op calc1;
1116*4882a593Smuzhiyun 	struct mlx5_ifc_calc_op calc2;
1117*4882a593Smuzhiyun 	struct mlx5_ifc_calc_op calc3;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	u8         reserved_at_c0[0x720];
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun struct mlx5_ifc_tls_cap_bits {
1123*4882a593Smuzhiyun 	u8         tls_1_2_aes_gcm_128[0x1];
1124*4882a593Smuzhiyun 	u8         tls_1_3_aes_gcm_128[0x1];
1125*4882a593Smuzhiyun 	u8         tls_1_2_aes_gcm_256[0x1];
1126*4882a593Smuzhiyun 	u8         tls_1_3_aes_gcm_256[0x1];
1127*4882a593Smuzhiyun 	u8         reserved_at_4[0x1c];
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	u8         reserved_at_20[0x7e0];
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun struct mlx5_ifc_ipsec_cap_bits {
1133*4882a593Smuzhiyun 	u8         ipsec_full_offload[0x1];
1134*4882a593Smuzhiyun 	u8         ipsec_crypto_offload[0x1];
1135*4882a593Smuzhiyun 	u8         ipsec_esn[0x1];
1136*4882a593Smuzhiyun 	u8         ipsec_crypto_esp_aes_gcm_256_encrypt[0x1];
1137*4882a593Smuzhiyun 	u8         ipsec_crypto_esp_aes_gcm_128_encrypt[0x1];
1138*4882a593Smuzhiyun 	u8         ipsec_crypto_esp_aes_gcm_256_decrypt[0x1];
1139*4882a593Smuzhiyun 	u8         ipsec_crypto_esp_aes_gcm_128_decrypt[0x1];
1140*4882a593Smuzhiyun 	u8         reserved_at_7[0x4];
1141*4882a593Smuzhiyun 	u8         log_max_ipsec_offload[0x5];
1142*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	u8         min_log_ipsec_full_replay_window[0x8];
1145*4882a593Smuzhiyun 	u8         max_log_ipsec_full_replay_window[0x8];
1146*4882a593Smuzhiyun 	u8         reserved_at_30[0x7d0];
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun enum {
1150*4882a593Smuzhiyun 	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
1151*4882a593Smuzhiyun 	MLX5_WQ_TYPE_CYCLIC       = 0x1,
1152*4882a593Smuzhiyun 	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
1153*4882a593Smuzhiyun 	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun enum {
1157*4882a593Smuzhiyun 	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
1158*4882a593Smuzhiyun 	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun enum {
1162*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
1163*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
1164*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
1165*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
1166*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun enum {
1170*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
1171*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
1172*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
1173*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
1174*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
1175*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun enum {
1179*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
1180*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun enum {
1184*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
1185*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
1186*4882a593Smuzhiyun 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun enum {
1190*4882a593Smuzhiyun 	MLX5_CAP_PORT_TYPE_IB  = 0x0,
1191*4882a593Smuzhiyun 	MLX5_CAP_PORT_TYPE_ETH = 0x1,
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun enum {
1195*4882a593Smuzhiyun 	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
1196*4882a593Smuzhiyun 	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
1197*4882a593Smuzhiyun 	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun enum {
1201*4882a593Smuzhiyun 	MLX5_FLEX_PARSER_GENEVE_ENABLED		= 1 << 3,
1202*4882a593Smuzhiyun 	MLX5_FLEX_PARSER_VXLAN_GPE_ENABLED	= 1 << 7,
1203*4882a593Smuzhiyun 	MLX5_FLEX_PARSER_ICMP_V4_ENABLED	= 1 << 8,
1204*4882a593Smuzhiyun 	MLX5_FLEX_PARSER_ICMP_V6_ENABLED	= 1 << 9,
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun enum {
1208*4882a593Smuzhiyun 	MLX5_UCTX_CAP_RAW_TX = 1UL << 0,
1209*4882a593Smuzhiyun 	MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1,
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun #define MLX5_FC_BULK_SIZE_FACTOR 128
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun enum mlx5_fc_bulk_alloc_bitmask {
1215*4882a593Smuzhiyun 	MLX5_FC_BULK_128   = (1 << 0),
1216*4882a593Smuzhiyun 	MLX5_FC_BULK_256   = (1 << 1),
1217*4882a593Smuzhiyun 	MLX5_FC_BULK_512   = (1 << 2),
1218*4882a593Smuzhiyun 	MLX5_FC_BULK_1024  = (1 << 3),
1219*4882a593Smuzhiyun 	MLX5_FC_BULK_2048  = (1 << 4),
1220*4882a593Smuzhiyun 	MLX5_FC_BULK_4096  = (1 << 5),
1221*4882a593Smuzhiyun 	MLX5_FC_BULK_8192  = (1 << 6),
1222*4882a593Smuzhiyun 	MLX5_FC_BULK_16384 = (1 << 7),
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun #define MLX5_FC_BULK_NUM_FCS(fc_enum) (MLX5_FC_BULK_SIZE_FACTOR * (fc_enum))
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun #define MLX5_FT_MAX_MULTIPATH_LEVEL 63
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun enum {
1230*4882a593Smuzhiyun 	MLX5_STEERING_FORMAT_CONNECTX_5   = 0,
1231*4882a593Smuzhiyun 	MLX5_STEERING_FORMAT_CONNECTX_6DX = 1,
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun struct mlx5_ifc_cmd_hca_cap_bits {
1235*4882a593Smuzhiyun 	u8         reserved_at_0[0x30];
1236*4882a593Smuzhiyun 	u8         vhca_id[0x10];
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	u8         log_max_srq_sz[0x8];
1241*4882a593Smuzhiyun 	u8         log_max_qp_sz[0x8];
1242*4882a593Smuzhiyun 	u8         event_cap[0x1];
1243*4882a593Smuzhiyun 	u8         reserved_at_91[0x7];
1244*4882a593Smuzhiyun 	u8         prio_tag_required[0x1];
1245*4882a593Smuzhiyun 	u8         reserved_at_99[0x2];
1246*4882a593Smuzhiyun 	u8         log_max_qp[0x5];
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	u8         reserved_at_a0[0x3];
1249*4882a593Smuzhiyun 	u8	   ece_support[0x1];
1250*4882a593Smuzhiyun 	u8	   reserved_at_a4[0x7];
1251*4882a593Smuzhiyun 	u8         log_max_srq[0x5];
1252*4882a593Smuzhiyun 	u8         reserved_at_b0[0x10];
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	u8         max_sgl_for_optimized_performance[0x8];
1255*4882a593Smuzhiyun 	u8         log_max_cq_sz[0x8];
1256*4882a593Smuzhiyun 	u8         relaxed_ordering_write_umr[0x1];
1257*4882a593Smuzhiyun 	u8         relaxed_ordering_read_umr[0x1];
1258*4882a593Smuzhiyun 	u8         reserved_at_d2[0x7];
1259*4882a593Smuzhiyun 	u8         virtio_net_device_emualtion_manager[0x1];
1260*4882a593Smuzhiyun 	u8         virtio_blk_device_emualtion_manager[0x1];
1261*4882a593Smuzhiyun 	u8         log_max_cq[0x5];
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	u8         log_max_eq_sz[0x8];
1264*4882a593Smuzhiyun 	u8         relaxed_ordering_write[0x1];
1265*4882a593Smuzhiyun 	u8         relaxed_ordering_read[0x1];
1266*4882a593Smuzhiyun 	u8         log_max_mkey[0x6];
1267*4882a593Smuzhiyun 	u8         reserved_at_f0[0x8];
1268*4882a593Smuzhiyun 	u8         dump_fill_mkey[0x1];
1269*4882a593Smuzhiyun 	u8         reserved_at_f9[0x2];
1270*4882a593Smuzhiyun 	u8         fast_teardown[0x1];
1271*4882a593Smuzhiyun 	u8         log_max_eq[0x4];
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	u8         max_indirection[0x8];
1274*4882a593Smuzhiyun 	u8         fixed_buffer_size[0x1];
1275*4882a593Smuzhiyun 	u8         log_max_mrw_sz[0x7];
1276*4882a593Smuzhiyun 	u8         force_teardown[0x1];
1277*4882a593Smuzhiyun 	u8         reserved_at_111[0x1];
1278*4882a593Smuzhiyun 	u8         log_max_bsf_list_size[0x6];
1279*4882a593Smuzhiyun 	u8         umr_extended_translation_offset[0x1];
1280*4882a593Smuzhiyun 	u8         null_mkey[0x1];
1281*4882a593Smuzhiyun 	u8         log_max_klm_list_size[0x6];
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	u8         reserved_at_120[0xa];
1284*4882a593Smuzhiyun 	u8         log_max_ra_req_dc[0x6];
1285*4882a593Smuzhiyun 	u8         reserved_at_130[0xa];
1286*4882a593Smuzhiyun 	u8         log_max_ra_res_dc[0x6];
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	u8         reserved_at_140[0x6];
1289*4882a593Smuzhiyun 	u8         release_all_pages[0x1];
1290*4882a593Smuzhiyun 	u8         reserved_at_147[0x2];
1291*4882a593Smuzhiyun 	u8         roce_accl[0x1];
1292*4882a593Smuzhiyun 	u8         log_max_ra_req_qp[0x6];
1293*4882a593Smuzhiyun 	u8         reserved_at_150[0xa];
1294*4882a593Smuzhiyun 	u8         log_max_ra_res_qp[0x6];
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	u8         end_pad[0x1];
1297*4882a593Smuzhiyun 	u8         cc_query_allowed[0x1];
1298*4882a593Smuzhiyun 	u8         cc_modify_allowed[0x1];
1299*4882a593Smuzhiyun 	u8         start_pad[0x1];
1300*4882a593Smuzhiyun 	u8         cache_line_128byte[0x1];
1301*4882a593Smuzhiyun 	u8         reserved_at_165[0x4];
1302*4882a593Smuzhiyun 	u8         rts2rts_qp_counters_set_id[0x1];
1303*4882a593Smuzhiyun 	u8         reserved_at_16a[0x2];
1304*4882a593Smuzhiyun 	u8         vnic_env_int_rq_oob[0x1];
1305*4882a593Smuzhiyun 	u8         sbcam_reg[0x1];
1306*4882a593Smuzhiyun 	u8         reserved_at_16e[0x1];
1307*4882a593Smuzhiyun 	u8         qcam_reg[0x1];
1308*4882a593Smuzhiyun 	u8         gid_table_size[0x10];
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	u8         out_of_seq_cnt[0x1];
1311*4882a593Smuzhiyun 	u8         vport_counters[0x1];
1312*4882a593Smuzhiyun 	u8         retransmission_q_counters[0x1];
1313*4882a593Smuzhiyun 	u8         debug[0x1];
1314*4882a593Smuzhiyun 	u8         modify_rq_counter_set_id[0x1];
1315*4882a593Smuzhiyun 	u8         rq_delay_drop[0x1];
1316*4882a593Smuzhiyun 	u8         max_qp_cnt[0xa];
1317*4882a593Smuzhiyun 	u8         pkey_table_size[0x10];
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	u8         vport_group_manager[0x1];
1320*4882a593Smuzhiyun 	u8         vhca_group_manager[0x1];
1321*4882a593Smuzhiyun 	u8         ib_virt[0x1];
1322*4882a593Smuzhiyun 	u8         eth_virt[0x1];
1323*4882a593Smuzhiyun 	u8         vnic_env_queue_counters[0x1];
1324*4882a593Smuzhiyun 	u8         ets[0x1];
1325*4882a593Smuzhiyun 	u8         nic_flow_table[0x1];
1326*4882a593Smuzhiyun 	u8         eswitch_manager[0x1];
1327*4882a593Smuzhiyun 	u8         device_memory[0x1];
1328*4882a593Smuzhiyun 	u8         mcam_reg[0x1];
1329*4882a593Smuzhiyun 	u8         pcam_reg[0x1];
1330*4882a593Smuzhiyun 	u8         local_ca_ack_delay[0x5];
1331*4882a593Smuzhiyun 	u8         port_module_event[0x1];
1332*4882a593Smuzhiyun 	u8         enhanced_error_q_counters[0x1];
1333*4882a593Smuzhiyun 	u8         ports_check[0x1];
1334*4882a593Smuzhiyun 	u8         reserved_at_1b3[0x1];
1335*4882a593Smuzhiyun 	u8         disable_link_up[0x1];
1336*4882a593Smuzhiyun 	u8         beacon_led[0x1];
1337*4882a593Smuzhiyun 	u8         port_type[0x2];
1338*4882a593Smuzhiyun 	u8         num_ports[0x8];
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x1];
1341*4882a593Smuzhiyun 	u8         pps[0x1];
1342*4882a593Smuzhiyun 	u8         pps_modify[0x1];
1343*4882a593Smuzhiyun 	u8         log_max_msg[0x5];
1344*4882a593Smuzhiyun 	u8         reserved_at_1c8[0x4];
1345*4882a593Smuzhiyun 	u8         max_tc[0x4];
1346*4882a593Smuzhiyun 	u8         temp_warn_event[0x1];
1347*4882a593Smuzhiyun 	u8         dcbx[0x1];
1348*4882a593Smuzhiyun 	u8         general_notification_event[0x1];
1349*4882a593Smuzhiyun 	u8         reserved_at_1d3[0x2];
1350*4882a593Smuzhiyun 	u8         fpga[0x1];
1351*4882a593Smuzhiyun 	u8         rol_s[0x1];
1352*4882a593Smuzhiyun 	u8         rol_g[0x1];
1353*4882a593Smuzhiyun 	u8         reserved_at_1d8[0x1];
1354*4882a593Smuzhiyun 	u8         wol_s[0x1];
1355*4882a593Smuzhiyun 	u8         wol_g[0x1];
1356*4882a593Smuzhiyun 	u8         wol_a[0x1];
1357*4882a593Smuzhiyun 	u8         wol_b[0x1];
1358*4882a593Smuzhiyun 	u8         wol_m[0x1];
1359*4882a593Smuzhiyun 	u8         wol_u[0x1];
1360*4882a593Smuzhiyun 	u8         wol_p[0x1];
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	u8         stat_rate_support[0x10];
1363*4882a593Smuzhiyun 	u8         reserved_at_1f0[0x1];
1364*4882a593Smuzhiyun 	u8         pci_sync_for_fw_update_event[0x1];
1365*4882a593Smuzhiyun 	u8         reserved_at_1f2[0x6];
1366*4882a593Smuzhiyun 	u8         init2_lag_tx_port_affinity[0x1];
1367*4882a593Smuzhiyun 	u8         reserved_at_1fa[0x3];
1368*4882a593Smuzhiyun 	u8         cqe_version[0x4];
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	u8         compact_address_vector[0x1];
1371*4882a593Smuzhiyun 	u8         striding_rq[0x1];
1372*4882a593Smuzhiyun 	u8         reserved_at_202[0x1];
1373*4882a593Smuzhiyun 	u8         ipoib_enhanced_offloads[0x1];
1374*4882a593Smuzhiyun 	u8         ipoib_basic_offloads[0x1];
1375*4882a593Smuzhiyun 	u8         reserved_at_205[0x1];
1376*4882a593Smuzhiyun 	u8         repeated_block_disabled[0x1];
1377*4882a593Smuzhiyun 	u8         umr_modify_entity_size_disabled[0x1];
1378*4882a593Smuzhiyun 	u8         umr_modify_atomic_disabled[0x1];
1379*4882a593Smuzhiyun 	u8         umr_indirect_mkey_disabled[0x1];
1380*4882a593Smuzhiyun 	u8         umr_fence[0x2];
1381*4882a593Smuzhiyun 	u8         dc_req_scat_data_cqe[0x1];
1382*4882a593Smuzhiyun 	u8         reserved_at_20d[0x2];
1383*4882a593Smuzhiyun 	u8         drain_sigerr[0x1];
1384*4882a593Smuzhiyun 	u8         cmdif_checksum[0x2];
1385*4882a593Smuzhiyun 	u8         sigerr_cqe[0x1];
1386*4882a593Smuzhiyun 	u8         reserved_at_213[0x1];
1387*4882a593Smuzhiyun 	u8         wq_signature[0x1];
1388*4882a593Smuzhiyun 	u8         sctr_data_cqe[0x1];
1389*4882a593Smuzhiyun 	u8         reserved_at_216[0x1];
1390*4882a593Smuzhiyun 	u8         sho[0x1];
1391*4882a593Smuzhiyun 	u8         tph[0x1];
1392*4882a593Smuzhiyun 	u8         rf[0x1];
1393*4882a593Smuzhiyun 	u8         dct[0x1];
1394*4882a593Smuzhiyun 	u8         qos[0x1];
1395*4882a593Smuzhiyun 	u8         eth_net_offloads[0x1];
1396*4882a593Smuzhiyun 	u8         roce[0x1];
1397*4882a593Smuzhiyun 	u8         atomic[0x1];
1398*4882a593Smuzhiyun 	u8         reserved_at_21f[0x1];
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	u8         cq_oi[0x1];
1401*4882a593Smuzhiyun 	u8         cq_resize[0x1];
1402*4882a593Smuzhiyun 	u8         cq_moderation[0x1];
1403*4882a593Smuzhiyun 	u8         reserved_at_223[0x3];
1404*4882a593Smuzhiyun 	u8         cq_eq_remap[0x1];
1405*4882a593Smuzhiyun 	u8         pg[0x1];
1406*4882a593Smuzhiyun 	u8         block_lb_mc[0x1];
1407*4882a593Smuzhiyun 	u8         reserved_at_229[0x1];
1408*4882a593Smuzhiyun 	u8         scqe_break_moderation[0x1];
1409*4882a593Smuzhiyun 	u8         cq_period_start_from_cqe[0x1];
1410*4882a593Smuzhiyun 	u8         cd[0x1];
1411*4882a593Smuzhiyun 	u8         reserved_at_22d[0x1];
1412*4882a593Smuzhiyun 	u8         apm[0x1];
1413*4882a593Smuzhiyun 	u8         vector_calc[0x1];
1414*4882a593Smuzhiyun 	u8         umr_ptr_rlky[0x1];
1415*4882a593Smuzhiyun 	u8	   imaicl[0x1];
1416*4882a593Smuzhiyun 	u8	   qp_packet_based[0x1];
1417*4882a593Smuzhiyun 	u8         reserved_at_233[0x3];
1418*4882a593Smuzhiyun 	u8         qkv[0x1];
1419*4882a593Smuzhiyun 	u8         pkv[0x1];
1420*4882a593Smuzhiyun 	u8         set_deth_sqpn[0x1];
1421*4882a593Smuzhiyun 	u8         reserved_at_239[0x3];
1422*4882a593Smuzhiyun 	u8         xrc[0x1];
1423*4882a593Smuzhiyun 	u8         ud[0x1];
1424*4882a593Smuzhiyun 	u8         uc[0x1];
1425*4882a593Smuzhiyun 	u8         rc[0x1];
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	u8         uar_4k[0x1];
1428*4882a593Smuzhiyun 	u8         reserved_at_241[0x9];
1429*4882a593Smuzhiyun 	u8         uar_sz[0x6];
1430*4882a593Smuzhiyun 	u8         reserved_at_250[0x8];
1431*4882a593Smuzhiyun 	u8         log_pg_sz[0x8];
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	u8         bf[0x1];
1434*4882a593Smuzhiyun 	u8         driver_version[0x1];
1435*4882a593Smuzhiyun 	u8         pad_tx_eth_packet[0x1];
1436*4882a593Smuzhiyun 	u8         reserved_at_263[0x3];
1437*4882a593Smuzhiyun 	u8         mkey_by_name[0x1];
1438*4882a593Smuzhiyun 	u8         reserved_at_267[0x4];
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	u8         log_bf_reg_size[0x5];
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	u8         reserved_at_270[0x6];
1443*4882a593Smuzhiyun 	u8         lag_dct[0x2];
1444*4882a593Smuzhiyun 	u8         lag_tx_port_affinity[0x1];
1445*4882a593Smuzhiyun 	u8         reserved_at_279[0x2];
1446*4882a593Smuzhiyun 	u8         lag_master[0x1];
1447*4882a593Smuzhiyun 	u8         num_lag_ports[0x4];
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	u8         reserved_at_280[0x10];
1450*4882a593Smuzhiyun 	u8         max_wqe_sz_sq[0x10];
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	u8         reserved_at_2a0[0x10];
1453*4882a593Smuzhiyun 	u8         max_wqe_sz_rq[0x10];
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	u8         max_flow_counter_31_16[0x10];
1456*4882a593Smuzhiyun 	u8         max_wqe_sz_sq_dc[0x10];
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	u8         reserved_at_2e0[0x7];
1459*4882a593Smuzhiyun 	u8         max_qp_mcg[0x19];
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	u8         reserved_at_300[0x10];
1462*4882a593Smuzhiyun 	u8         flow_counter_bulk_alloc[0x8];
1463*4882a593Smuzhiyun 	u8         log_max_mcg[0x8];
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	u8         reserved_at_320[0x3];
1466*4882a593Smuzhiyun 	u8         log_max_transport_domain[0x5];
1467*4882a593Smuzhiyun 	u8         reserved_at_328[0x3];
1468*4882a593Smuzhiyun 	u8         log_max_pd[0x5];
1469*4882a593Smuzhiyun 	u8         reserved_at_330[0xb];
1470*4882a593Smuzhiyun 	u8         log_max_xrcd[0x5];
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	u8         nic_receive_steering_discard[0x1];
1473*4882a593Smuzhiyun 	u8         receive_discard_vport_down[0x1];
1474*4882a593Smuzhiyun 	u8         transmit_discard_vport_down[0x1];
1475*4882a593Smuzhiyun 	u8         reserved_at_343[0x5];
1476*4882a593Smuzhiyun 	u8         log_max_flow_counter_bulk[0x8];
1477*4882a593Smuzhiyun 	u8         max_flow_counter_15_0[0x10];
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	u8         reserved_at_360[0x3];
1481*4882a593Smuzhiyun 	u8         log_max_rq[0x5];
1482*4882a593Smuzhiyun 	u8         reserved_at_368[0x3];
1483*4882a593Smuzhiyun 	u8         log_max_sq[0x5];
1484*4882a593Smuzhiyun 	u8         reserved_at_370[0x3];
1485*4882a593Smuzhiyun 	u8         log_max_tir[0x5];
1486*4882a593Smuzhiyun 	u8         reserved_at_378[0x3];
1487*4882a593Smuzhiyun 	u8         log_max_tis[0x5];
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	u8         basic_cyclic_rcv_wqe[0x1];
1490*4882a593Smuzhiyun 	u8         reserved_at_381[0x2];
1491*4882a593Smuzhiyun 	u8         log_max_rmp[0x5];
1492*4882a593Smuzhiyun 	u8         reserved_at_388[0x3];
1493*4882a593Smuzhiyun 	u8         log_max_rqt[0x5];
1494*4882a593Smuzhiyun 	u8         reserved_at_390[0x3];
1495*4882a593Smuzhiyun 	u8         log_max_rqt_size[0x5];
1496*4882a593Smuzhiyun 	u8         reserved_at_398[0x3];
1497*4882a593Smuzhiyun 	u8         log_max_tis_per_sq[0x5];
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	u8         ext_stride_num_range[0x1];
1500*4882a593Smuzhiyun 	u8         reserved_at_3a1[0x2];
1501*4882a593Smuzhiyun 	u8         log_max_stride_sz_rq[0x5];
1502*4882a593Smuzhiyun 	u8         reserved_at_3a8[0x3];
1503*4882a593Smuzhiyun 	u8         log_min_stride_sz_rq[0x5];
1504*4882a593Smuzhiyun 	u8         reserved_at_3b0[0x3];
1505*4882a593Smuzhiyun 	u8         log_max_stride_sz_sq[0x5];
1506*4882a593Smuzhiyun 	u8         reserved_at_3b8[0x3];
1507*4882a593Smuzhiyun 	u8         log_min_stride_sz_sq[0x5];
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	u8         hairpin[0x1];
1510*4882a593Smuzhiyun 	u8         reserved_at_3c1[0x2];
1511*4882a593Smuzhiyun 	u8         log_max_hairpin_queues[0x5];
1512*4882a593Smuzhiyun 	u8         reserved_at_3c8[0x3];
1513*4882a593Smuzhiyun 	u8         log_max_hairpin_wq_data_sz[0x5];
1514*4882a593Smuzhiyun 	u8         reserved_at_3d0[0x3];
1515*4882a593Smuzhiyun 	u8         log_max_hairpin_num_packets[0x5];
1516*4882a593Smuzhiyun 	u8         reserved_at_3d8[0x3];
1517*4882a593Smuzhiyun 	u8         log_max_wq_sz[0x5];
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	u8         nic_vport_change_event[0x1];
1520*4882a593Smuzhiyun 	u8         disable_local_lb_uc[0x1];
1521*4882a593Smuzhiyun 	u8         disable_local_lb_mc[0x1];
1522*4882a593Smuzhiyun 	u8         log_min_hairpin_wq_data_sz[0x5];
1523*4882a593Smuzhiyun 	u8         reserved_at_3e8[0x3];
1524*4882a593Smuzhiyun 	u8         log_max_vlan_list[0x5];
1525*4882a593Smuzhiyun 	u8         reserved_at_3f0[0x3];
1526*4882a593Smuzhiyun 	u8         log_max_current_mc_list[0x5];
1527*4882a593Smuzhiyun 	u8         reserved_at_3f8[0x3];
1528*4882a593Smuzhiyun 	u8         log_max_current_uc_list[0x5];
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	u8         general_obj_types[0x40];
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	u8         reserved_at_440[0x4];
1533*4882a593Smuzhiyun 	u8         steering_format_version[0x4];
1534*4882a593Smuzhiyun 	u8         create_qp_start_hint[0x18];
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	u8         reserved_at_460[0x3];
1537*4882a593Smuzhiyun 	u8         log_max_uctx[0x5];
1538*4882a593Smuzhiyun 	u8         reserved_at_468[0x2];
1539*4882a593Smuzhiyun 	u8         ipsec_offload[0x1];
1540*4882a593Smuzhiyun 	u8         log_max_umem[0x5];
1541*4882a593Smuzhiyun 	u8         max_num_eqs[0x10];
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	u8         reserved_at_480[0x1];
1544*4882a593Smuzhiyun 	u8         tls_tx[0x1];
1545*4882a593Smuzhiyun 	u8         tls_rx[0x1];
1546*4882a593Smuzhiyun 	u8         log_max_l2_table[0x5];
1547*4882a593Smuzhiyun 	u8         reserved_at_488[0x8];
1548*4882a593Smuzhiyun 	u8         log_uar_page_sz[0x10];
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	u8         reserved_at_4a0[0x20];
1551*4882a593Smuzhiyun 	u8         device_frequency_mhz[0x20];
1552*4882a593Smuzhiyun 	u8         device_frequency_khz[0x20];
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	u8         reserved_at_500[0x20];
1555*4882a593Smuzhiyun 	u8	   num_of_uars_per_page[0x20];
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	u8         flex_parser_protocols[0x20];
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	u8         max_geneve_tlv_options[0x8];
1560*4882a593Smuzhiyun 	u8         reserved_at_568[0x3];
1561*4882a593Smuzhiyun 	u8         max_geneve_tlv_option_data_len[0x5];
1562*4882a593Smuzhiyun 	u8         reserved_at_570[0x10];
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	u8         reserved_at_580[0x33];
1565*4882a593Smuzhiyun 	u8         log_max_dek[0x5];
1566*4882a593Smuzhiyun 	u8         reserved_at_5b8[0x4];
1567*4882a593Smuzhiyun 	u8         mini_cqe_resp_stride_index[0x1];
1568*4882a593Smuzhiyun 	u8         cqe_128_always[0x1];
1569*4882a593Smuzhiyun 	u8         cqe_compression_128[0x1];
1570*4882a593Smuzhiyun 	u8         cqe_compression[0x1];
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	u8         cqe_compression_timeout[0x10];
1573*4882a593Smuzhiyun 	u8         cqe_compression_max_num[0x10];
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	u8         reserved_at_5e0[0x10];
1576*4882a593Smuzhiyun 	u8         tag_matching[0x1];
1577*4882a593Smuzhiyun 	u8         rndv_offload_rc[0x1];
1578*4882a593Smuzhiyun 	u8         rndv_offload_dc[0x1];
1579*4882a593Smuzhiyun 	u8         log_tag_matching_list_sz[0x5];
1580*4882a593Smuzhiyun 	u8         reserved_at_5f8[0x3];
1581*4882a593Smuzhiyun 	u8         log_max_xrq[0x5];
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	u8	   affiliate_nic_vport_criteria[0x8];
1584*4882a593Smuzhiyun 	u8	   native_port_num[0x8];
1585*4882a593Smuzhiyun 	u8	   num_vhca_ports[0x8];
1586*4882a593Smuzhiyun 	u8	   reserved_at_618[0x6];
1587*4882a593Smuzhiyun 	u8	   sw_owner_id[0x1];
1588*4882a593Smuzhiyun 	u8         reserved_at_61f[0x1];
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	u8         max_num_of_monitor_counters[0x10];
1591*4882a593Smuzhiyun 	u8         num_ppcnt_monitor_counters[0x10];
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	u8         reserved_at_640[0x10];
1594*4882a593Smuzhiyun 	u8         num_q_monitor_counters[0x10];
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	u8         reserved_at_660[0x20];
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	u8         sf[0x1];
1599*4882a593Smuzhiyun 	u8         sf_set_partition[0x1];
1600*4882a593Smuzhiyun 	u8         reserved_at_682[0x1];
1601*4882a593Smuzhiyun 	u8         log_max_sf[0x5];
1602*4882a593Smuzhiyun 	u8         reserved_at_688[0x8];
1603*4882a593Smuzhiyun 	u8         log_min_sf_size[0x8];
1604*4882a593Smuzhiyun 	u8         max_num_sf_partitions[0x8];
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	u8         uctx_cap[0x20];
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	u8         reserved_at_6c0[0x4];
1609*4882a593Smuzhiyun 	u8         flex_parser_id_geneve_tlv_option_0[0x4];
1610*4882a593Smuzhiyun 	u8         flex_parser_id_icmp_dw1[0x4];
1611*4882a593Smuzhiyun 	u8         flex_parser_id_icmp_dw0[0x4];
1612*4882a593Smuzhiyun 	u8         flex_parser_id_icmpv6_dw1[0x4];
1613*4882a593Smuzhiyun 	u8         flex_parser_id_icmpv6_dw0[0x4];
1614*4882a593Smuzhiyun 	u8         flex_parser_id_outer_first_mpls_over_gre[0x4];
1615*4882a593Smuzhiyun 	u8         flex_parser_id_outer_first_mpls_over_udp_label[0x4];
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	u8	   reserved_at_6e0[0x10];
1618*4882a593Smuzhiyun 	u8	   sf_base_id[0x10];
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	u8	   reserved_at_700[0x80];
1621*4882a593Smuzhiyun 	u8	   vhca_tunnel_commands[0x40];
1622*4882a593Smuzhiyun 	u8	   reserved_at_7c0[0x40];
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun enum mlx5_flow_destination_type {
1626*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
1627*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
1628*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_PORT         = 0x99,
1631*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1632*4882a593Smuzhiyun 	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM = 0x101,
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun enum mlx5_flow_table_miss_action {
1636*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_MISS_ACTION_DEF,
1637*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_MISS_ACTION_FWD,
1638*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN,
1639*4882a593Smuzhiyun };
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun struct mlx5_ifc_dest_format_struct_bits {
1642*4882a593Smuzhiyun 	u8         destination_type[0x8];
1643*4882a593Smuzhiyun 	u8         destination_id[0x18];
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	u8         destination_eswitch_owner_vhca_id_valid[0x1];
1646*4882a593Smuzhiyun 	u8         packet_reformat[0x1];
1647*4882a593Smuzhiyun 	u8         reserved_at_22[0xe];
1648*4882a593Smuzhiyun 	u8         destination_eswitch_owner_vhca_id[0x10];
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun struct mlx5_ifc_flow_counter_list_bits {
1652*4882a593Smuzhiyun 	u8         flow_counter_id[0x20];
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
1655*4882a593Smuzhiyun };
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun struct mlx5_ifc_extended_dest_format_bits {
1658*4882a593Smuzhiyun 	struct mlx5_ifc_dest_format_struct_bits destination_entry;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	u8         packet_reformat_id[0x20];
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
1666*4882a593Smuzhiyun 	struct mlx5_ifc_extended_dest_format_bits extended_dest_format;
1667*4882a593Smuzhiyun 	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun struct mlx5_ifc_fte_match_param_bits {
1671*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	u8         reserved_at_a00[0x600];
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun enum {
1685*4882a593Smuzhiyun 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
1686*4882a593Smuzhiyun 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
1687*4882a593Smuzhiyun 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
1688*4882a593Smuzhiyun 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
1689*4882a593Smuzhiyun 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun struct mlx5_ifc_rx_hash_field_select_bits {
1693*4882a593Smuzhiyun 	u8         l3_prot_type[0x1];
1694*4882a593Smuzhiyun 	u8         l4_prot_type[0x1];
1695*4882a593Smuzhiyun 	u8         selected_fields[0x1e];
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun enum {
1699*4882a593Smuzhiyun 	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
1700*4882a593Smuzhiyun 	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun enum {
1704*4882a593Smuzhiyun 	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
1705*4882a593Smuzhiyun 	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun struct mlx5_ifc_wq_bits {
1709*4882a593Smuzhiyun 	u8         wq_type[0x4];
1710*4882a593Smuzhiyun 	u8         wq_signature[0x1];
1711*4882a593Smuzhiyun 	u8         end_padding_mode[0x2];
1712*4882a593Smuzhiyun 	u8         cd_slave[0x1];
1713*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	u8         hds_skip_first_sge[0x1];
1716*4882a593Smuzhiyun 	u8         log2_hds_buf_size[0x3];
1717*4882a593Smuzhiyun 	u8         reserved_at_24[0x7];
1718*4882a593Smuzhiyun 	u8         page_offset[0x5];
1719*4882a593Smuzhiyun 	u8         lwm[0x10];
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
1722*4882a593Smuzhiyun 	u8         pd[0x18];
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	u8         reserved_at_60[0x8];
1725*4882a593Smuzhiyun 	u8         uar_page[0x18];
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	u8         dbr_addr[0x40];
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	u8         hw_counter[0x20];
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	u8         sw_counter[0x20];
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	u8         reserved_at_100[0xc];
1734*4882a593Smuzhiyun 	u8         log_wq_stride[0x4];
1735*4882a593Smuzhiyun 	u8         reserved_at_110[0x3];
1736*4882a593Smuzhiyun 	u8         log_wq_pg_sz[0x5];
1737*4882a593Smuzhiyun 	u8         reserved_at_118[0x3];
1738*4882a593Smuzhiyun 	u8         log_wq_sz[0x5];
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	u8         dbr_umem_valid[0x1];
1741*4882a593Smuzhiyun 	u8         wq_umem_valid[0x1];
1742*4882a593Smuzhiyun 	u8         reserved_at_122[0x1];
1743*4882a593Smuzhiyun 	u8         log_hairpin_num_packets[0x5];
1744*4882a593Smuzhiyun 	u8         reserved_at_128[0x3];
1745*4882a593Smuzhiyun 	u8         log_hairpin_data_sz[0x5];
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	u8         reserved_at_130[0x4];
1748*4882a593Smuzhiyun 	u8         log_wqe_num_of_strides[0x4];
1749*4882a593Smuzhiyun 	u8         two_byte_shift_en[0x1];
1750*4882a593Smuzhiyun 	u8         reserved_at_139[0x4];
1751*4882a593Smuzhiyun 	u8         log_wqe_stride_size[0x3];
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	u8         reserved_at_140[0x4c0];
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	struct mlx5_ifc_cmd_pas_bits pas[];
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun struct mlx5_ifc_rq_num_bits {
1759*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
1760*4882a593Smuzhiyun 	u8         rq_num[0x18];
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun struct mlx5_ifc_mac_address_layout_bits {
1764*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
1765*4882a593Smuzhiyun 	u8         mac_addr_47_32[0x10];
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	u8         mac_addr_31_0[0x20];
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun struct mlx5_ifc_vlan_layout_bits {
1771*4882a593Smuzhiyun 	u8         reserved_at_0[0x14];
1772*4882a593Smuzhiyun 	u8         vlan[0x0c];
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1778*4882a593Smuzhiyun 	u8         reserved_at_0[0xa0];
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	u8         min_time_between_cnps[0x20];
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	u8         reserved_at_c0[0x12];
1783*4882a593Smuzhiyun 	u8         cnp_dscp[0x6];
1784*4882a593Smuzhiyun 	u8         reserved_at_d8[0x4];
1785*4882a593Smuzhiyun 	u8         cnp_prio_mode[0x1];
1786*4882a593Smuzhiyun 	u8         cnp_802p_prio[0x3];
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	u8         reserved_at_e0[0x720];
1789*4882a593Smuzhiyun };
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1792*4882a593Smuzhiyun 	u8         reserved_at_0[0x60];
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	u8         reserved_at_60[0x4];
1795*4882a593Smuzhiyun 	u8         clamp_tgt_rate[0x1];
1796*4882a593Smuzhiyun 	u8         reserved_at_65[0x3];
1797*4882a593Smuzhiyun 	u8         clamp_tgt_rate_after_time_inc[0x1];
1798*4882a593Smuzhiyun 	u8         reserved_at_69[0x17];
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	u8         reserved_at_80[0x20];
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	u8         rpg_time_reset[0x20];
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	u8         rpg_byte_reset[0x20];
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	u8         rpg_threshold[0x20];
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	u8         rpg_max_rate[0x20];
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	u8         rpg_ai_rate[0x20];
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	u8         rpg_hai_rate[0x20];
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	u8         rpg_gd[0x20];
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	u8         rpg_min_dec_fac[0x20];
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	u8         rpg_min_rate[0x20];
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	u8         reserved_at_1c0[0xe0];
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	u8         rate_to_set_on_first_cnp[0x20];
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	u8         dce_tcp_g[0x20];
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	u8         dce_tcp_rtt[0x20];
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	u8         rate_reduce_monitor_period[0x20];
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	u8         reserved_at_320[0x20];
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	u8         initial_alpha_value[0x20];
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	u8         reserved_at_360[0x4a0];
1835*4882a593Smuzhiyun };
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1838*4882a593Smuzhiyun 	u8         reserved_at_0[0x80];
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	u8         rppp_max_rps[0x20];
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	u8         rpg_time_reset[0x20];
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	u8         rpg_byte_reset[0x20];
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	u8         rpg_threshold[0x20];
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	u8         rpg_max_rate[0x20];
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	u8         rpg_ai_rate[0x20];
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	u8         rpg_hai_rate[0x20];
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	u8         rpg_gd[0x20];
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	u8         rpg_min_dec_fac[0x20];
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	u8         rpg_min_rate[0x20];
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x640];
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun enum {
1864*4882a593Smuzhiyun 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
1865*4882a593Smuzhiyun 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
1866*4882a593Smuzhiyun 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun struct mlx5_ifc_resize_field_select_bits {
1870*4882a593Smuzhiyun 	u8         resize_field_select[0x20];
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_bits {
1874*4882a593Smuzhiyun 	u8         more_dump[0x1];
1875*4882a593Smuzhiyun 	u8         inline_dump[0x1];
1876*4882a593Smuzhiyun 	u8         reserved_at_2[0xa];
1877*4882a593Smuzhiyun 	u8         seq_num[0x4];
1878*4882a593Smuzhiyun 	u8         segment_type[0x10];
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
1881*4882a593Smuzhiyun 	u8         vhca_id[0x10];
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	u8         index1[0x20];
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	u8         index2[0x20];
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	u8         num_of_obj1[0x10];
1888*4882a593Smuzhiyun 	u8         num_of_obj2[0x10];
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	u8         device_opaque[0x40];
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	u8         mkey[0x20];
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	u8         size[0x20];
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	u8         address[0x40];
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	u8         inline_data[52][0x20];
1901*4882a593Smuzhiyun };
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_menu_record_bits {
1904*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
1905*4882a593Smuzhiyun 	u8         num_of_obj2_supports_active[0x1];
1906*4882a593Smuzhiyun 	u8         num_of_obj2_supports_all[0x1];
1907*4882a593Smuzhiyun 	u8         must_have_num_of_obj2[0x1];
1908*4882a593Smuzhiyun 	u8         support_num_of_obj2[0x1];
1909*4882a593Smuzhiyun 	u8         num_of_obj1_supports_active[0x1];
1910*4882a593Smuzhiyun 	u8         num_of_obj1_supports_all[0x1];
1911*4882a593Smuzhiyun 	u8         must_have_num_of_obj1[0x1];
1912*4882a593Smuzhiyun 	u8         support_num_of_obj1[0x1];
1913*4882a593Smuzhiyun 	u8         must_have_index2[0x1];
1914*4882a593Smuzhiyun 	u8         support_index2[0x1];
1915*4882a593Smuzhiyun 	u8         must_have_index1[0x1];
1916*4882a593Smuzhiyun 	u8         support_index1[0x1];
1917*4882a593Smuzhiyun 	u8         segment_type[0x10];
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	u8         segment_name[4][0x20];
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	u8         index1_name[4][0x20];
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	u8         index2_name[4][0x20];
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_segment_header_bits {
1927*4882a593Smuzhiyun 	u8         length_dw[0x10];
1928*4882a593Smuzhiyun 	u8         segment_type[0x10];
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_command_segment_bits {
1932*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	u8         segment_called[0x10];
1935*4882a593Smuzhiyun 	u8         vhca_id[0x10];
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	u8         index1[0x20];
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	u8         index2[0x20];
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	u8         num_of_obj1[0x10];
1942*4882a593Smuzhiyun 	u8         num_of_obj2[0x10];
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_error_segment_bits {
1946*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
1949*4882a593Smuzhiyun 	u8         syndrome_id[0x10];
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	u8         error[8][0x20];
1954*4882a593Smuzhiyun };
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_info_segment_bits {
1957*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	u8         reserved_at_20[0x18];
1960*4882a593Smuzhiyun 	u8         dump_version[0x8];
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	u8         hw_version[0x20];
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	u8         fw_version[0x20];
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_menu_segment_bits {
1968*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
1971*4882a593Smuzhiyun 	u8         num_of_records[0x10];
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_menu_record_bits record[];
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_resource_segment_bits {
1977*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	u8         index1[0x20];
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	u8         index2[0x20];
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	u8         payload[][0x20];
1986*4882a593Smuzhiyun };
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun struct mlx5_ifc_resource_dump_terminate_segment_bits {
1989*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun struct mlx5_ifc_menu_resource_dump_response_bits {
1993*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_info_segment_bits info;
1994*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_command_segment_bits cmd;
1995*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_menu_segment_bits menu;
1996*4882a593Smuzhiyun 	struct mlx5_ifc_resource_dump_terminate_segment_bits terminate;
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun enum {
2000*4882a593Smuzhiyun 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
2001*4882a593Smuzhiyun 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
2002*4882a593Smuzhiyun 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
2003*4882a593Smuzhiyun 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
2004*4882a593Smuzhiyun };
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun struct mlx5_ifc_modify_field_select_bits {
2007*4882a593Smuzhiyun 	u8         modify_field_select[0x20];
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun struct mlx5_ifc_field_select_r_roce_np_bits {
2011*4882a593Smuzhiyun 	u8         field_select_r_roce_np[0x20];
2012*4882a593Smuzhiyun };
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun struct mlx5_ifc_field_select_r_roce_rp_bits {
2015*4882a593Smuzhiyun 	u8         field_select_r_roce_rp[0x20];
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun enum {
2019*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
2020*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
2021*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
2022*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
2023*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
2024*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
2025*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
2026*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
2027*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
2028*4882a593Smuzhiyun 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
2029*4882a593Smuzhiyun };
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun struct mlx5_ifc_field_select_802_1qau_rp_bits {
2032*4882a593Smuzhiyun 	u8         field_select_8021qaurp[0x20];
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun struct mlx5_ifc_phys_layer_cntrs_bits {
2036*4882a593Smuzhiyun 	u8         time_since_last_clear_high[0x20];
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	u8         time_since_last_clear_low[0x20];
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	u8         symbol_errors_high[0x20];
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	u8         symbol_errors_low[0x20];
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	u8         sync_headers_errors_high[0x20];
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	u8         sync_headers_errors_low[0x20];
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane0_high[0x20];
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane0_low[0x20];
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane1_high[0x20];
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane1_low[0x20];
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane2_high[0x20];
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane2_low[0x20];
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane3_high[0x20];
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	u8         edpl_bip_errors_lane3_low[0x20];
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane0_high[0x20];
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane0_low[0x20];
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane1_high[0x20];
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane1_low[0x20];
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane2_high[0x20];
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane2_low[0x20];
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane3_high[0x20];
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 	u8         fc_fec_corrected_blocks_lane3_low[0x20];
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	u8         rs_fec_corrected_blocks_high[0x20];
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	u8         rs_fec_corrected_blocks_low[0x20];
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	u8         rs_fec_uncorrectable_blocks_high[0x20];
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	u8         rs_fec_uncorrectable_blocks_low[0x20];
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	u8         rs_fec_no_errors_blocks_high[0x20];
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	u8         rs_fec_no_errors_blocks_low[0x20];
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	u8         rs_fec_single_error_blocks_high[0x20];
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	u8         rs_fec_single_error_blocks_low[0x20];
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_total_high[0x20];
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_total_low[0x20];
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane0_high[0x20];
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane0_low[0x20];
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane1_high[0x20];
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane1_low[0x20];
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane2_high[0x20];
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane2_low[0x20];
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane3_high[0x20];
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	u8         rs_fec_corrected_symbols_lane3_low[0x20];
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	u8         link_down_events[0x20];
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	u8         successful_recovery_events[0x20];
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	u8         reserved_at_640[0x180];
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
2140*4882a593Smuzhiyun 	u8         time_since_last_clear_high[0x20];
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	u8         time_since_last_clear_low[0x20];
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	u8         phy_received_bits_high[0x20];
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	u8         phy_received_bits_low[0x20];
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	u8         phy_symbol_errors_high[0x20];
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	u8         phy_symbol_errors_low[0x20];
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	u8         phy_corrected_bits_high[0x20];
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	u8         phy_corrected_bits_low[0x20];
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane0_high[0x20];
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane0_low[0x20];
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane1_high[0x20];
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane1_low[0x20];
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane2_high[0x20];
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane2_low[0x20];
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane3_high[0x20];
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	u8         phy_corrected_bits_lane3_low[0x20];
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	u8         reserved_at_200[0x5c0];
2173*4882a593Smuzhiyun };
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
2176*4882a593Smuzhiyun 	u8	   symbol_error_counter[0x10];
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	u8         link_error_recovery_counter[0x8];
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	u8         link_downed_counter[0x8];
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	u8         port_rcv_errors[0x10];
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	u8         port_rcv_remote_physical_errors[0x10];
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	u8         port_rcv_switch_relay_errors[0x10];
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	u8         port_xmit_discards[0x10];
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	u8         port_xmit_constraint_errors[0x8];
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	u8         port_rcv_constraint_errors[0x8];
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	u8         reserved_at_70[0x8];
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	u8         link_overrun_errors[0x8];
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	u8	   reserved_at_80[0x10];
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	u8         vl_15_dropped[0x10];
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	u8	   reserved_at_a0[0x80];
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	u8         port_xmit_wait[0x20];
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits {
2208*4882a593Smuzhiyun 	u8         transmit_queue_high[0x20];
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	u8         transmit_queue_low[0x20];
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	u8         no_buffer_discard_uc_high[0x20];
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	u8         no_buffer_discard_uc_low[0x20];
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	u8         reserved_at_80[0x740];
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits {
2220*4882a593Smuzhiyun 	u8         wred_discard_high[0x20];
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	u8         wred_discard_low[0x20];
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 	u8         ecn_marked_tc_high[0x20];
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	u8         ecn_marked_tc_low[0x20];
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	u8         reserved_at_80[0x740];
2229*4882a593Smuzhiyun };
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
2232*4882a593Smuzhiyun 	u8         rx_octets_high[0x20];
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	u8         rx_octets_low[0x20];
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	u8         rx_frames_high[0x20];
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	u8         rx_frames_low[0x20];
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	u8         tx_octets_high[0x20];
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	u8         tx_octets_low[0x20];
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	u8         reserved_at_180[0xc0];
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	u8         tx_frames_high[0x20];
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	u8         tx_frames_low[0x20];
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	u8         rx_pause_high[0x20];
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	u8         rx_pause_low[0x20];
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	u8         rx_pause_duration_high[0x20];
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	u8         rx_pause_duration_low[0x20];
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	u8         tx_pause_high[0x20];
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	u8         tx_pause_low[0x20];
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	u8         tx_pause_duration_high[0x20];
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	u8         tx_pause_duration_low[0x20];
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	u8         rx_pause_transition_high[0x20];
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 	u8         rx_pause_transition_low[0x20];
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	u8         rx_discards_high[0x20];
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	u8         rx_discards_low[0x20];
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	u8         device_stall_minor_watermark_cnt_high[0x20];
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	u8         device_stall_minor_watermark_cnt_low[0x20];
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	u8         device_stall_critical_watermark_cnt_high[0x20];
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	u8         device_stall_critical_watermark_cnt_low[0x20];
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	u8         reserved_at_480[0x340];
2285*4882a593Smuzhiyun };
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
2288*4882a593Smuzhiyun 	u8         port_transmit_wait_high[0x20];
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	u8         port_transmit_wait_low[0x20];
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	u8         reserved_at_40[0x100];
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	u8         rx_buffer_almost_full_high[0x20];
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	u8         rx_buffer_almost_full_low[0x20];
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun 	u8         rx_buffer_full_high[0x20];
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	u8         rx_buffer_full_low[0x20];
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	u8         rx_icrc_encapsulated_high[0x20];
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	u8         rx_icrc_encapsulated_low[0x20];
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 	u8         reserved_at_200[0x5c0];
2307*4882a593Smuzhiyun };
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
2310*4882a593Smuzhiyun 	u8         dot3stats_alignment_errors_high[0x20];
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	u8         dot3stats_alignment_errors_low[0x20];
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	u8         dot3stats_fcs_errors_high[0x20];
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	u8         dot3stats_fcs_errors_low[0x20];
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	u8         dot3stats_single_collision_frames_high[0x20];
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	u8         dot3stats_single_collision_frames_low[0x20];
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	u8         dot3stats_multiple_collision_frames_high[0x20];
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 	u8         dot3stats_multiple_collision_frames_low[0x20];
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	u8         dot3stats_sqe_test_errors_high[0x20];
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	u8         dot3stats_sqe_test_errors_low[0x20];
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	u8         dot3stats_deferred_transmissions_high[0x20];
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	u8         dot3stats_deferred_transmissions_low[0x20];
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	u8         dot3stats_late_collisions_high[0x20];
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 	u8         dot3stats_late_collisions_low[0x20];
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	u8         dot3stats_excessive_collisions_high[0x20];
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	u8         dot3stats_excessive_collisions_low[0x20];
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	u8         dot3stats_internal_mac_transmit_errors_high[0x20];
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	u8         dot3stats_internal_mac_transmit_errors_low[0x20];
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	u8         dot3stats_carrier_sense_errors_high[0x20];
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	u8         dot3stats_carrier_sense_errors_low[0x20];
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	u8         dot3stats_frame_too_longs_high[0x20];
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	u8         dot3stats_frame_too_longs_low[0x20];
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	u8         dot3stats_internal_mac_receive_errors_high[0x20];
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	u8         dot3stats_internal_mac_receive_errors_low[0x20];
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	u8         dot3stats_symbol_errors_high[0x20];
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 	u8         dot3stats_symbol_errors_low[0x20];
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	u8         dot3control_in_unknown_opcodes_high[0x20];
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	u8         dot3control_in_unknown_opcodes_low[0x20];
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	u8         dot3in_pause_frames_high[0x20];
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	u8         dot3in_pause_frames_low[0x20];
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	u8         dot3out_pause_frames_high[0x20];
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	u8         dot3out_pause_frames_low[0x20];
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	u8         reserved_at_400[0x3c0];
2375*4882a593Smuzhiyun };
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
2378*4882a593Smuzhiyun 	u8         ether_stats_drop_events_high[0x20];
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	u8         ether_stats_drop_events_low[0x20];
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	u8         ether_stats_octets_high[0x20];
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	u8         ether_stats_octets_low[0x20];
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	u8         ether_stats_pkts_high[0x20];
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	u8         ether_stats_pkts_low[0x20];
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	u8         ether_stats_broadcast_pkts_high[0x20];
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	u8         ether_stats_broadcast_pkts_low[0x20];
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	u8         ether_stats_multicast_pkts_high[0x20];
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	u8         ether_stats_multicast_pkts_low[0x20];
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	u8         ether_stats_crc_align_errors_high[0x20];
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun 	u8         ether_stats_crc_align_errors_low[0x20];
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	u8         ether_stats_undersize_pkts_high[0x20];
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	u8         ether_stats_undersize_pkts_low[0x20];
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	u8         ether_stats_oversize_pkts_high[0x20];
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	u8         ether_stats_oversize_pkts_low[0x20];
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	u8         ether_stats_fragments_high[0x20];
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	u8         ether_stats_fragments_low[0x20];
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	u8         ether_stats_jabbers_high[0x20];
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	u8         ether_stats_jabbers_low[0x20];
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	u8         ether_stats_collisions_high[0x20];
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	u8         ether_stats_collisions_low[0x20];
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	u8         ether_stats_pkts64octets_high[0x20];
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	u8         ether_stats_pkts64octets_low[0x20];
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	u8         ether_stats_pkts65to127octets_high[0x20];
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	u8         ether_stats_pkts65to127octets_low[0x20];
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 	u8         ether_stats_pkts128to255octets_high[0x20];
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	u8         ether_stats_pkts128to255octets_low[0x20];
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun 	u8         ether_stats_pkts256to511octets_high[0x20];
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 	u8         ether_stats_pkts256to511octets_low[0x20];
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	u8         ether_stats_pkts512to1023octets_high[0x20];
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	u8         ether_stats_pkts512to1023octets_low[0x20];
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	u8         ether_stats_pkts1024to1518octets_high[0x20];
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	u8         ether_stats_pkts1024to1518octets_low[0x20];
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	u8         ether_stats_pkts1519to2047octets_high[0x20];
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	u8         ether_stats_pkts1519to2047octets_low[0x20];
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	u8         ether_stats_pkts2048to4095octets_high[0x20];
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	u8         ether_stats_pkts2048to4095octets_low[0x20];
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	u8         ether_stats_pkts4096to8191octets_high[0x20];
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	u8         ether_stats_pkts4096to8191octets_low[0x20];
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	u8         ether_stats_pkts8192to10239octets_high[0x20];
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	u8         ether_stats_pkts8192to10239octets_low[0x20];
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 	u8         reserved_at_540[0x280];
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
2466*4882a593Smuzhiyun 	u8         if_in_octets_high[0x20];
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	u8         if_in_octets_low[0x20];
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	u8         if_in_ucast_pkts_high[0x20];
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	u8         if_in_ucast_pkts_low[0x20];
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	u8         if_in_discards_high[0x20];
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	u8         if_in_discards_low[0x20];
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	u8         if_in_errors_high[0x20];
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	u8         if_in_errors_low[0x20];
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	u8         if_in_unknown_protos_high[0x20];
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	u8         if_in_unknown_protos_low[0x20];
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	u8         if_out_octets_high[0x20];
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	u8         if_out_octets_low[0x20];
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	u8         if_out_ucast_pkts_high[0x20];
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	u8         if_out_ucast_pkts_low[0x20];
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 	u8         if_out_discards_high[0x20];
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	u8         if_out_discards_low[0x20];
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	u8         if_out_errors_high[0x20];
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	u8         if_out_errors_low[0x20];
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	u8         if_in_multicast_pkts_high[0x20];
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	u8         if_in_multicast_pkts_low[0x20];
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	u8         if_in_broadcast_pkts_high[0x20];
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	u8         if_in_broadcast_pkts_low[0x20];
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	u8         if_out_multicast_pkts_high[0x20];
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	u8         if_out_multicast_pkts_low[0x20];
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	u8         if_out_broadcast_pkts_high[0x20];
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	u8         if_out_broadcast_pkts_low[0x20];
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	u8         reserved_at_340[0x480];
2519*4882a593Smuzhiyun };
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
2522*4882a593Smuzhiyun 	u8         a_frames_transmitted_ok_high[0x20];
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	u8         a_frames_transmitted_ok_low[0x20];
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 	u8         a_frames_received_ok_high[0x20];
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	u8         a_frames_received_ok_low[0x20];
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	u8         a_frame_check_sequence_errors_high[0x20];
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	u8         a_frame_check_sequence_errors_low[0x20];
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	u8         a_alignment_errors_high[0x20];
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	u8         a_alignment_errors_low[0x20];
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	u8         a_octets_transmitted_ok_high[0x20];
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	u8         a_octets_transmitted_ok_low[0x20];
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun 	u8         a_octets_received_ok_high[0x20];
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	u8         a_octets_received_ok_low[0x20];
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	u8         a_multicast_frames_xmitted_ok_high[0x20];
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	u8         a_multicast_frames_xmitted_ok_low[0x20];
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	u8         a_broadcast_frames_xmitted_ok_high[0x20];
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	u8         a_broadcast_frames_xmitted_ok_low[0x20];
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	u8         a_multicast_frames_received_ok_high[0x20];
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	u8         a_multicast_frames_received_ok_low[0x20];
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	u8         a_broadcast_frames_received_ok_high[0x20];
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	u8         a_broadcast_frames_received_ok_low[0x20];
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	u8         a_in_range_length_errors_high[0x20];
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	u8         a_in_range_length_errors_low[0x20];
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	u8         a_out_of_range_length_field_high[0x20];
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	u8         a_out_of_range_length_field_low[0x20];
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	u8         a_frame_too_long_errors_high[0x20];
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	u8         a_frame_too_long_errors_low[0x20];
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	u8         a_symbol_error_during_carrier_high[0x20];
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	u8         a_symbol_error_during_carrier_low[0x20];
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	u8         a_mac_control_frames_transmitted_high[0x20];
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	u8         a_mac_control_frames_transmitted_low[0x20];
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	u8         a_mac_control_frames_received_high[0x20];
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	u8         a_mac_control_frames_received_low[0x20];
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	u8         a_unsupported_opcodes_received_high[0x20];
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	u8         a_unsupported_opcodes_received_low[0x20];
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	u8         a_pause_mac_ctrl_frames_received_high[0x20];
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	u8         a_pause_mac_ctrl_frames_received_low[0x20];
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 	u8         reserved_at_4c0[0x300];
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
2602*4882a593Smuzhiyun 	u8         life_time_counter_high[0x20];
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 	u8         life_time_counter_low[0x20];
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	u8         rx_errors[0x20];
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	u8         tx_errors[0x20];
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	u8         l0_to_recovery_eieos[0x20];
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	u8         l0_to_recovery_ts[0x20];
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	u8         l0_to_recovery_framing[0x20];
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	u8         l0_to_recovery_retrain[0x20];
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	u8         crc_error_dllp[0x20];
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	u8         crc_error_tlp[0x20];
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	u8         tx_overflow_buffer_pkt_high[0x20];
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	u8         tx_overflow_buffer_pkt_low[0x20];
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	u8         outbound_stalled_reads[0x20];
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	u8         outbound_stalled_writes[0x20];
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	u8         outbound_stalled_reads_events[0x20];
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 	u8         outbound_stalled_writes_events[0x20];
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 	u8         reserved_at_200[0x5c0];
2635*4882a593Smuzhiyun };
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun struct mlx5_ifc_cmd_inter_comp_event_bits {
2638*4882a593Smuzhiyun 	u8         command_completion_vector[0x20];
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	u8         reserved_at_20[0xc0];
2641*4882a593Smuzhiyun };
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun struct mlx5_ifc_stall_vl_event_bits {
2644*4882a593Smuzhiyun 	u8         reserved_at_0[0x18];
2645*4882a593Smuzhiyun 	u8         port_num[0x1];
2646*4882a593Smuzhiyun 	u8         reserved_at_19[0x3];
2647*4882a593Smuzhiyun 	u8         vl[0x4];
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	u8         reserved_at_20[0xa0];
2650*4882a593Smuzhiyun };
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun struct mlx5_ifc_db_bf_congestion_event_bits {
2653*4882a593Smuzhiyun 	u8         event_subtype[0x8];
2654*4882a593Smuzhiyun 	u8         reserved_at_8[0x8];
2655*4882a593Smuzhiyun 	u8         congestion_level[0x8];
2656*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 	u8         reserved_at_20[0xa0];
2659*4882a593Smuzhiyun };
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun struct mlx5_ifc_gpio_event_bits {
2662*4882a593Smuzhiyun 	u8         reserved_at_0[0x60];
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	u8         gpio_event_hi[0x20];
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	u8         gpio_event_lo[0x20];
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	u8         reserved_at_a0[0x40];
2669*4882a593Smuzhiyun };
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun struct mlx5_ifc_port_state_change_event_bits {
2672*4882a593Smuzhiyun 	u8         reserved_at_0[0x40];
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	u8         port_num[0x4];
2675*4882a593Smuzhiyun 	u8         reserved_at_44[0x1c];
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	u8         reserved_at_60[0x80];
2678*4882a593Smuzhiyun };
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun struct mlx5_ifc_dropped_packet_logged_bits {
2681*4882a593Smuzhiyun 	u8         reserved_at_0[0xe0];
2682*4882a593Smuzhiyun };
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun enum {
2685*4882a593Smuzhiyun 	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
2686*4882a593Smuzhiyun 	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun struct mlx5_ifc_cq_error_bits {
2690*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
2691*4882a593Smuzhiyun 	u8         cqn[0x18];
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
2696*4882a593Smuzhiyun 	u8         syndrome[0x8];
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	u8         reserved_at_60[0x80];
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun struct mlx5_ifc_rdma_page_fault_event_bits {
2702*4882a593Smuzhiyun 	u8         bytes_committed[0x20];
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	u8         r_key[0x20];
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
2707*4882a593Smuzhiyun 	u8         packet_len[0x10];
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	u8         rdma_op_len[0x20];
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	u8         rdma_va[0x40];
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	u8         reserved_at_c0[0x5];
2714*4882a593Smuzhiyun 	u8         rdma[0x1];
2715*4882a593Smuzhiyun 	u8         write[0x1];
2716*4882a593Smuzhiyun 	u8         requestor[0x1];
2717*4882a593Smuzhiyun 	u8         qp_number[0x18];
2718*4882a593Smuzhiyun };
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun struct mlx5_ifc_wqe_associated_page_fault_event_bits {
2721*4882a593Smuzhiyun 	u8         bytes_committed[0x20];
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
2724*4882a593Smuzhiyun 	u8         wqe_index[0x10];
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
2727*4882a593Smuzhiyun 	u8         len[0x10];
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	u8         reserved_at_60[0x60];
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	u8         reserved_at_c0[0x5];
2732*4882a593Smuzhiyun 	u8         rdma[0x1];
2733*4882a593Smuzhiyun 	u8         write_read[0x1];
2734*4882a593Smuzhiyun 	u8         requestor[0x1];
2735*4882a593Smuzhiyun 	u8         qpn[0x18];
2736*4882a593Smuzhiyun };
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun struct mlx5_ifc_qp_events_bits {
2739*4882a593Smuzhiyun 	u8         reserved_at_0[0xa0];
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	u8         type[0x8];
2742*4882a593Smuzhiyun 	u8         reserved_at_a8[0x18];
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
2745*4882a593Smuzhiyun 	u8         qpn_rqn_sqn[0x18];
2746*4882a593Smuzhiyun };
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun struct mlx5_ifc_dct_events_bits {
2749*4882a593Smuzhiyun 	u8         reserved_at_0[0xc0];
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
2752*4882a593Smuzhiyun 	u8         dct_number[0x18];
2753*4882a593Smuzhiyun };
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun struct mlx5_ifc_comp_event_bits {
2756*4882a593Smuzhiyun 	u8         reserved_at_0[0xc0];
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
2759*4882a593Smuzhiyun 	u8         cq_number[0x18];
2760*4882a593Smuzhiyun };
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun enum {
2763*4882a593Smuzhiyun 	MLX5_QPC_STATE_RST        = 0x0,
2764*4882a593Smuzhiyun 	MLX5_QPC_STATE_INIT       = 0x1,
2765*4882a593Smuzhiyun 	MLX5_QPC_STATE_RTR        = 0x2,
2766*4882a593Smuzhiyun 	MLX5_QPC_STATE_RTS        = 0x3,
2767*4882a593Smuzhiyun 	MLX5_QPC_STATE_SQER       = 0x4,
2768*4882a593Smuzhiyun 	MLX5_QPC_STATE_ERR        = 0x6,
2769*4882a593Smuzhiyun 	MLX5_QPC_STATE_SQD        = 0x7,
2770*4882a593Smuzhiyun 	MLX5_QPC_STATE_SUSPENDED  = 0x9,
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun enum {
2774*4882a593Smuzhiyun 	MLX5_QPC_ST_RC            = 0x0,
2775*4882a593Smuzhiyun 	MLX5_QPC_ST_UC            = 0x1,
2776*4882a593Smuzhiyun 	MLX5_QPC_ST_UD            = 0x2,
2777*4882a593Smuzhiyun 	MLX5_QPC_ST_XRC           = 0x3,
2778*4882a593Smuzhiyun 	MLX5_QPC_ST_DCI           = 0x5,
2779*4882a593Smuzhiyun 	MLX5_QPC_ST_QP0           = 0x7,
2780*4882a593Smuzhiyun 	MLX5_QPC_ST_QP1           = 0x8,
2781*4882a593Smuzhiyun 	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
2782*4882a593Smuzhiyun 	MLX5_QPC_ST_REG_UMR       = 0xc,
2783*4882a593Smuzhiyun };
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun enum {
2786*4882a593Smuzhiyun 	MLX5_QPC_PM_STATE_ARMED     = 0x0,
2787*4882a593Smuzhiyun 	MLX5_QPC_PM_STATE_REARM     = 0x1,
2788*4882a593Smuzhiyun 	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
2789*4882a593Smuzhiyun 	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
2790*4882a593Smuzhiyun };
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun enum {
2793*4882a593Smuzhiyun 	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun enum {
2797*4882a593Smuzhiyun 	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
2798*4882a593Smuzhiyun 	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
2799*4882a593Smuzhiyun };
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun enum {
2802*4882a593Smuzhiyun 	MLX5_QPC_MTU_256_BYTES        = 0x1,
2803*4882a593Smuzhiyun 	MLX5_QPC_MTU_512_BYTES        = 0x2,
2804*4882a593Smuzhiyun 	MLX5_QPC_MTU_1K_BYTES         = 0x3,
2805*4882a593Smuzhiyun 	MLX5_QPC_MTU_2K_BYTES         = 0x4,
2806*4882a593Smuzhiyun 	MLX5_QPC_MTU_4K_BYTES         = 0x5,
2807*4882a593Smuzhiyun 	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
2808*4882a593Smuzhiyun };
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun enum {
2811*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
2812*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
2813*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
2814*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
2815*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
2816*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
2817*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
2818*4882a593Smuzhiyun 	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun enum {
2822*4882a593Smuzhiyun 	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
2823*4882a593Smuzhiyun 	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
2824*4882a593Smuzhiyun 	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
2825*4882a593Smuzhiyun };
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun enum {
2828*4882a593Smuzhiyun 	MLX5_QPC_CS_RES_DISABLE    = 0x0,
2829*4882a593Smuzhiyun 	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
2830*4882a593Smuzhiyun 	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
2831*4882a593Smuzhiyun };
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun struct mlx5_ifc_qpc_bits {
2834*4882a593Smuzhiyun 	u8         state[0x4];
2835*4882a593Smuzhiyun 	u8         lag_tx_port_affinity[0x4];
2836*4882a593Smuzhiyun 	u8         st[0x8];
2837*4882a593Smuzhiyun 	u8         reserved_at_10[0x3];
2838*4882a593Smuzhiyun 	u8         pm_state[0x2];
2839*4882a593Smuzhiyun 	u8         reserved_at_15[0x1];
2840*4882a593Smuzhiyun 	u8         req_e2e_credit_mode[0x2];
2841*4882a593Smuzhiyun 	u8         offload_type[0x4];
2842*4882a593Smuzhiyun 	u8         end_padding_mode[0x2];
2843*4882a593Smuzhiyun 	u8         reserved_at_1e[0x2];
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	u8         wq_signature[0x1];
2846*4882a593Smuzhiyun 	u8         block_lb_mc[0x1];
2847*4882a593Smuzhiyun 	u8         atomic_like_write_en[0x1];
2848*4882a593Smuzhiyun 	u8         latency_sensitive[0x1];
2849*4882a593Smuzhiyun 	u8         reserved_at_24[0x1];
2850*4882a593Smuzhiyun 	u8         drain_sigerr[0x1];
2851*4882a593Smuzhiyun 	u8         reserved_at_26[0x2];
2852*4882a593Smuzhiyun 	u8         pd[0x18];
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	u8         mtu[0x3];
2855*4882a593Smuzhiyun 	u8         log_msg_max[0x5];
2856*4882a593Smuzhiyun 	u8         reserved_at_48[0x1];
2857*4882a593Smuzhiyun 	u8         log_rq_size[0x4];
2858*4882a593Smuzhiyun 	u8         log_rq_stride[0x3];
2859*4882a593Smuzhiyun 	u8         no_sq[0x1];
2860*4882a593Smuzhiyun 	u8         log_sq_size[0x4];
2861*4882a593Smuzhiyun 	u8         reserved_at_55[0x6];
2862*4882a593Smuzhiyun 	u8         rlky[0x1];
2863*4882a593Smuzhiyun 	u8         ulp_stateless_offload_mode[0x4];
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
2866*4882a593Smuzhiyun 	u8         uar_page[0x18];
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	u8         reserved_at_80[0x8];
2869*4882a593Smuzhiyun 	u8         user_index[0x18];
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	u8         reserved_at_a0[0x3];
2872*4882a593Smuzhiyun 	u8         log_page_size[0x5];
2873*4882a593Smuzhiyun 	u8         remote_qpn[0x18];
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	struct mlx5_ifc_ads_bits primary_address_path;
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	struct mlx5_ifc_ads_bits secondary_address_path;
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	u8         log_ack_req_freq[0x4];
2880*4882a593Smuzhiyun 	u8         reserved_at_384[0x4];
2881*4882a593Smuzhiyun 	u8         log_sra_max[0x3];
2882*4882a593Smuzhiyun 	u8         reserved_at_38b[0x2];
2883*4882a593Smuzhiyun 	u8         retry_count[0x3];
2884*4882a593Smuzhiyun 	u8         rnr_retry[0x3];
2885*4882a593Smuzhiyun 	u8         reserved_at_393[0x1];
2886*4882a593Smuzhiyun 	u8         fre[0x1];
2887*4882a593Smuzhiyun 	u8         cur_rnr_retry[0x3];
2888*4882a593Smuzhiyun 	u8         cur_retry_count[0x3];
2889*4882a593Smuzhiyun 	u8         reserved_at_39b[0x5];
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 	u8         reserved_at_3a0[0x20];
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun 	u8         reserved_at_3c0[0x8];
2894*4882a593Smuzhiyun 	u8         next_send_psn[0x18];
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	u8         reserved_at_3e0[0x8];
2897*4882a593Smuzhiyun 	u8         cqn_snd[0x18];
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	u8         reserved_at_400[0x8];
2900*4882a593Smuzhiyun 	u8         deth_sqpn[0x18];
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	u8         reserved_at_420[0x20];
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	u8         reserved_at_440[0x8];
2905*4882a593Smuzhiyun 	u8         last_acked_psn[0x18];
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	u8         reserved_at_460[0x8];
2908*4882a593Smuzhiyun 	u8         ssn[0x18];
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	u8         reserved_at_480[0x8];
2911*4882a593Smuzhiyun 	u8         log_rra_max[0x3];
2912*4882a593Smuzhiyun 	u8         reserved_at_48b[0x1];
2913*4882a593Smuzhiyun 	u8         atomic_mode[0x4];
2914*4882a593Smuzhiyun 	u8         rre[0x1];
2915*4882a593Smuzhiyun 	u8         rwe[0x1];
2916*4882a593Smuzhiyun 	u8         rae[0x1];
2917*4882a593Smuzhiyun 	u8         reserved_at_493[0x1];
2918*4882a593Smuzhiyun 	u8         page_offset[0x6];
2919*4882a593Smuzhiyun 	u8         reserved_at_49a[0x3];
2920*4882a593Smuzhiyun 	u8         cd_slave_receive[0x1];
2921*4882a593Smuzhiyun 	u8         cd_slave_send[0x1];
2922*4882a593Smuzhiyun 	u8         cd_master[0x1];
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	u8         reserved_at_4a0[0x3];
2925*4882a593Smuzhiyun 	u8         min_rnr_nak[0x5];
2926*4882a593Smuzhiyun 	u8         next_rcv_psn[0x18];
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	u8         reserved_at_4c0[0x8];
2929*4882a593Smuzhiyun 	u8         xrcd[0x18];
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	u8         reserved_at_4e0[0x8];
2932*4882a593Smuzhiyun 	u8         cqn_rcv[0x18];
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	u8         dbr_addr[0x40];
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	u8         q_key[0x20];
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	u8         reserved_at_560[0x5];
2939*4882a593Smuzhiyun 	u8         rq_type[0x3];
2940*4882a593Smuzhiyun 	u8         srqn_rmpn_xrqn[0x18];
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	u8         reserved_at_580[0x8];
2943*4882a593Smuzhiyun 	u8         rmsn[0x18];
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun 	u8         hw_sq_wqebb_counter[0x10];
2946*4882a593Smuzhiyun 	u8         sw_sq_wqebb_counter[0x10];
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	u8         hw_rq_counter[0x20];
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	u8         sw_rq_counter[0x20];
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	u8         reserved_at_600[0x20];
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun 	u8         reserved_at_620[0xf];
2955*4882a593Smuzhiyun 	u8         cgs[0x1];
2956*4882a593Smuzhiyun 	u8         cs_req[0x8];
2957*4882a593Smuzhiyun 	u8         cs_res[0x8];
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	u8         dc_access_key[0x40];
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	u8         reserved_at_680[0x3];
2962*4882a593Smuzhiyun 	u8         dbr_umem_valid[0x1];
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun 	u8         reserved_at_684[0xbc];
2965*4882a593Smuzhiyun };
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun struct mlx5_ifc_roce_addr_layout_bits {
2968*4882a593Smuzhiyun 	u8         source_l3_address[16][0x8];
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	u8         reserved_at_80[0x3];
2971*4882a593Smuzhiyun 	u8         vlan_valid[0x1];
2972*4882a593Smuzhiyun 	u8         vlan_id[0xc];
2973*4882a593Smuzhiyun 	u8         source_mac_47_32[0x10];
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 	u8         source_mac_31_0[0x20];
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	u8         reserved_at_c0[0x14];
2978*4882a593Smuzhiyun 	u8         roce_l3_type[0x4];
2979*4882a593Smuzhiyun 	u8         roce_version[0x8];
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
2982*4882a593Smuzhiyun };
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun union mlx5_ifc_hca_cap_union_bits {
2985*4882a593Smuzhiyun 	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
2986*4882a593Smuzhiyun 	struct mlx5_ifc_odp_cap_bits odp_cap;
2987*4882a593Smuzhiyun 	struct mlx5_ifc_atomic_caps_bits atomic_caps;
2988*4882a593Smuzhiyun 	struct mlx5_ifc_roce_cap_bits roce_cap;
2989*4882a593Smuzhiyun 	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
2990*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2991*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2992*4882a593Smuzhiyun 	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2993*4882a593Smuzhiyun 	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2994*4882a593Smuzhiyun 	struct mlx5_ifc_qos_cap_bits qos_cap;
2995*4882a593Smuzhiyun 	struct mlx5_ifc_debug_cap_bits debug_cap;
2996*4882a593Smuzhiyun 	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2997*4882a593Smuzhiyun 	struct mlx5_ifc_tls_cap_bits tls_cap;
2998*4882a593Smuzhiyun 	struct mlx5_ifc_device_mem_cap_bits device_mem_cap;
2999*4882a593Smuzhiyun 	struct mlx5_ifc_virtio_emulation_cap_bits virtio_emulation_cap;
3000*4882a593Smuzhiyun 	u8         reserved_at_0[0x8000];
3001*4882a593Smuzhiyun };
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun enum {
3004*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
3005*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
3006*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
3007*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
3008*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10,
3009*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
3010*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
3011*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP  = 0x80,
3012*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
3013*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2  = 0x400,
3014*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800,
3015*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_IPSEC_DECRYPT = 0x1000,
3016*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_ACTION_IPSEC_ENCRYPT = 0x2000,
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun enum {
3020*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT         = 0x0,
3021*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK            = 0x1,
3022*4882a593Smuzhiyun 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT       = 0x2,
3023*4882a593Smuzhiyun };
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun struct mlx5_ifc_vlan_bits {
3026*4882a593Smuzhiyun 	u8         ethtype[0x10];
3027*4882a593Smuzhiyun 	u8         prio[0x3];
3028*4882a593Smuzhiyun 	u8         cfi[0x1];
3029*4882a593Smuzhiyun 	u8         vid[0xc];
3030*4882a593Smuzhiyun };
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun struct mlx5_ifc_flow_context_bits {
3033*4882a593Smuzhiyun 	struct mlx5_ifc_vlan_bits push_vlan;
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun 	u8         group_id[0x20];
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
3038*4882a593Smuzhiyun 	u8         flow_tag[0x18];
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
3041*4882a593Smuzhiyun 	u8         action[0x10];
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 	u8         extended_destination[0x1];
3044*4882a593Smuzhiyun 	u8         reserved_at_81[0x1];
3045*4882a593Smuzhiyun 	u8         flow_source[0x2];
3046*4882a593Smuzhiyun 	u8         reserved_at_84[0x4];
3047*4882a593Smuzhiyun 	u8         destination_list_size[0x18];
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
3050*4882a593Smuzhiyun 	u8         flow_counter_list_size[0x18];
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	u8         packet_reformat_id[0x20];
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	u8         modify_header_id[0x20];
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	struct mlx5_ifc_vlan_bits push_vlan_2;
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	u8         ipsec_obj_id[0x20];
3059*4882a593Smuzhiyun 	u8         reserved_at_140[0xc0];
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_param_bits match_value;
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	u8         reserved_at_1200[0x600];
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[];
3066*4882a593Smuzhiyun };
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun enum {
3069*4882a593Smuzhiyun 	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
3070*4882a593Smuzhiyun 	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun struct mlx5_ifc_xrc_srqc_bits {
3074*4882a593Smuzhiyun 	u8         state[0x4];
3075*4882a593Smuzhiyun 	u8         log_xrc_srq_size[0x4];
3076*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	u8         wq_signature[0x1];
3079*4882a593Smuzhiyun 	u8         cont_srq[0x1];
3080*4882a593Smuzhiyun 	u8         reserved_at_22[0x1];
3081*4882a593Smuzhiyun 	u8         rlky[0x1];
3082*4882a593Smuzhiyun 	u8         basic_cyclic_rcv_wqe[0x1];
3083*4882a593Smuzhiyun 	u8         log_rq_stride[0x3];
3084*4882a593Smuzhiyun 	u8         xrcd[0x18];
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	u8         page_offset[0x6];
3087*4882a593Smuzhiyun 	u8         reserved_at_46[0x1];
3088*4882a593Smuzhiyun 	u8         dbr_umem_valid[0x1];
3089*4882a593Smuzhiyun 	u8         cqn[0x18];
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	u8         user_index_equal_xrc_srqn[0x1];
3094*4882a593Smuzhiyun 	u8         reserved_at_81[0x1];
3095*4882a593Smuzhiyun 	u8         log_page_size[0x6];
3096*4882a593Smuzhiyun 	u8         user_index[0x18];
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
3101*4882a593Smuzhiyun 	u8         pd[0x18];
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	u8         lwm[0x10];
3104*4882a593Smuzhiyun 	u8         wqe_cnt[0x10];
3105*4882a593Smuzhiyun 
3106*4882a593Smuzhiyun 	u8         reserved_at_100[0x40];
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	u8         db_record_addr_h[0x20];
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun 	u8         db_record_addr_l[0x1e];
3111*4882a593Smuzhiyun 	u8         reserved_at_17e[0x2];
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	u8         reserved_at_180[0x80];
3114*4882a593Smuzhiyun };
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun struct mlx5_ifc_vnic_diagnostic_statistics_bits {
3117*4882a593Smuzhiyun 	u8         counter_error_queues[0x20];
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	u8         total_error_queues[0x20];
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun 	u8         send_queue_priority_update_flow[0x20];
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 	u8         nic_receive_steering_discard[0x40];
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	u8         receive_discard_vport_down[0x40];
3128*4882a593Smuzhiyun 
3129*4882a593Smuzhiyun 	u8         transmit_discard_vport_down[0x40];
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	u8         reserved_at_140[0xa0];
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 	u8         internal_rq_out_of_buffer[0x20];
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	u8         reserved_at_200[0xe00];
3136*4882a593Smuzhiyun };
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun struct mlx5_ifc_traffic_counter_bits {
3139*4882a593Smuzhiyun 	u8         packets[0x40];
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun 	u8         octets[0x40];
3142*4882a593Smuzhiyun };
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun struct mlx5_ifc_tisc_bits {
3145*4882a593Smuzhiyun 	u8         strict_lag_tx_port_affinity[0x1];
3146*4882a593Smuzhiyun 	u8         tls_en[0x1];
3147*4882a593Smuzhiyun 	u8         reserved_at_2[0x2];
3148*4882a593Smuzhiyun 	u8         lag_tx_port_affinity[0x04];
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	u8         reserved_at_8[0x4];
3151*4882a593Smuzhiyun 	u8         prio[0x4];
3152*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	u8         reserved_at_20[0x100];
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	u8         reserved_at_120[0x8];
3157*4882a593Smuzhiyun 	u8         transport_domain[0x18];
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 	u8         reserved_at_140[0x8];
3160*4882a593Smuzhiyun 	u8         underlay_qpn[0x18];
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 	u8         reserved_at_160[0x8];
3163*4882a593Smuzhiyun 	u8         pd[0x18];
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	u8         reserved_at_180[0x380];
3166*4882a593Smuzhiyun };
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun enum {
3169*4882a593Smuzhiyun 	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
3170*4882a593Smuzhiyun 	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
3171*4882a593Smuzhiyun };
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun enum {
3174*4882a593Smuzhiyun 	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
3175*4882a593Smuzhiyun 	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
3176*4882a593Smuzhiyun };
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun enum {
3179*4882a593Smuzhiyun 	MLX5_RX_HASH_FN_NONE           = 0x0,
3180*4882a593Smuzhiyun 	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
3181*4882a593Smuzhiyun 	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
3182*4882a593Smuzhiyun };
3183*4882a593Smuzhiyun 
3184*4882a593Smuzhiyun enum {
3185*4882a593Smuzhiyun 	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST    = 0x1,
3186*4882a593Smuzhiyun 	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST  = 0x2,
3187*4882a593Smuzhiyun };
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun struct mlx5_ifc_tirc_bits {
3190*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	u8         disp_type[0x4];
3193*4882a593Smuzhiyun 	u8         tls_en[0x1];
3194*4882a593Smuzhiyun 	u8         reserved_at_25[0x1b];
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	u8         reserved_at_80[0x4];
3199*4882a593Smuzhiyun 	u8         lro_timeout_period_usecs[0x10];
3200*4882a593Smuzhiyun 	u8         lro_enable_mask[0x4];
3201*4882a593Smuzhiyun 	u8         lro_max_ip_payload_size[0x8];
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	u8         reserved_at_a0[0x40];
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	u8         reserved_at_e0[0x8];
3206*4882a593Smuzhiyun 	u8         inline_rqn[0x18];
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	u8         rx_hash_symmetric[0x1];
3209*4882a593Smuzhiyun 	u8         reserved_at_101[0x1];
3210*4882a593Smuzhiyun 	u8         tunneled_offload_en[0x1];
3211*4882a593Smuzhiyun 	u8         reserved_at_103[0x5];
3212*4882a593Smuzhiyun 	u8         indirect_table[0x18];
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 	u8         rx_hash_fn[0x4];
3215*4882a593Smuzhiyun 	u8         reserved_at_124[0x2];
3216*4882a593Smuzhiyun 	u8         self_lb_block[0x2];
3217*4882a593Smuzhiyun 	u8         transport_domain[0x18];
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	u8         rx_hash_toeplitz_key[10][0x20];
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
3224*4882a593Smuzhiyun 
3225*4882a593Smuzhiyun 	u8         reserved_at_2c0[0x4c0];
3226*4882a593Smuzhiyun };
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun enum {
3229*4882a593Smuzhiyun 	MLX5_SRQC_STATE_GOOD   = 0x0,
3230*4882a593Smuzhiyun 	MLX5_SRQC_STATE_ERROR  = 0x1,
3231*4882a593Smuzhiyun };
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun struct mlx5_ifc_srqc_bits {
3234*4882a593Smuzhiyun 	u8         state[0x4];
3235*4882a593Smuzhiyun 	u8         log_srq_size[0x4];
3236*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
3237*4882a593Smuzhiyun 
3238*4882a593Smuzhiyun 	u8         wq_signature[0x1];
3239*4882a593Smuzhiyun 	u8         cont_srq[0x1];
3240*4882a593Smuzhiyun 	u8         reserved_at_22[0x1];
3241*4882a593Smuzhiyun 	u8         rlky[0x1];
3242*4882a593Smuzhiyun 	u8         reserved_at_24[0x1];
3243*4882a593Smuzhiyun 	u8         log_rq_stride[0x3];
3244*4882a593Smuzhiyun 	u8         xrcd[0x18];
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	u8         page_offset[0x6];
3247*4882a593Smuzhiyun 	u8         reserved_at_46[0x2];
3248*4882a593Smuzhiyun 	u8         cqn[0x18];
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 	u8         reserved_at_80[0x2];
3253*4882a593Smuzhiyun 	u8         log_page_size[0x6];
3254*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
3259*4882a593Smuzhiyun 	u8         pd[0x18];
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun 	u8         lwm[0x10];
3262*4882a593Smuzhiyun 	u8         wqe_cnt[0x10];
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun 	u8         reserved_at_100[0x40];
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun 	u8         dbr_addr[0x40];
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	u8         reserved_at_180[0x80];
3269*4882a593Smuzhiyun };
3270*4882a593Smuzhiyun 
3271*4882a593Smuzhiyun enum {
3272*4882a593Smuzhiyun 	MLX5_SQC_STATE_RST  = 0x0,
3273*4882a593Smuzhiyun 	MLX5_SQC_STATE_RDY  = 0x1,
3274*4882a593Smuzhiyun 	MLX5_SQC_STATE_ERR  = 0x3,
3275*4882a593Smuzhiyun };
3276*4882a593Smuzhiyun 
3277*4882a593Smuzhiyun struct mlx5_ifc_sqc_bits {
3278*4882a593Smuzhiyun 	u8         rlky[0x1];
3279*4882a593Smuzhiyun 	u8         cd_master[0x1];
3280*4882a593Smuzhiyun 	u8         fre[0x1];
3281*4882a593Smuzhiyun 	u8         flush_in_error_en[0x1];
3282*4882a593Smuzhiyun 	u8         allow_multi_pkt_send_wqe[0x1];
3283*4882a593Smuzhiyun 	u8	   min_wqe_inline_mode[0x3];
3284*4882a593Smuzhiyun 	u8         state[0x4];
3285*4882a593Smuzhiyun 	u8         reg_umr[0x1];
3286*4882a593Smuzhiyun 	u8         allow_swp[0x1];
3287*4882a593Smuzhiyun 	u8         hairpin[0x1];
3288*4882a593Smuzhiyun 	u8         reserved_at_f[0x11];
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
3291*4882a593Smuzhiyun 	u8         user_index[0x18];
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
3294*4882a593Smuzhiyun 	u8         cqn[0x18];
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 	u8         reserved_at_60[0x8];
3297*4882a593Smuzhiyun 	u8         hairpin_peer_rq[0x18];
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	u8         reserved_at_80[0x10];
3300*4882a593Smuzhiyun 	u8         hairpin_peer_vhca[0x10];
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	u8         reserved_at_a0[0x50];
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun 	u8         packet_pacing_rate_limit_index[0x10];
3305*4882a593Smuzhiyun 	u8         tis_lst_sz[0x10];
3306*4882a593Smuzhiyun 	u8         reserved_at_110[0x10];
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	u8         reserved_at_120[0x40];
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	u8         reserved_at_160[0x8];
3311*4882a593Smuzhiyun 	u8         tis_num_0[0x18];
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	struct mlx5_ifc_wq_bits wq;
3314*4882a593Smuzhiyun };
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun enum {
3317*4882a593Smuzhiyun 	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
3318*4882a593Smuzhiyun 	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
3319*4882a593Smuzhiyun 	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
3320*4882a593Smuzhiyun 	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
3321*4882a593Smuzhiyun };
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun enum {
3324*4882a593Smuzhiyun 	ELEMENT_TYPE_CAP_MASK_TASR		= 1 << 0,
3325*4882a593Smuzhiyun 	ELEMENT_TYPE_CAP_MASK_VPORT		= 1 << 1,
3326*4882a593Smuzhiyun 	ELEMENT_TYPE_CAP_MASK_VPORT_TC		= 1 << 2,
3327*4882a593Smuzhiyun 	ELEMENT_TYPE_CAP_MASK_PARA_VPORT_TC	= 1 << 3,
3328*4882a593Smuzhiyun };
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun struct mlx5_ifc_scheduling_context_bits {
3331*4882a593Smuzhiyun 	u8         element_type[0x8];
3332*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	u8         element_attributes[0x20];
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	u8         parent_element_id[0x20];
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	u8         reserved_at_60[0x40];
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun 	u8         bw_share[0x20];
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun 	u8         max_average_bw[0x20];
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 	u8         reserved_at_e0[0x120];
3345*4882a593Smuzhiyun };
3346*4882a593Smuzhiyun 
3347*4882a593Smuzhiyun struct mlx5_ifc_rqtc_bits {
3348*4882a593Smuzhiyun 	u8    reserved_at_0[0xa0];
3349*4882a593Smuzhiyun 
3350*4882a593Smuzhiyun 	u8    reserved_at_a0[0x5];
3351*4882a593Smuzhiyun 	u8    list_q_type[0x3];
3352*4882a593Smuzhiyun 	u8    reserved_at_a8[0x8];
3353*4882a593Smuzhiyun 	u8    rqt_max_size[0x10];
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	u8    rq_vhca_id_format[0x1];
3356*4882a593Smuzhiyun 	u8    reserved_at_c1[0xf];
3357*4882a593Smuzhiyun 	u8    rqt_actual_size[0x10];
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 	u8    reserved_at_e0[0x6a0];
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 	struct mlx5_ifc_rq_num_bits rq_num[];
3362*4882a593Smuzhiyun };
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun enum {
3365*4882a593Smuzhiyun 	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
3366*4882a593Smuzhiyun 	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
3367*4882a593Smuzhiyun };
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun enum {
3370*4882a593Smuzhiyun 	MLX5_RQC_STATE_RST  = 0x0,
3371*4882a593Smuzhiyun 	MLX5_RQC_STATE_RDY  = 0x1,
3372*4882a593Smuzhiyun 	MLX5_RQC_STATE_ERR  = 0x3,
3373*4882a593Smuzhiyun };
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun struct mlx5_ifc_rqc_bits {
3376*4882a593Smuzhiyun 	u8         rlky[0x1];
3377*4882a593Smuzhiyun 	u8	   delay_drop_en[0x1];
3378*4882a593Smuzhiyun 	u8         scatter_fcs[0x1];
3379*4882a593Smuzhiyun 	u8         vsd[0x1];
3380*4882a593Smuzhiyun 	u8         mem_rq_type[0x4];
3381*4882a593Smuzhiyun 	u8         state[0x4];
3382*4882a593Smuzhiyun 	u8         reserved_at_c[0x1];
3383*4882a593Smuzhiyun 	u8         flush_in_error_en[0x1];
3384*4882a593Smuzhiyun 	u8         hairpin[0x1];
3385*4882a593Smuzhiyun 	u8         reserved_at_f[0x11];
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
3388*4882a593Smuzhiyun 	u8         user_index[0x18];
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
3391*4882a593Smuzhiyun 	u8         cqn[0x18];
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
3394*4882a593Smuzhiyun 	u8         reserved_at_68[0x18];
3395*4882a593Smuzhiyun 
3396*4882a593Smuzhiyun 	u8         reserved_at_80[0x8];
3397*4882a593Smuzhiyun 	u8         rmpn[0x18];
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
3400*4882a593Smuzhiyun 	u8         hairpin_peer_sq[0x18];
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	u8         reserved_at_c0[0x10];
3403*4882a593Smuzhiyun 	u8         hairpin_peer_vhca[0x10];
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	u8         reserved_at_e0[0xa0];
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	struct mlx5_ifc_wq_bits wq;
3408*4882a593Smuzhiyun };
3409*4882a593Smuzhiyun 
3410*4882a593Smuzhiyun enum {
3411*4882a593Smuzhiyun 	MLX5_RMPC_STATE_RDY  = 0x1,
3412*4882a593Smuzhiyun 	MLX5_RMPC_STATE_ERR  = 0x3,
3413*4882a593Smuzhiyun };
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun struct mlx5_ifc_rmpc_bits {
3416*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
3417*4882a593Smuzhiyun 	u8         state[0x4];
3418*4882a593Smuzhiyun 	u8         reserved_at_c[0x14];
3419*4882a593Smuzhiyun 
3420*4882a593Smuzhiyun 	u8         basic_cyclic_rcv_wqe[0x1];
3421*4882a593Smuzhiyun 	u8         reserved_at_21[0x1f];
3422*4882a593Smuzhiyun 
3423*4882a593Smuzhiyun 	u8         reserved_at_40[0x140];
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun 	struct mlx5_ifc_wq_bits wq;
3426*4882a593Smuzhiyun };
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun struct mlx5_ifc_nic_vport_context_bits {
3429*4882a593Smuzhiyun 	u8         reserved_at_0[0x5];
3430*4882a593Smuzhiyun 	u8         min_wqe_inline_mode[0x3];
3431*4882a593Smuzhiyun 	u8         reserved_at_8[0x15];
3432*4882a593Smuzhiyun 	u8         disable_mc_local_lb[0x1];
3433*4882a593Smuzhiyun 	u8         disable_uc_local_lb[0x1];
3434*4882a593Smuzhiyun 	u8         roce_en[0x1];
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	u8         arm_change_event[0x1];
3437*4882a593Smuzhiyun 	u8         reserved_at_21[0x1a];
3438*4882a593Smuzhiyun 	u8         event_on_mtu[0x1];
3439*4882a593Smuzhiyun 	u8         event_on_promisc_change[0x1];
3440*4882a593Smuzhiyun 	u8         event_on_vlan_change[0x1];
3441*4882a593Smuzhiyun 	u8         event_on_mc_address_change[0x1];
3442*4882a593Smuzhiyun 	u8         event_on_uc_address_change[0x1];
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	u8         reserved_at_40[0xc];
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun 	u8	   affiliation_criteria[0x4];
3447*4882a593Smuzhiyun 	u8	   affiliated_vhca_id[0x10];
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 	u8	   reserved_at_60[0xd0];
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun 	u8         mtu[0x10];
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun 	u8         system_image_guid[0x40];
3454*4882a593Smuzhiyun 	u8         port_guid[0x40];
3455*4882a593Smuzhiyun 	u8         node_guid[0x40];
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	u8         reserved_at_200[0x140];
3458*4882a593Smuzhiyun 	u8         qkey_violation_counter[0x10];
3459*4882a593Smuzhiyun 	u8         reserved_at_350[0x430];
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 	u8         promisc_uc[0x1];
3462*4882a593Smuzhiyun 	u8         promisc_mc[0x1];
3463*4882a593Smuzhiyun 	u8         promisc_all[0x1];
3464*4882a593Smuzhiyun 	u8         reserved_at_783[0x2];
3465*4882a593Smuzhiyun 	u8         allowed_list_type[0x3];
3466*4882a593Smuzhiyun 	u8         reserved_at_788[0xc];
3467*4882a593Smuzhiyun 	u8         allowed_list_size[0xc];
3468*4882a593Smuzhiyun 
3469*4882a593Smuzhiyun 	struct mlx5_ifc_mac_address_layout_bits permanent_address;
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 	u8         reserved_at_7e0[0x20];
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	u8         current_uc_mac_address[][0x40];
3474*4882a593Smuzhiyun };
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun enum {
3477*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
3478*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
3479*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
3480*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
3481*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4,
3482*4882a593Smuzhiyun 	MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
3483*4882a593Smuzhiyun };
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun struct mlx5_ifc_mkc_bits {
3486*4882a593Smuzhiyun 	u8         reserved_at_0[0x1];
3487*4882a593Smuzhiyun 	u8         free[0x1];
3488*4882a593Smuzhiyun 	u8         reserved_at_2[0x1];
3489*4882a593Smuzhiyun 	u8         access_mode_4_2[0x3];
3490*4882a593Smuzhiyun 	u8         reserved_at_6[0x7];
3491*4882a593Smuzhiyun 	u8         relaxed_ordering_write[0x1];
3492*4882a593Smuzhiyun 	u8         reserved_at_e[0x1];
3493*4882a593Smuzhiyun 	u8         small_fence_on_rdma_read_response[0x1];
3494*4882a593Smuzhiyun 	u8         umr_en[0x1];
3495*4882a593Smuzhiyun 	u8         a[0x1];
3496*4882a593Smuzhiyun 	u8         rw[0x1];
3497*4882a593Smuzhiyun 	u8         rr[0x1];
3498*4882a593Smuzhiyun 	u8         lw[0x1];
3499*4882a593Smuzhiyun 	u8         lr[0x1];
3500*4882a593Smuzhiyun 	u8         access_mode_1_0[0x2];
3501*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun 	u8         qpn[0x18];
3504*4882a593Smuzhiyun 	u8         mkey_7_0[0x8];
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	u8         length64[0x1];
3509*4882a593Smuzhiyun 	u8         bsf_en[0x1];
3510*4882a593Smuzhiyun 	u8         sync_umr[0x1];
3511*4882a593Smuzhiyun 	u8         reserved_at_63[0x2];
3512*4882a593Smuzhiyun 	u8         expected_sigerr_count[0x1];
3513*4882a593Smuzhiyun 	u8         reserved_at_66[0x1];
3514*4882a593Smuzhiyun 	u8         en_rinval[0x1];
3515*4882a593Smuzhiyun 	u8         pd[0x18];
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 	u8         start_addr[0x40];
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 	u8         len[0x40];
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	u8         bsf_octword_size[0x20];
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	u8         reserved_at_120[0x80];
3524*4882a593Smuzhiyun 
3525*4882a593Smuzhiyun 	u8         translations_octword_size[0x20];
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x19];
3528*4882a593Smuzhiyun 	u8         relaxed_ordering_read[0x1];
3529*4882a593Smuzhiyun 	u8         reserved_at_1d9[0x1];
3530*4882a593Smuzhiyun 	u8         log_page_size[0x5];
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	u8         reserved_at_1e0[0x20];
3533*4882a593Smuzhiyun };
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun struct mlx5_ifc_pkey_bits {
3536*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
3537*4882a593Smuzhiyun 	u8         pkey[0x10];
3538*4882a593Smuzhiyun };
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun struct mlx5_ifc_array128_auto_bits {
3541*4882a593Smuzhiyun 	u8         array128_auto[16][0x8];
3542*4882a593Smuzhiyun };
3543*4882a593Smuzhiyun 
3544*4882a593Smuzhiyun struct mlx5_ifc_hca_vport_context_bits {
3545*4882a593Smuzhiyun 	u8         field_select[0x20];
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun 	u8         reserved_at_20[0xe0];
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun 	u8         sm_virt_aware[0x1];
3550*4882a593Smuzhiyun 	u8         has_smi[0x1];
3551*4882a593Smuzhiyun 	u8         has_raw[0x1];
3552*4882a593Smuzhiyun 	u8         grh_required[0x1];
3553*4882a593Smuzhiyun 	u8         reserved_at_104[0xc];
3554*4882a593Smuzhiyun 	u8         port_physical_state[0x4];
3555*4882a593Smuzhiyun 	u8         vport_state_policy[0x4];
3556*4882a593Smuzhiyun 	u8         port_state[0x4];
3557*4882a593Smuzhiyun 	u8         vport_state[0x4];
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	u8         reserved_at_120[0x20];
3560*4882a593Smuzhiyun 
3561*4882a593Smuzhiyun 	u8         system_image_guid[0x40];
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 	u8         port_guid[0x40];
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 	u8         node_guid[0x40];
3566*4882a593Smuzhiyun 
3567*4882a593Smuzhiyun 	u8         cap_mask1[0x20];
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 	u8         cap_mask1_field_select[0x20];
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	u8         cap_mask2[0x20];
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	u8         cap_mask2_field_select[0x20];
3574*4882a593Smuzhiyun 
3575*4882a593Smuzhiyun 	u8         reserved_at_280[0x80];
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	u8         lid[0x10];
3578*4882a593Smuzhiyun 	u8         reserved_at_310[0x4];
3579*4882a593Smuzhiyun 	u8         init_type_reply[0x4];
3580*4882a593Smuzhiyun 	u8         lmc[0x3];
3581*4882a593Smuzhiyun 	u8         subnet_timeout[0x5];
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	u8         sm_lid[0x10];
3584*4882a593Smuzhiyun 	u8         sm_sl[0x4];
3585*4882a593Smuzhiyun 	u8         reserved_at_334[0xc];
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 	u8         qkey_violation_counter[0x10];
3588*4882a593Smuzhiyun 	u8         pkey_violation_counter[0x10];
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun 	u8         reserved_at_360[0xca0];
3591*4882a593Smuzhiyun };
3592*4882a593Smuzhiyun 
3593*4882a593Smuzhiyun struct mlx5_ifc_esw_vport_context_bits {
3594*4882a593Smuzhiyun 	u8         fdb_to_vport_reg_c[0x1];
3595*4882a593Smuzhiyun 	u8         reserved_at_1[0x2];
3596*4882a593Smuzhiyun 	u8         vport_svlan_strip[0x1];
3597*4882a593Smuzhiyun 	u8         vport_cvlan_strip[0x1];
3598*4882a593Smuzhiyun 	u8         vport_svlan_insert[0x1];
3599*4882a593Smuzhiyun 	u8         vport_cvlan_insert[0x2];
3600*4882a593Smuzhiyun 	u8         fdb_to_vport_reg_c_id[0x8];
3601*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
3604*4882a593Smuzhiyun 
3605*4882a593Smuzhiyun 	u8         svlan_cfi[0x1];
3606*4882a593Smuzhiyun 	u8         svlan_pcp[0x3];
3607*4882a593Smuzhiyun 	u8         svlan_id[0xc];
3608*4882a593Smuzhiyun 	u8         cvlan_cfi[0x1];
3609*4882a593Smuzhiyun 	u8         cvlan_pcp[0x3];
3610*4882a593Smuzhiyun 	u8         cvlan_id[0xc];
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun 	u8         reserved_at_60[0x720];
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun 	u8         sw_steering_vport_icm_address_rx[0x40];
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun 	u8         sw_steering_vport_icm_address_tx[0x40];
3617*4882a593Smuzhiyun };
3618*4882a593Smuzhiyun 
3619*4882a593Smuzhiyun enum {
3620*4882a593Smuzhiyun 	MLX5_EQC_STATUS_OK                = 0x0,
3621*4882a593Smuzhiyun 	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
3622*4882a593Smuzhiyun };
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun enum {
3625*4882a593Smuzhiyun 	MLX5_EQC_ST_ARMED  = 0x9,
3626*4882a593Smuzhiyun 	MLX5_EQC_ST_FIRED  = 0xa,
3627*4882a593Smuzhiyun };
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun struct mlx5_ifc_eqc_bits {
3630*4882a593Smuzhiyun 	u8         status[0x4];
3631*4882a593Smuzhiyun 	u8         reserved_at_4[0x9];
3632*4882a593Smuzhiyun 	u8         ec[0x1];
3633*4882a593Smuzhiyun 	u8         oi[0x1];
3634*4882a593Smuzhiyun 	u8         reserved_at_f[0x5];
3635*4882a593Smuzhiyun 	u8         st[0x4];
3636*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	u8         reserved_at_40[0x14];
3641*4882a593Smuzhiyun 	u8         page_offset[0x6];
3642*4882a593Smuzhiyun 	u8         reserved_at_5a[0x6];
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun 	u8         reserved_at_60[0x3];
3645*4882a593Smuzhiyun 	u8         log_eq_size[0x5];
3646*4882a593Smuzhiyun 	u8         uar_page[0x18];
3647*4882a593Smuzhiyun 
3648*4882a593Smuzhiyun 	u8         reserved_at_80[0x20];
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun 	u8         reserved_at_a0[0x18];
3651*4882a593Smuzhiyun 	u8         intr[0x8];
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun 	u8         reserved_at_c0[0x3];
3654*4882a593Smuzhiyun 	u8         log_page_size[0x5];
3655*4882a593Smuzhiyun 	u8         reserved_at_c8[0x18];
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 	u8         reserved_at_e0[0x60];
3658*4882a593Smuzhiyun 
3659*4882a593Smuzhiyun 	u8         reserved_at_140[0x8];
3660*4882a593Smuzhiyun 	u8         consumer_counter[0x18];
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 	u8         reserved_at_160[0x8];
3663*4882a593Smuzhiyun 	u8         producer_counter[0x18];
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 	u8         reserved_at_180[0x80];
3666*4882a593Smuzhiyun };
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun enum {
3669*4882a593Smuzhiyun 	MLX5_DCTC_STATE_ACTIVE    = 0x0,
3670*4882a593Smuzhiyun 	MLX5_DCTC_STATE_DRAINING  = 0x1,
3671*4882a593Smuzhiyun 	MLX5_DCTC_STATE_DRAINED   = 0x2,
3672*4882a593Smuzhiyun };
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun enum {
3675*4882a593Smuzhiyun 	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
3676*4882a593Smuzhiyun 	MLX5_DCTC_CS_RES_NA         = 0x1,
3677*4882a593Smuzhiyun 	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
3678*4882a593Smuzhiyun };
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun enum {
3681*4882a593Smuzhiyun 	MLX5_DCTC_MTU_256_BYTES  = 0x1,
3682*4882a593Smuzhiyun 	MLX5_DCTC_MTU_512_BYTES  = 0x2,
3683*4882a593Smuzhiyun 	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
3684*4882a593Smuzhiyun 	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
3685*4882a593Smuzhiyun 	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
3686*4882a593Smuzhiyun };
3687*4882a593Smuzhiyun 
3688*4882a593Smuzhiyun struct mlx5_ifc_dctc_bits {
3689*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
3690*4882a593Smuzhiyun 	u8         state[0x4];
3691*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
3694*4882a593Smuzhiyun 	u8         user_index[0x18];
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
3697*4882a593Smuzhiyun 	u8         cqn[0x18];
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
3700*4882a593Smuzhiyun 	u8         atomic_mode[0x4];
3701*4882a593Smuzhiyun 	u8         rre[0x1];
3702*4882a593Smuzhiyun 	u8         rwe[0x1];
3703*4882a593Smuzhiyun 	u8         rae[0x1];
3704*4882a593Smuzhiyun 	u8         atomic_like_write_en[0x1];
3705*4882a593Smuzhiyun 	u8         latency_sensitive[0x1];
3706*4882a593Smuzhiyun 	u8         rlky[0x1];
3707*4882a593Smuzhiyun 	u8         free_ar[0x1];
3708*4882a593Smuzhiyun 	u8         reserved_at_73[0xd];
3709*4882a593Smuzhiyun 
3710*4882a593Smuzhiyun 	u8         reserved_at_80[0x8];
3711*4882a593Smuzhiyun 	u8         cs_res[0x8];
3712*4882a593Smuzhiyun 	u8         reserved_at_90[0x3];
3713*4882a593Smuzhiyun 	u8         min_rnr_nak[0x5];
3714*4882a593Smuzhiyun 	u8         reserved_at_98[0x8];
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
3717*4882a593Smuzhiyun 	u8         srqn_xrqn[0x18];
3718*4882a593Smuzhiyun 
3719*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
3720*4882a593Smuzhiyun 	u8         pd[0x18];
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun 	u8         tclass[0x8];
3723*4882a593Smuzhiyun 	u8         reserved_at_e8[0x4];
3724*4882a593Smuzhiyun 	u8         flow_label[0x14];
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 	u8         dc_access_key[0x40];
3727*4882a593Smuzhiyun 
3728*4882a593Smuzhiyun 	u8         reserved_at_140[0x5];
3729*4882a593Smuzhiyun 	u8         mtu[0x3];
3730*4882a593Smuzhiyun 	u8         port[0x8];
3731*4882a593Smuzhiyun 	u8         pkey_index[0x10];
3732*4882a593Smuzhiyun 
3733*4882a593Smuzhiyun 	u8         reserved_at_160[0x8];
3734*4882a593Smuzhiyun 	u8         my_addr_index[0x8];
3735*4882a593Smuzhiyun 	u8         reserved_at_170[0x8];
3736*4882a593Smuzhiyun 	u8         hop_limit[0x8];
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	u8         dc_access_key_violation_count[0x20];
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	u8         reserved_at_1a0[0x14];
3741*4882a593Smuzhiyun 	u8         dei_cfi[0x1];
3742*4882a593Smuzhiyun 	u8         eth_prio[0x3];
3743*4882a593Smuzhiyun 	u8         ecn[0x2];
3744*4882a593Smuzhiyun 	u8         dscp[0x6];
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x20];
3747*4882a593Smuzhiyun 	u8         ece[0x20];
3748*4882a593Smuzhiyun };
3749*4882a593Smuzhiyun 
3750*4882a593Smuzhiyun enum {
3751*4882a593Smuzhiyun 	MLX5_CQC_STATUS_OK             = 0x0,
3752*4882a593Smuzhiyun 	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
3753*4882a593Smuzhiyun 	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
3754*4882a593Smuzhiyun };
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun enum {
3757*4882a593Smuzhiyun 	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
3758*4882a593Smuzhiyun 	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
3759*4882a593Smuzhiyun };
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun enum {
3762*4882a593Smuzhiyun 	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
3763*4882a593Smuzhiyun 	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
3764*4882a593Smuzhiyun 	MLX5_CQC_ST_FIRED                                 = 0xa,
3765*4882a593Smuzhiyun };
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun enum {
3768*4882a593Smuzhiyun 	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
3769*4882a593Smuzhiyun 	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
3770*4882a593Smuzhiyun 	MLX5_CQ_PERIOD_NUM_MODES
3771*4882a593Smuzhiyun };
3772*4882a593Smuzhiyun 
3773*4882a593Smuzhiyun struct mlx5_ifc_cqc_bits {
3774*4882a593Smuzhiyun 	u8         status[0x4];
3775*4882a593Smuzhiyun 	u8         reserved_at_4[0x2];
3776*4882a593Smuzhiyun 	u8         dbr_umem_valid[0x1];
3777*4882a593Smuzhiyun 	u8         reserved_at_7[0x1];
3778*4882a593Smuzhiyun 	u8         cqe_sz[0x3];
3779*4882a593Smuzhiyun 	u8         cc[0x1];
3780*4882a593Smuzhiyun 	u8         reserved_at_c[0x1];
3781*4882a593Smuzhiyun 	u8         scqe_break_moderation_en[0x1];
3782*4882a593Smuzhiyun 	u8         oi[0x1];
3783*4882a593Smuzhiyun 	u8         cq_period_mode[0x2];
3784*4882a593Smuzhiyun 	u8         cqe_comp_en[0x1];
3785*4882a593Smuzhiyun 	u8         mini_cqe_res_format[0x2];
3786*4882a593Smuzhiyun 	u8         st[0x4];
3787*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun 	u8         reserved_at_40[0x14];
3792*4882a593Smuzhiyun 	u8         page_offset[0x6];
3793*4882a593Smuzhiyun 	u8         reserved_at_5a[0x6];
3794*4882a593Smuzhiyun 
3795*4882a593Smuzhiyun 	u8         reserved_at_60[0x3];
3796*4882a593Smuzhiyun 	u8         log_cq_size[0x5];
3797*4882a593Smuzhiyun 	u8         uar_page[0x18];
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun 	u8         reserved_at_80[0x4];
3800*4882a593Smuzhiyun 	u8         cq_period[0xc];
3801*4882a593Smuzhiyun 	u8         cq_max_count[0x10];
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	u8         reserved_at_a0[0x18];
3804*4882a593Smuzhiyun 	u8         c_eqn[0x8];
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 	u8         reserved_at_c0[0x3];
3807*4882a593Smuzhiyun 	u8         log_page_size[0x5];
3808*4882a593Smuzhiyun 	u8         reserved_at_c8[0x18];
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun 	u8         reserved_at_100[0x8];
3813*4882a593Smuzhiyun 	u8         last_notified_index[0x18];
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun 	u8         reserved_at_120[0x8];
3816*4882a593Smuzhiyun 	u8         last_solicit_index[0x18];
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun 	u8         reserved_at_140[0x8];
3819*4882a593Smuzhiyun 	u8         consumer_counter[0x18];
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	u8         reserved_at_160[0x8];
3822*4882a593Smuzhiyun 	u8         producer_counter[0x18];
3823*4882a593Smuzhiyun 
3824*4882a593Smuzhiyun 	u8         reserved_at_180[0x40];
3825*4882a593Smuzhiyun 
3826*4882a593Smuzhiyun 	u8         dbr_addr[0x40];
3827*4882a593Smuzhiyun };
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun union mlx5_ifc_cong_control_roce_ecn_auto_bits {
3830*4882a593Smuzhiyun 	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
3831*4882a593Smuzhiyun 	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
3832*4882a593Smuzhiyun 	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
3833*4882a593Smuzhiyun 	u8         reserved_at_0[0x800];
3834*4882a593Smuzhiyun };
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun struct mlx5_ifc_query_adapter_param_block_bits {
3837*4882a593Smuzhiyun 	u8         reserved_at_0[0xc0];
3838*4882a593Smuzhiyun 
3839*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
3840*4882a593Smuzhiyun 	u8         ieee_vendor_id[0x18];
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun 	u8         reserved_at_e0[0x10];
3843*4882a593Smuzhiyun 	u8         vsd_vendor_id[0x10];
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	u8         vsd[208][0x8];
3846*4882a593Smuzhiyun 
3847*4882a593Smuzhiyun 	u8         vsd_contd_psid[16][0x8];
3848*4882a593Smuzhiyun };
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun enum {
3851*4882a593Smuzhiyun 	MLX5_XRQC_STATE_GOOD   = 0x0,
3852*4882a593Smuzhiyun 	MLX5_XRQC_STATE_ERROR  = 0x1,
3853*4882a593Smuzhiyun };
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun enum {
3856*4882a593Smuzhiyun 	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
3857*4882a593Smuzhiyun 	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
3858*4882a593Smuzhiyun };
3859*4882a593Smuzhiyun 
3860*4882a593Smuzhiyun enum {
3861*4882a593Smuzhiyun 	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
3862*4882a593Smuzhiyun };
3863*4882a593Smuzhiyun 
3864*4882a593Smuzhiyun struct mlx5_ifc_tag_matching_topology_context_bits {
3865*4882a593Smuzhiyun 	u8         log_matching_list_sz[0x4];
3866*4882a593Smuzhiyun 	u8         reserved_at_4[0xc];
3867*4882a593Smuzhiyun 	u8         append_next_index[0x10];
3868*4882a593Smuzhiyun 
3869*4882a593Smuzhiyun 	u8         sw_phase_cnt[0x10];
3870*4882a593Smuzhiyun 	u8         hw_phase_cnt[0x10];
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
3873*4882a593Smuzhiyun };
3874*4882a593Smuzhiyun 
3875*4882a593Smuzhiyun struct mlx5_ifc_xrqc_bits {
3876*4882a593Smuzhiyun 	u8         state[0x4];
3877*4882a593Smuzhiyun 	u8         rlkey[0x1];
3878*4882a593Smuzhiyun 	u8         reserved_at_5[0xf];
3879*4882a593Smuzhiyun 	u8         topology[0x4];
3880*4882a593Smuzhiyun 	u8         reserved_at_18[0x4];
3881*4882a593Smuzhiyun 	u8         offload[0x4];
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
3884*4882a593Smuzhiyun 	u8         user_index[0x18];
3885*4882a593Smuzhiyun 
3886*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
3887*4882a593Smuzhiyun 	u8         cqn[0x18];
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	u8         reserved_at_60[0xa0];
3890*4882a593Smuzhiyun 
3891*4882a593Smuzhiyun 	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 	u8         reserved_at_180[0x280];
3894*4882a593Smuzhiyun 
3895*4882a593Smuzhiyun 	struct mlx5_ifc_wq_bits wq;
3896*4882a593Smuzhiyun };
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
3899*4882a593Smuzhiyun 	struct mlx5_ifc_modify_field_select_bits modify_field_select;
3900*4882a593Smuzhiyun 	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3901*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
3902*4882a593Smuzhiyun };
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
3905*4882a593Smuzhiyun 	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
3906*4882a593Smuzhiyun 	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
3907*4882a593Smuzhiyun 	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3908*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
3909*4882a593Smuzhiyun };
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
3912*4882a593Smuzhiyun 	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
3913*4882a593Smuzhiyun 	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
3914*4882a593Smuzhiyun 	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
3915*4882a593Smuzhiyun 	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
3916*4882a593Smuzhiyun 	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
3917*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
3918*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
3919*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
3920*4882a593Smuzhiyun 	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3921*4882a593Smuzhiyun 	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3922*4882a593Smuzhiyun 	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3923*4882a593Smuzhiyun 	u8         reserved_at_0[0x7c0];
3924*4882a593Smuzhiyun };
3925*4882a593Smuzhiyun 
3926*4882a593Smuzhiyun union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
3927*4882a593Smuzhiyun 	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
3928*4882a593Smuzhiyun 	u8         reserved_at_0[0x7c0];
3929*4882a593Smuzhiyun };
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun union mlx5_ifc_event_auto_bits {
3932*4882a593Smuzhiyun 	struct mlx5_ifc_comp_event_bits comp_event;
3933*4882a593Smuzhiyun 	struct mlx5_ifc_dct_events_bits dct_events;
3934*4882a593Smuzhiyun 	struct mlx5_ifc_qp_events_bits qp_events;
3935*4882a593Smuzhiyun 	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
3936*4882a593Smuzhiyun 	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
3937*4882a593Smuzhiyun 	struct mlx5_ifc_cq_error_bits cq_error;
3938*4882a593Smuzhiyun 	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
3939*4882a593Smuzhiyun 	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
3940*4882a593Smuzhiyun 	struct mlx5_ifc_gpio_event_bits gpio_event;
3941*4882a593Smuzhiyun 	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
3942*4882a593Smuzhiyun 	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
3943*4882a593Smuzhiyun 	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3944*4882a593Smuzhiyun 	u8         reserved_at_0[0xe0];
3945*4882a593Smuzhiyun };
3946*4882a593Smuzhiyun 
3947*4882a593Smuzhiyun struct mlx5_ifc_health_buffer_bits {
3948*4882a593Smuzhiyun 	u8         reserved_at_0[0x100];
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	u8         assert_existptr[0x20];
3951*4882a593Smuzhiyun 
3952*4882a593Smuzhiyun 	u8         assert_callra[0x20];
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun 	u8         reserved_at_140[0x40];
3955*4882a593Smuzhiyun 
3956*4882a593Smuzhiyun 	u8         fw_version[0x20];
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun 	u8         hw_id[0x20];
3959*4882a593Smuzhiyun 
3960*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x20];
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun 	u8         irisc_index[0x8];
3963*4882a593Smuzhiyun 	u8         synd[0x8];
3964*4882a593Smuzhiyun 	u8         ext_synd[0x10];
3965*4882a593Smuzhiyun };
3966*4882a593Smuzhiyun 
3967*4882a593Smuzhiyun struct mlx5_ifc_register_loopback_control_bits {
3968*4882a593Smuzhiyun 	u8         no_lb[0x1];
3969*4882a593Smuzhiyun 	u8         reserved_at_1[0x7];
3970*4882a593Smuzhiyun 	u8         port[0x8];
3971*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
3974*4882a593Smuzhiyun };
3975*4882a593Smuzhiyun 
3976*4882a593Smuzhiyun struct mlx5_ifc_vport_tc_element_bits {
3977*4882a593Smuzhiyun 	u8         traffic_class[0x4];
3978*4882a593Smuzhiyun 	u8         reserved_at_4[0xc];
3979*4882a593Smuzhiyun 	u8         vport_number[0x10];
3980*4882a593Smuzhiyun };
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun struct mlx5_ifc_vport_element_bits {
3983*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
3984*4882a593Smuzhiyun 	u8         vport_number[0x10];
3985*4882a593Smuzhiyun };
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun enum {
3988*4882a593Smuzhiyun 	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
3989*4882a593Smuzhiyun 	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
3990*4882a593Smuzhiyun 	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
3991*4882a593Smuzhiyun };
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun struct mlx5_ifc_tsar_element_bits {
3994*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
3995*4882a593Smuzhiyun 	u8         tsar_type[0x8];
3996*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
3997*4882a593Smuzhiyun };
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun enum {
4000*4882a593Smuzhiyun 	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
4001*4882a593Smuzhiyun 	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
4002*4882a593Smuzhiyun };
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun struct mlx5_ifc_teardown_hca_out_bits {
4005*4882a593Smuzhiyun 	u8         status[0x8];
4006*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 	u8         syndrome[0x20];
4009*4882a593Smuzhiyun 
4010*4882a593Smuzhiyun 	u8         reserved_at_40[0x3f];
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 	u8         state[0x1];
4013*4882a593Smuzhiyun };
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun enum {
4016*4882a593Smuzhiyun 	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
4017*4882a593Smuzhiyun 	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
4018*4882a593Smuzhiyun 	MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2,
4019*4882a593Smuzhiyun };
4020*4882a593Smuzhiyun 
4021*4882a593Smuzhiyun struct mlx5_ifc_teardown_hca_in_bits {
4022*4882a593Smuzhiyun 	u8         opcode[0x10];
4023*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4026*4882a593Smuzhiyun 	u8         op_mod[0x10];
4027*4882a593Smuzhiyun 
4028*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
4029*4882a593Smuzhiyun 	u8         profile[0x10];
4030*4882a593Smuzhiyun 
4031*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4032*4882a593Smuzhiyun };
4033*4882a593Smuzhiyun 
4034*4882a593Smuzhiyun struct mlx5_ifc_sqerr2rts_qp_out_bits {
4035*4882a593Smuzhiyun 	u8         status[0x8];
4036*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	u8         syndrome[0x20];
4039*4882a593Smuzhiyun 
4040*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4041*4882a593Smuzhiyun };
4042*4882a593Smuzhiyun 
4043*4882a593Smuzhiyun struct mlx5_ifc_sqerr2rts_qp_in_bits {
4044*4882a593Smuzhiyun 	u8         opcode[0x10];
4045*4882a593Smuzhiyun 	u8         uid[0x10];
4046*4882a593Smuzhiyun 
4047*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4048*4882a593Smuzhiyun 	u8         op_mod[0x10];
4049*4882a593Smuzhiyun 
4050*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4051*4882a593Smuzhiyun 	u8         qpn[0x18];
4052*4882a593Smuzhiyun 
4053*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4054*4882a593Smuzhiyun 
4055*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4060*4882a593Smuzhiyun 
4061*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4062*4882a593Smuzhiyun };
4063*4882a593Smuzhiyun 
4064*4882a593Smuzhiyun struct mlx5_ifc_sqd2rts_qp_out_bits {
4065*4882a593Smuzhiyun 	u8         status[0x8];
4066*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun 	u8         syndrome[0x20];
4069*4882a593Smuzhiyun 
4070*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4071*4882a593Smuzhiyun };
4072*4882a593Smuzhiyun 
4073*4882a593Smuzhiyun struct mlx5_ifc_sqd2rts_qp_in_bits {
4074*4882a593Smuzhiyun 	u8         opcode[0x10];
4075*4882a593Smuzhiyun 	u8         uid[0x10];
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4078*4882a593Smuzhiyun 	u8         op_mod[0x10];
4079*4882a593Smuzhiyun 
4080*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4081*4882a593Smuzhiyun 	u8         qpn[0x18];
4082*4882a593Smuzhiyun 
4083*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4090*4882a593Smuzhiyun 
4091*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4092*4882a593Smuzhiyun };
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun struct mlx5_ifc_set_roce_address_out_bits {
4095*4882a593Smuzhiyun 	u8         status[0x8];
4096*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4097*4882a593Smuzhiyun 
4098*4882a593Smuzhiyun 	u8         syndrome[0x20];
4099*4882a593Smuzhiyun 
4100*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4101*4882a593Smuzhiyun };
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun struct mlx5_ifc_set_roce_address_in_bits {
4104*4882a593Smuzhiyun 	u8         opcode[0x10];
4105*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4106*4882a593Smuzhiyun 
4107*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4108*4882a593Smuzhiyun 	u8         op_mod[0x10];
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun 	u8         roce_address_index[0x10];
4111*4882a593Smuzhiyun 	u8         reserved_at_50[0xc];
4112*4882a593Smuzhiyun 	u8	   vhca_port_num[0x4];
4113*4882a593Smuzhiyun 
4114*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4115*4882a593Smuzhiyun 
4116*4882a593Smuzhiyun 	struct mlx5_ifc_roce_addr_layout_bits roce_address;
4117*4882a593Smuzhiyun };
4118*4882a593Smuzhiyun 
4119*4882a593Smuzhiyun struct mlx5_ifc_set_mad_demux_out_bits {
4120*4882a593Smuzhiyun 	u8         status[0x8];
4121*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4122*4882a593Smuzhiyun 
4123*4882a593Smuzhiyun 	u8         syndrome[0x20];
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4126*4882a593Smuzhiyun };
4127*4882a593Smuzhiyun 
4128*4882a593Smuzhiyun enum {
4129*4882a593Smuzhiyun 	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
4130*4882a593Smuzhiyun 	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
4131*4882a593Smuzhiyun };
4132*4882a593Smuzhiyun 
4133*4882a593Smuzhiyun struct mlx5_ifc_set_mad_demux_in_bits {
4134*4882a593Smuzhiyun 	u8         opcode[0x10];
4135*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4136*4882a593Smuzhiyun 
4137*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4138*4882a593Smuzhiyun 	u8         op_mod[0x10];
4139*4882a593Smuzhiyun 
4140*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4141*4882a593Smuzhiyun 
4142*4882a593Smuzhiyun 	u8         reserved_at_60[0x6];
4143*4882a593Smuzhiyun 	u8         demux_mode[0x2];
4144*4882a593Smuzhiyun 	u8         reserved_at_68[0x18];
4145*4882a593Smuzhiyun };
4146*4882a593Smuzhiyun 
4147*4882a593Smuzhiyun struct mlx5_ifc_set_l2_table_entry_out_bits {
4148*4882a593Smuzhiyun 	u8         status[0x8];
4149*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun 	u8         syndrome[0x20];
4152*4882a593Smuzhiyun 
4153*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4154*4882a593Smuzhiyun };
4155*4882a593Smuzhiyun 
4156*4882a593Smuzhiyun struct mlx5_ifc_set_l2_table_entry_in_bits {
4157*4882a593Smuzhiyun 	u8         opcode[0x10];
4158*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4159*4882a593Smuzhiyun 
4160*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4161*4882a593Smuzhiyun 	u8         op_mod[0x10];
4162*4882a593Smuzhiyun 
4163*4882a593Smuzhiyun 	u8         reserved_at_40[0x60];
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
4166*4882a593Smuzhiyun 	u8         table_index[0x18];
4167*4882a593Smuzhiyun 
4168*4882a593Smuzhiyun 	u8         reserved_at_c0[0x20];
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 	u8         reserved_at_e0[0x13];
4171*4882a593Smuzhiyun 	u8         vlan_valid[0x1];
4172*4882a593Smuzhiyun 	u8         vlan[0xc];
4173*4882a593Smuzhiyun 
4174*4882a593Smuzhiyun 	struct mlx5_ifc_mac_address_layout_bits mac_address;
4175*4882a593Smuzhiyun 
4176*4882a593Smuzhiyun 	u8         reserved_at_140[0xc0];
4177*4882a593Smuzhiyun };
4178*4882a593Smuzhiyun 
4179*4882a593Smuzhiyun struct mlx5_ifc_set_issi_out_bits {
4180*4882a593Smuzhiyun 	u8         status[0x8];
4181*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4182*4882a593Smuzhiyun 
4183*4882a593Smuzhiyun 	u8         syndrome[0x20];
4184*4882a593Smuzhiyun 
4185*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4186*4882a593Smuzhiyun };
4187*4882a593Smuzhiyun 
4188*4882a593Smuzhiyun struct mlx5_ifc_set_issi_in_bits {
4189*4882a593Smuzhiyun 	u8         opcode[0x10];
4190*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4191*4882a593Smuzhiyun 
4192*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4193*4882a593Smuzhiyun 	u8         op_mod[0x10];
4194*4882a593Smuzhiyun 
4195*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
4196*4882a593Smuzhiyun 	u8         current_issi[0x10];
4197*4882a593Smuzhiyun 
4198*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4199*4882a593Smuzhiyun };
4200*4882a593Smuzhiyun 
4201*4882a593Smuzhiyun struct mlx5_ifc_set_hca_cap_out_bits {
4202*4882a593Smuzhiyun 	u8         status[0x8];
4203*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4204*4882a593Smuzhiyun 
4205*4882a593Smuzhiyun 	u8         syndrome[0x20];
4206*4882a593Smuzhiyun 
4207*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4208*4882a593Smuzhiyun };
4209*4882a593Smuzhiyun 
4210*4882a593Smuzhiyun struct mlx5_ifc_set_hca_cap_in_bits {
4211*4882a593Smuzhiyun 	u8         opcode[0x10];
4212*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4215*4882a593Smuzhiyun 	u8         op_mod[0x10];
4216*4882a593Smuzhiyun 
4217*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun 	union mlx5_ifc_hca_cap_union_bits capability;
4220*4882a593Smuzhiyun };
4221*4882a593Smuzhiyun 
4222*4882a593Smuzhiyun enum {
4223*4882a593Smuzhiyun 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
4224*4882a593Smuzhiyun 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
4225*4882a593Smuzhiyun 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
4226*4882a593Smuzhiyun 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3,
4227*4882a593Smuzhiyun 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_IPSEC_OBJ_ID    = 0x4
4228*4882a593Smuzhiyun };
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun struct mlx5_ifc_set_fte_out_bits {
4231*4882a593Smuzhiyun 	u8         status[0x8];
4232*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4233*4882a593Smuzhiyun 
4234*4882a593Smuzhiyun 	u8         syndrome[0x20];
4235*4882a593Smuzhiyun 
4236*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4237*4882a593Smuzhiyun };
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun struct mlx5_ifc_set_fte_in_bits {
4240*4882a593Smuzhiyun 	u8         opcode[0x10];
4241*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4242*4882a593Smuzhiyun 
4243*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4244*4882a593Smuzhiyun 	u8         op_mod[0x10];
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	u8         other_vport[0x1];
4247*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
4248*4882a593Smuzhiyun 	u8         vport_number[0x10];
4249*4882a593Smuzhiyun 
4250*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	u8         table_type[0x8];
4253*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
4254*4882a593Smuzhiyun 
4255*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
4256*4882a593Smuzhiyun 	u8         table_id[0x18];
4257*4882a593Smuzhiyun 
4258*4882a593Smuzhiyun 	u8         ignore_flow_level[0x1];
4259*4882a593Smuzhiyun 	u8         reserved_at_c1[0x17];
4260*4882a593Smuzhiyun 	u8         modify_enable_mask[0x8];
4261*4882a593Smuzhiyun 
4262*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
4263*4882a593Smuzhiyun 
4264*4882a593Smuzhiyun 	u8         flow_index[0x20];
4265*4882a593Smuzhiyun 
4266*4882a593Smuzhiyun 	u8         reserved_at_120[0xe0];
4267*4882a593Smuzhiyun 
4268*4882a593Smuzhiyun 	struct mlx5_ifc_flow_context_bits flow_context;
4269*4882a593Smuzhiyun };
4270*4882a593Smuzhiyun 
4271*4882a593Smuzhiyun struct mlx5_ifc_rts2rts_qp_out_bits {
4272*4882a593Smuzhiyun 	u8         status[0x8];
4273*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 	u8         syndrome[0x20];
4276*4882a593Smuzhiyun 
4277*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4278*4882a593Smuzhiyun 	u8         ece[0x20];
4279*4882a593Smuzhiyun };
4280*4882a593Smuzhiyun 
4281*4882a593Smuzhiyun struct mlx5_ifc_rts2rts_qp_in_bits {
4282*4882a593Smuzhiyun 	u8         opcode[0x10];
4283*4882a593Smuzhiyun 	u8         uid[0x10];
4284*4882a593Smuzhiyun 
4285*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4286*4882a593Smuzhiyun 	u8         op_mod[0x10];
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4289*4882a593Smuzhiyun 	u8         qpn[0x18];
4290*4882a593Smuzhiyun 
4291*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4292*4882a593Smuzhiyun 
4293*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4294*4882a593Smuzhiyun 
4295*4882a593Smuzhiyun 	u8         ece[0x20];
4296*4882a593Smuzhiyun 
4297*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4300*4882a593Smuzhiyun };
4301*4882a593Smuzhiyun 
4302*4882a593Smuzhiyun struct mlx5_ifc_rtr2rts_qp_out_bits {
4303*4882a593Smuzhiyun 	u8         status[0x8];
4304*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun 	u8         syndrome[0x20];
4307*4882a593Smuzhiyun 
4308*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4309*4882a593Smuzhiyun 	u8         ece[0x20];
4310*4882a593Smuzhiyun };
4311*4882a593Smuzhiyun 
4312*4882a593Smuzhiyun struct mlx5_ifc_rtr2rts_qp_in_bits {
4313*4882a593Smuzhiyun 	u8         opcode[0x10];
4314*4882a593Smuzhiyun 	u8         uid[0x10];
4315*4882a593Smuzhiyun 
4316*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4317*4882a593Smuzhiyun 	u8         op_mod[0x10];
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4320*4882a593Smuzhiyun 	u8         qpn[0x18];
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4323*4882a593Smuzhiyun 
4324*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun 	u8         ece[0x20];
4327*4882a593Smuzhiyun 
4328*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4331*4882a593Smuzhiyun };
4332*4882a593Smuzhiyun 
4333*4882a593Smuzhiyun struct mlx5_ifc_rst2init_qp_out_bits {
4334*4882a593Smuzhiyun 	u8         status[0x8];
4335*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4336*4882a593Smuzhiyun 
4337*4882a593Smuzhiyun 	u8         syndrome[0x20];
4338*4882a593Smuzhiyun 
4339*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4340*4882a593Smuzhiyun 	u8         ece[0x20];
4341*4882a593Smuzhiyun };
4342*4882a593Smuzhiyun 
4343*4882a593Smuzhiyun struct mlx5_ifc_rst2init_qp_in_bits {
4344*4882a593Smuzhiyun 	u8         opcode[0x10];
4345*4882a593Smuzhiyun 	u8         uid[0x10];
4346*4882a593Smuzhiyun 
4347*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4348*4882a593Smuzhiyun 	u8         op_mod[0x10];
4349*4882a593Smuzhiyun 
4350*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4351*4882a593Smuzhiyun 	u8         qpn[0x18];
4352*4882a593Smuzhiyun 
4353*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4354*4882a593Smuzhiyun 
4355*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4356*4882a593Smuzhiyun 
4357*4882a593Smuzhiyun 	u8         ece[0x20];
4358*4882a593Smuzhiyun 
4359*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4360*4882a593Smuzhiyun 
4361*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4362*4882a593Smuzhiyun };
4363*4882a593Smuzhiyun 
4364*4882a593Smuzhiyun struct mlx5_ifc_query_xrq_out_bits {
4365*4882a593Smuzhiyun 	u8         status[0x8];
4366*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun 	u8         syndrome[0x20];
4369*4882a593Smuzhiyun 
4370*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4371*4882a593Smuzhiyun 
4372*4882a593Smuzhiyun 	struct mlx5_ifc_xrqc_bits xrq_context;
4373*4882a593Smuzhiyun };
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun struct mlx5_ifc_query_xrq_in_bits {
4376*4882a593Smuzhiyun 	u8         opcode[0x10];
4377*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4378*4882a593Smuzhiyun 
4379*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4380*4882a593Smuzhiyun 	u8         op_mod[0x10];
4381*4882a593Smuzhiyun 
4382*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4383*4882a593Smuzhiyun 	u8         xrqn[0x18];
4384*4882a593Smuzhiyun 
4385*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4386*4882a593Smuzhiyun };
4387*4882a593Smuzhiyun 
4388*4882a593Smuzhiyun struct mlx5_ifc_query_xrc_srq_out_bits {
4389*4882a593Smuzhiyun 	u8         status[0x8];
4390*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun 	u8         syndrome[0x20];
4393*4882a593Smuzhiyun 
4394*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun 	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
4397*4882a593Smuzhiyun 
4398*4882a593Smuzhiyun 	u8         reserved_at_280[0x600];
4399*4882a593Smuzhiyun 
4400*4882a593Smuzhiyun 	u8         pas[][0x40];
4401*4882a593Smuzhiyun };
4402*4882a593Smuzhiyun 
4403*4882a593Smuzhiyun struct mlx5_ifc_query_xrc_srq_in_bits {
4404*4882a593Smuzhiyun 	u8         opcode[0x10];
4405*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4406*4882a593Smuzhiyun 
4407*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4408*4882a593Smuzhiyun 	u8         op_mod[0x10];
4409*4882a593Smuzhiyun 
4410*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4411*4882a593Smuzhiyun 	u8         xrc_srqn[0x18];
4412*4882a593Smuzhiyun 
4413*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4414*4882a593Smuzhiyun };
4415*4882a593Smuzhiyun 
4416*4882a593Smuzhiyun enum {
4417*4882a593Smuzhiyun 	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
4418*4882a593Smuzhiyun 	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
4419*4882a593Smuzhiyun };
4420*4882a593Smuzhiyun 
4421*4882a593Smuzhiyun struct mlx5_ifc_query_vport_state_out_bits {
4422*4882a593Smuzhiyun 	u8         status[0x8];
4423*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	u8         syndrome[0x20];
4426*4882a593Smuzhiyun 
4427*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4428*4882a593Smuzhiyun 
4429*4882a593Smuzhiyun 	u8         reserved_at_60[0x18];
4430*4882a593Smuzhiyun 	u8         admin_state[0x4];
4431*4882a593Smuzhiyun 	u8         state[0x4];
4432*4882a593Smuzhiyun };
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun enum {
4435*4882a593Smuzhiyun 	MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT  = 0x0,
4436*4882a593Smuzhiyun 	MLX5_VPORT_STATE_OP_MOD_ESW_VPORT   = 0x1,
4437*4882a593Smuzhiyun 	MLX5_VPORT_STATE_OP_MOD_UPLINK      = 0x2,
4438*4882a593Smuzhiyun };
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun struct mlx5_ifc_arm_monitor_counter_in_bits {
4441*4882a593Smuzhiyun 	u8         opcode[0x10];
4442*4882a593Smuzhiyun 	u8         uid[0x10];
4443*4882a593Smuzhiyun 
4444*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4445*4882a593Smuzhiyun 	u8         op_mod[0x10];
4446*4882a593Smuzhiyun 
4447*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
4448*4882a593Smuzhiyun 
4449*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4450*4882a593Smuzhiyun };
4451*4882a593Smuzhiyun 
4452*4882a593Smuzhiyun struct mlx5_ifc_arm_monitor_counter_out_bits {
4453*4882a593Smuzhiyun 	u8         status[0x8];
4454*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4455*4882a593Smuzhiyun 
4456*4882a593Smuzhiyun 	u8         syndrome[0x20];
4457*4882a593Smuzhiyun 
4458*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4459*4882a593Smuzhiyun };
4460*4882a593Smuzhiyun 
4461*4882a593Smuzhiyun enum {
4462*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT     = 0x0,
4463*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1,
4464*4882a593Smuzhiyun };
4465*4882a593Smuzhiyun 
4466*4882a593Smuzhiyun enum mlx5_monitor_counter_ppcnt {
4467*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS      = 0x0,
4468*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD   = 0x1,
4469*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS       = 0x2,
4470*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3,
4471*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS            = 0x4,
4472*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS             = 0x5,
4473*4882a593Smuzhiyun };
4474*4882a593Smuzhiyun 
4475*4882a593Smuzhiyun enum {
4476*4882a593Smuzhiyun 	MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER     = 0x4,
4477*4882a593Smuzhiyun };
4478*4882a593Smuzhiyun 
4479*4882a593Smuzhiyun struct mlx5_ifc_monitor_counter_output_bits {
4480*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
4481*4882a593Smuzhiyun 	u8         type[0x4];
4482*4882a593Smuzhiyun 	u8         reserved_at_8[0x8];
4483*4882a593Smuzhiyun 	u8         counter[0x10];
4484*4882a593Smuzhiyun 
4485*4882a593Smuzhiyun 	u8         counter_group_id[0x20];
4486*4882a593Smuzhiyun };
4487*4882a593Smuzhiyun 
4488*4882a593Smuzhiyun #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6)
4489*4882a593Smuzhiyun #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1    (1)
4490*4882a593Smuzhiyun #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\
4491*4882a593Smuzhiyun 					  MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1)
4492*4882a593Smuzhiyun 
4493*4882a593Smuzhiyun struct mlx5_ifc_set_monitor_counter_in_bits {
4494*4882a593Smuzhiyun 	u8         opcode[0x10];
4495*4882a593Smuzhiyun 	u8         uid[0x10];
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4498*4882a593Smuzhiyun 	u8         op_mod[0x10];
4499*4882a593Smuzhiyun 
4500*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
4501*4882a593Smuzhiyun 	u8         num_of_counters[0x10];
4502*4882a593Smuzhiyun 
4503*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4504*4882a593Smuzhiyun 
4505*4882a593Smuzhiyun 	struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER];
4506*4882a593Smuzhiyun };
4507*4882a593Smuzhiyun 
4508*4882a593Smuzhiyun struct mlx5_ifc_set_monitor_counter_out_bits {
4509*4882a593Smuzhiyun 	u8         status[0x8];
4510*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun 	u8         syndrome[0x20];
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4515*4882a593Smuzhiyun };
4516*4882a593Smuzhiyun 
4517*4882a593Smuzhiyun struct mlx5_ifc_query_vport_state_in_bits {
4518*4882a593Smuzhiyun 	u8         opcode[0x10];
4519*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4520*4882a593Smuzhiyun 
4521*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4522*4882a593Smuzhiyun 	u8         op_mod[0x10];
4523*4882a593Smuzhiyun 
4524*4882a593Smuzhiyun 	u8         other_vport[0x1];
4525*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
4526*4882a593Smuzhiyun 	u8         vport_number[0x10];
4527*4882a593Smuzhiyun 
4528*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4529*4882a593Smuzhiyun };
4530*4882a593Smuzhiyun 
4531*4882a593Smuzhiyun struct mlx5_ifc_query_vnic_env_out_bits {
4532*4882a593Smuzhiyun 	u8         status[0x8];
4533*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4534*4882a593Smuzhiyun 
4535*4882a593Smuzhiyun 	u8         syndrome[0x20];
4536*4882a593Smuzhiyun 
4537*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4538*4882a593Smuzhiyun 
4539*4882a593Smuzhiyun 	struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
4540*4882a593Smuzhiyun };
4541*4882a593Smuzhiyun 
4542*4882a593Smuzhiyun enum {
4543*4882a593Smuzhiyun 	MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS  = 0x0,
4544*4882a593Smuzhiyun };
4545*4882a593Smuzhiyun 
4546*4882a593Smuzhiyun struct mlx5_ifc_query_vnic_env_in_bits {
4547*4882a593Smuzhiyun 	u8         opcode[0x10];
4548*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4549*4882a593Smuzhiyun 
4550*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4551*4882a593Smuzhiyun 	u8         op_mod[0x10];
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 	u8         other_vport[0x1];
4554*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
4555*4882a593Smuzhiyun 	u8         vport_number[0x10];
4556*4882a593Smuzhiyun 
4557*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4558*4882a593Smuzhiyun };
4559*4882a593Smuzhiyun 
4560*4882a593Smuzhiyun struct mlx5_ifc_query_vport_counter_out_bits {
4561*4882a593Smuzhiyun 	u8         status[0x8];
4562*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4563*4882a593Smuzhiyun 
4564*4882a593Smuzhiyun 	u8         syndrome[0x20];
4565*4882a593Smuzhiyun 
4566*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4567*4882a593Smuzhiyun 
4568*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_errors;
4569*4882a593Smuzhiyun 
4570*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmit_errors;
4571*4882a593Smuzhiyun 
4572*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
4575*4882a593Smuzhiyun 
4576*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
4577*4882a593Smuzhiyun 
4578*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
4579*4882a593Smuzhiyun 
4580*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
4581*4882a593Smuzhiyun 
4582*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
4585*4882a593Smuzhiyun 
4586*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
4587*4882a593Smuzhiyun 
4588*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
4591*4882a593Smuzhiyun 
4592*4882a593Smuzhiyun 	u8         reserved_at_680[0xa00];
4593*4882a593Smuzhiyun };
4594*4882a593Smuzhiyun 
4595*4882a593Smuzhiyun enum {
4596*4882a593Smuzhiyun 	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
4597*4882a593Smuzhiyun };
4598*4882a593Smuzhiyun 
4599*4882a593Smuzhiyun struct mlx5_ifc_query_vport_counter_in_bits {
4600*4882a593Smuzhiyun 	u8         opcode[0x10];
4601*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4602*4882a593Smuzhiyun 
4603*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4604*4882a593Smuzhiyun 	u8         op_mod[0x10];
4605*4882a593Smuzhiyun 
4606*4882a593Smuzhiyun 	u8         other_vport[0x1];
4607*4882a593Smuzhiyun 	u8         reserved_at_41[0xb];
4608*4882a593Smuzhiyun 	u8	   port_num[0x4];
4609*4882a593Smuzhiyun 	u8         vport_number[0x10];
4610*4882a593Smuzhiyun 
4611*4882a593Smuzhiyun 	u8         reserved_at_60[0x60];
4612*4882a593Smuzhiyun 
4613*4882a593Smuzhiyun 	u8         clear[0x1];
4614*4882a593Smuzhiyun 	u8         reserved_at_c1[0x1f];
4615*4882a593Smuzhiyun 
4616*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
4617*4882a593Smuzhiyun };
4618*4882a593Smuzhiyun 
4619*4882a593Smuzhiyun struct mlx5_ifc_query_tis_out_bits {
4620*4882a593Smuzhiyun 	u8         status[0x8];
4621*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4622*4882a593Smuzhiyun 
4623*4882a593Smuzhiyun 	u8         syndrome[0x20];
4624*4882a593Smuzhiyun 
4625*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4626*4882a593Smuzhiyun 
4627*4882a593Smuzhiyun 	struct mlx5_ifc_tisc_bits tis_context;
4628*4882a593Smuzhiyun };
4629*4882a593Smuzhiyun 
4630*4882a593Smuzhiyun struct mlx5_ifc_query_tis_in_bits {
4631*4882a593Smuzhiyun 	u8         opcode[0x10];
4632*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4633*4882a593Smuzhiyun 
4634*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4635*4882a593Smuzhiyun 	u8         op_mod[0x10];
4636*4882a593Smuzhiyun 
4637*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4638*4882a593Smuzhiyun 	u8         tisn[0x18];
4639*4882a593Smuzhiyun 
4640*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4641*4882a593Smuzhiyun };
4642*4882a593Smuzhiyun 
4643*4882a593Smuzhiyun struct mlx5_ifc_query_tir_out_bits {
4644*4882a593Smuzhiyun 	u8         status[0x8];
4645*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4646*4882a593Smuzhiyun 
4647*4882a593Smuzhiyun 	u8         syndrome[0x20];
4648*4882a593Smuzhiyun 
4649*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4650*4882a593Smuzhiyun 
4651*4882a593Smuzhiyun 	struct mlx5_ifc_tirc_bits tir_context;
4652*4882a593Smuzhiyun };
4653*4882a593Smuzhiyun 
4654*4882a593Smuzhiyun struct mlx5_ifc_query_tir_in_bits {
4655*4882a593Smuzhiyun 	u8         opcode[0x10];
4656*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4657*4882a593Smuzhiyun 
4658*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4659*4882a593Smuzhiyun 	u8         op_mod[0x10];
4660*4882a593Smuzhiyun 
4661*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4662*4882a593Smuzhiyun 	u8         tirn[0x18];
4663*4882a593Smuzhiyun 
4664*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4665*4882a593Smuzhiyun };
4666*4882a593Smuzhiyun 
4667*4882a593Smuzhiyun struct mlx5_ifc_query_srq_out_bits {
4668*4882a593Smuzhiyun 	u8         status[0x8];
4669*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4670*4882a593Smuzhiyun 
4671*4882a593Smuzhiyun 	u8         syndrome[0x20];
4672*4882a593Smuzhiyun 
4673*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4674*4882a593Smuzhiyun 
4675*4882a593Smuzhiyun 	struct mlx5_ifc_srqc_bits srq_context_entry;
4676*4882a593Smuzhiyun 
4677*4882a593Smuzhiyun 	u8         reserved_at_280[0x600];
4678*4882a593Smuzhiyun 
4679*4882a593Smuzhiyun 	u8         pas[][0x40];
4680*4882a593Smuzhiyun };
4681*4882a593Smuzhiyun 
4682*4882a593Smuzhiyun struct mlx5_ifc_query_srq_in_bits {
4683*4882a593Smuzhiyun 	u8         opcode[0x10];
4684*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4685*4882a593Smuzhiyun 
4686*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4687*4882a593Smuzhiyun 	u8         op_mod[0x10];
4688*4882a593Smuzhiyun 
4689*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4690*4882a593Smuzhiyun 	u8         srqn[0x18];
4691*4882a593Smuzhiyun 
4692*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4693*4882a593Smuzhiyun };
4694*4882a593Smuzhiyun 
4695*4882a593Smuzhiyun struct mlx5_ifc_query_sq_out_bits {
4696*4882a593Smuzhiyun 	u8         status[0x8];
4697*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4698*4882a593Smuzhiyun 
4699*4882a593Smuzhiyun 	u8         syndrome[0x20];
4700*4882a593Smuzhiyun 
4701*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4702*4882a593Smuzhiyun 
4703*4882a593Smuzhiyun 	struct mlx5_ifc_sqc_bits sq_context;
4704*4882a593Smuzhiyun };
4705*4882a593Smuzhiyun 
4706*4882a593Smuzhiyun struct mlx5_ifc_query_sq_in_bits {
4707*4882a593Smuzhiyun 	u8         opcode[0x10];
4708*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4709*4882a593Smuzhiyun 
4710*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4711*4882a593Smuzhiyun 	u8         op_mod[0x10];
4712*4882a593Smuzhiyun 
4713*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4714*4882a593Smuzhiyun 	u8         sqn[0x18];
4715*4882a593Smuzhiyun 
4716*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4717*4882a593Smuzhiyun };
4718*4882a593Smuzhiyun 
4719*4882a593Smuzhiyun struct mlx5_ifc_query_special_contexts_out_bits {
4720*4882a593Smuzhiyun 	u8         status[0x8];
4721*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4722*4882a593Smuzhiyun 
4723*4882a593Smuzhiyun 	u8         syndrome[0x20];
4724*4882a593Smuzhiyun 
4725*4882a593Smuzhiyun 	u8         dump_fill_mkey[0x20];
4726*4882a593Smuzhiyun 
4727*4882a593Smuzhiyun 	u8         resd_lkey[0x20];
4728*4882a593Smuzhiyun 
4729*4882a593Smuzhiyun 	u8         null_mkey[0x20];
4730*4882a593Smuzhiyun 
4731*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
4732*4882a593Smuzhiyun };
4733*4882a593Smuzhiyun 
4734*4882a593Smuzhiyun struct mlx5_ifc_query_special_contexts_in_bits {
4735*4882a593Smuzhiyun 	u8         opcode[0x10];
4736*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4737*4882a593Smuzhiyun 
4738*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4739*4882a593Smuzhiyun 	u8         op_mod[0x10];
4740*4882a593Smuzhiyun 
4741*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4742*4882a593Smuzhiyun };
4743*4882a593Smuzhiyun 
4744*4882a593Smuzhiyun struct mlx5_ifc_query_scheduling_element_out_bits {
4745*4882a593Smuzhiyun 	u8         opcode[0x10];
4746*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4747*4882a593Smuzhiyun 
4748*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4749*4882a593Smuzhiyun 	u8         op_mod[0x10];
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4752*4882a593Smuzhiyun 
4753*4882a593Smuzhiyun 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
4754*4882a593Smuzhiyun 
4755*4882a593Smuzhiyun 	u8         reserved_at_300[0x100];
4756*4882a593Smuzhiyun };
4757*4882a593Smuzhiyun 
4758*4882a593Smuzhiyun enum {
4759*4882a593Smuzhiyun 	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
4760*4882a593Smuzhiyun };
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun struct mlx5_ifc_query_scheduling_element_in_bits {
4763*4882a593Smuzhiyun 	u8         opcode[0x10];
4764*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4765*4882a593Smuzhiyun 
4766*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4767*4882a593Smuzhiyun 	u8         op_mod[0x10];
4768*4882a593Smuzhiyun 
4769*4882a593Smuzhiyun 	u8         scheduling_hierarchy[0x8];
4770*4882a593Smuzhiyun 	u8         reserved_at_48[0x18];
4771*4882a593Smuzhiyun 
4772*4882a593Smuzhiyun 	u8         scheduling_element_id[0x20];
4773*4882a593Smuzhiyun 
4774*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
4775*4882a593Smuzhiyun };
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun struct mlx5_ifc_query_rqt_out_bits {
4778*4882a593Smuzhiyun 	u8         status[0x8];
4779*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4780*4882a593Smuzhiyun 
4781*4882a593Smuzhiyun 	u8         syndrome[0x20];
4782*4882a593Smuzhiyun 
4783*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4784*4882a593Smuzhiyun 
4785*4882a593Smuzhiyun 	struct mlx5_ifc_rqtc_bits rqt_context;
4786*4882a593Smuzhiyun };
4787*4882a593Smuzhiyun 
4788*4882a593Smuzhiyun struct mlx5_ifc_query_rqt_in_bits {
4789*4882a593Smuzhiyun 	u8         opcode[0x10];
4790*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4791*4882a593Smuzhiyun 
4792*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4793*4882a593Smuzhiyun 	u8         op_mod[0x10];
4794*4882a593Smuzhiyun 
4795*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4796*4882a593Smuzhiyun 	u8         rqtn[0x18];
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4799*4882a593Smuzhiyun };
4800*4882a593Smuzhiyun 
4801*4882a593Smuzhiyun struct mlx5_ifc_query_rq_out_bits {
4802*4882a593Smuzhiyun 	u8         status[0x8];
4803*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4804*4882a593Smuzhiyun 
4805*4882a593Smuzhiyun 	u8         syndrome[0x20];
4806*4882a593Smuzhiyun 
4807*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4808*4882a593Smuzhiyun 
4809*4882a593Smuzhiyun 	struct mlx5_ifc_rqc_bits rq_context;
4810*4882a593Smuzhiyun };
4811*4882a593Smuzhiyun 
4812*4882a593Smuzhiyun struct mlx5_ifc_query_rq_in_bits {
4813*4882a593Smuzhiyun 	u8         opcode[0x10];
4814*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4817*4882a593Smuzhiyun 	u8         op_mod[0x10];
4818*4882a593Smuzhiyun 
4819*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4820*4882a593Smuzhiyun 	u8         rqn[0x18];
4821*4882a593Smuzhiyun 
4822*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4823*4882a593Smuzhiyun };
4824*4882a593Smuzhiyun 
4825*4882a593Smuzhiyun struct mlx5_ifc_query_roce_address_out_bits {
4826*4882a593Smuzhiyun 	u8         status[0x8];
4827*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4828*4882a593Smuzhiyun 
4829*4882a593Smuzhiyun 	u8         syndrome[0x20];
4830*4882a593Smuzhiyun 
4831*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4832*4882a593Smuzhiyun 
4833*4882a593Smuzhiyun 	struct mlx5_ifc_roce_addr_layout_bits roce_address;
4834*4882a593Smuzhiyun };
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun struct mlx5_ifc_query_roce_address_in_bits {
4837*4882a593Smuzhiyun 	u8         opcode[0x10];
4838*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4841*4882a593Smuzhiyun 	u8         op_mod[0x10];
4842*4882a593Smuzhiyun 
4843*4882a593Smuzhiyun 	u8         roce_address_index[0x10];
4844*4882a593Smuzhiyun 	u8         reserved_at_50[0xc];
4845*4882a593Smuzhiyun 	u8	   vhca_port_num[0x4];
4846*4882a593Smuzhiyun 
4847*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4848*4882a593Smuzhiyun };
4849*4882a593Smuzhiyun 
4850*4882a593Smuzhiyun struct mlx5_ifc_query_rmp_out_bits {
4851*4882a593Smuzhiyun 	u8         status[0x8];
4852*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4853*4882a593Smuzhiyun 
4854*4882a593Smuzhiyun 	u8         syndrome[0x20];
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
4857*4882a593Smuzhiyun 
4858*4882a593Smuzhiyun 	struct mlx5_ifc_rmpc_bits rmp_context;
4859*4882a593Smuzhiyun };
4860*4882a593Smuzhiyun 
4861*4882a593Smuzhiyun struct mlx5_ifc_query_rmp_in_bits {
4862*4882a593Smuzhiyun 	u8         opcode[0x10];
4863*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4864*4882a593Smuzhiyun 
4865*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4866*4882a593Smuzhiyun 	u8         op_mod[0x10];
4867*4882a593Smuzhiyun 
4868*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4869*4882a593Smuzhiyun 	u8         rmpn[0x18];
4870*4882a593Smuzhiyun 
4871*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4872*4882a593Smuzhiyun };
4873*4882a593Smuzhiyun 
4874*4882a593Smuzhiyun struct mlx5_ifc_query_qp_out_bits {
4875*4882a593Smuzhiyun 	u8         status[0x8];
4876*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4877*4882a593Smuzhiyun 
4878*4882a593Smuzhiyun 	u8         syndrome[0x20];
4879*4882a593Smuzhiyun 
4880*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4881*4882a593Smuzhiyun 
4882*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
4883*4882a593Smuzhiyun 
4884*4882a593Smuzhiyun 	u8         ece[0x20];
4885*4882a593Smuzhiyun 
4886*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
4887*4882a593Smuzhiyun 
4888*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 	u8         pas[][0x40];
4891*4882a593Smuzhiyun };
4892*4882a593Smuzhiyun 
4893*4882a593Smuzhiyun struct mlx5_ifc_query_qp_in_bits {
4894*4882a593Smuzhiyun 	u8         opcode[0x10];
4895*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
4896*4882a593Smuzhiyun 
4897*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
4898*4882a593Smuzhiyun 	u8         op_mod[0x10];
4899*4882a593Smuzhiyun 
4900*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
4901*4882a593Smuzhiyun 	u8         qpn[0x18];
4902*4882a593Smuzhiyun 
4903*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
4904*4882a593Smuzhiyun };
4905*4882a593Smuzhiyun 
4906*4882a593Smuzhiyun struct mlx5_ifc_query_q_counter_out_bits {
4907*4882a593Smuzhiyun 	u8         status[0x8];
4908*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
4909*4882a593Smuzhiyun 
4910*4882a593Smuzhiyun 	u8         syndrome[0x20];
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
4913*4882a593Smuzhiyun 
4914*4882a593Smuzhiyun 	u8         rx_write_requests[0x20];
4915*4882a593Smuzhiyun 
4916*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
4917*4882a593Smuzhiyun 
4918*4882a593Smuzhiyun 	u8         rx_read_requests[0x20];
4919*4882a593Smuzhiyun 
4920*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
4921*4882a593Smuzhiyun 
4922*4882a593Smuzhiyun 	u8         rx_atomic_requests[0x20];
4923*4882a593Smuzhiyun 
4924*4882a593Smuzhiyun 	u8         reserved_at_120[0x20];
4925*4882a593Smuzhiyun 
4926*4882a593Smuzhiyun 	u8         rx_dct_connect[0x20];
4927*4882a593Smuzhiyun 
4928*4882a593Smuzhiyun 	u8         reserved_at_160[0x20];
4929*4882a593Smuzhiyun 
4930*4882a593Smuzhiyun 	u8         out_of_buffer[0x20];
4931*4882a593Smuzhiyun 
4932*4882a593Smuzhiyun 	u8         reserved_at_1a0[0x20];
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun 	u8         out_of_sequence[0x20];
4935*4882a593Smuzhiyun 
4936*4882a593Smuzhiyun 	u8         reserved_at_1e0[0x20];
4937*4882a593Smuzhiyun 
4938*4882a593Smuzhiyun 	u8         duplicate_request[0x20];
4939*4882a593Smuzhiyun 
4940*4882a593Smuzhiyun 	u8         reserved_at_220[0x20];
4941*4882a593Smuzhiyun 
4942*4882a593Smuzhiyun 	u8         rnr_nak_retry_err[0x20];
4943*4882a593Smuzhiyun 
4944*4882a593Smuzhiyun 	u8         reserved_at_260[0x20];
4945*4882a593Smuzhiyun 
4946*4882a593Smuzhiyun 	u8         packet_seq_err[0x20];
4947*4882a593Smuzhiyun 
4948*4882a593Smuzhiyun 	u8         reserved_at_2a0[0x20];
4949*4882a593Smuzhiyun 
4950*4882a593Smuzhiyun 	u8         implied_nak_seq_err[0x20];
4951*4882a593Smuzhiyun 
4952*4882a593Smuzhiyun 	u8         reserved_at_2e0[0x20];
4953*4882a593Smuzhiyun 
4954*4882a593Smuzhiyun 	u8         local_ack_timeout_err[0x20];
4955*4882a593Smuzhiyun 
4956*4882a593Smuzhiyun 	u8         reserved_at_320[0xa0];
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	u8         resp_local_length_error[0x20];
4959*4882a593Smuzhiyun 
4960*4882a593Smuzhiyun 	u8         req_local_length_error[0x20];
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun 	u8         resp_local_qp_error[0x20];
4963*4882a593Smuzhiyun 
4964*4882a593Smuzhiyun 	u8         local_operation_error[0x20];
4965*4882a593Smuzhiyun 
4966*4882a593Smuzhiyun 	u8         resp_local_protection[0x20];
4967*4882a593Smuzhiyun 
4968*4882a593Smuzhiyun 	u8         req_local_protection[0x20];
4969*4882a593Smuzhiyun 
4970*4882a593Smuzhiyun 	u8         resp_cqe_error[0x20];
4971*4882a593Smuzhiyun 
4972*4882a593Smuzhiyun 	u8         req_cqe_error[0x20];
4973*4882a593Smuzhiyun 
4974*4882a593Smuzhiyun 	u8         req_mw_binding[0x20];
4975*4882a593Smuzhiyun 
4976*4882a593Smuzhiyun 	u8         req_bad_response[0x20];
4977*4882a593Smuzhiyun 
4978*4882a593Smuzhiyun 	u8         req_remote_invalid_request[0x20];
4979*4882a593Smuzhiyun 
4980*4882a593Smuzhiyun 	u8         resp_remote_invalid_request[0x20];
4981*4882a593Smuzhiyun 
4982*4882a593Smuzhiyun 	u8         req_remote_access_errors[0x20];
4983*4882a593Smuzhiyun 
4984*4882a593Smuzhiyun 	u8	   resp_remote_access_errors[0x20];
4985*4882a593Smuzhiyun 
4986*4882a593Smuzhiyun 	u8         req_remote_operation_errors[0x20];
4987*4882a593Smuzhiyun 
4988*4882a593Smuzhiyun 	u8         req_transport_retries_exceeded[0x20];
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun 	u8         cq_overflow[0x20];
4991*4882a593Smuzhiyun 
4992*4882a593Smuzhiyun 	u8         resp_cqe_flush_error[0x20];
4993*4882a593Smuzhiyun 
4994*4882a593Smuzhiyun 	u8         req_cqe_flush_error[0x20];
4995*4882a593Smuzhiyun 
4996*4882a593Smuzhiyun 	u8         reserved_at_620[0x20];
4997*4882a593Smuzhiyun 
4998*4882a593Smuzhiyun 	u8         roce_adp_retrans[0x20];
4999*4882a593Smuzhiyun 
5000*4882a593Smuzhiyun 	u8         roce_adp_retrans_to[0x20];
5001*4882a593Smuzhiyun 
5002*4882a593Smuzhiyun 	u8         roce_slow_restart[0x20];
5003*4882a593Smuzhiyun 
5004*4882a593Smuzhiyun 	u8         roce_slow_restart_cnps[0x20];
5005*4882a593Smuzhiyun 
5006*4882a593Smuzhiyun 	u8         roce_slow_restart_trans[0x20];
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun 	u8         reserved_at_6e0[0x120];
5009*4882a593Smuzhiyun };
5010*4882a593Smuzhiyun 
5011*4882a593Smuzhiyun struct mlx5_ifc_query_q_counter_in_bits {
5012*4882a593Smuzhiyun 	u8         opcode[0x10];
5013*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5014*4882a593Smuzhiyun 
5015*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5016*4882a593Smuzhiyun 	u8         op_mod[0x10];
5017*4882a593Smuzhiyun 
5018*4882a593Smuzhiyun 	u8         reserved_at_40[0x80];
5019*4882a593Smuzhiyun 
5020*4882a593Smuzhiyun 	u8         clear[0x1];
5021*4882a593Smuzhiyun 	u8         reserved_at_c1[0x1f];
5022*4882a593Smuzhiyun 
5023*4882a593Smuzhiyun 	u8         reserved_at_e0[0x18];
5024*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
5025*4882a593Smuzhiyun };
5026*4882a593Smuzhiyun 
5027*4882a593Smuzhiyun struct mlx5_ifc_query_pages_out_bits {
5028*4882a593Smuzhiyun 	u8         status[0x8];
5029*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5030*4882a593Smuzhiyun 
5031*4882a593Smuzhiyun 	u8         syndrome[0x20];
5032*4882a593Smuzhiyun 
5033*4882a593Smuzhiyun 	u8         embedded_cpu_function[0x1];
5034*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5035*4882a593Smuzhiyun 	u8         function_id[0x10];
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun 	u8         num_pages[0x20];
5038*4882a593Smuzhiyun };
5039*4882a593Smuzhiyun 
5040*4882a593Smuzhiyun enum {
5041*4882a593Smuzhiyun 	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
5042*4882a593Smuzhiyun 	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
5043*4882a593Smuzhiyun 	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
5044*4882a593Smuzhiyun };
5045*4882a593Smuzhiyun 
5046*4882a593Smuzhiyun struct mlx5_ifc_query_pages_in_bits {
5047*4882a593Smuzhiyun 	u8         opcode[0x10];
5048*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5049*4882a593Smuzhiyun 
5050*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5051*4882a593Smuzhiyun 	u8         op_mod[0x10];
5052*4882a593Smuzhiyun 
5053*4882a593Smuzhiyun 	u8         embedded_cpu_function[0x1];
5054*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5055*4882a593Smuzhiyun 	u8         function_id[0x10];
5056*4882a593Smuzhiyun 
5057*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5058*4882a593Smuzhiyun };
5059*4882a593Smuzhiyun 
5060*4882a593Smuzhiyun struct mlx5_ifc_query_nic_vport_context_out_bits {
5061*4882a593Smuzhiyun 	u8         status[0x8];
5062*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5063*4882a593Smuzhiyun 
5064*4882a593Smuzhiyun 	u8         syndrome[0x20];
5065*4882a593Smuzhiyun 
5066*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5067*4882a593Smuzhiyun 
5068*4882a593Smuzhiyun 	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
5069*4882a593Smuzhiyun };
5070*4882a593Smuzhiyun 
5071*4882a593Smuzhiyun struct mlx5_ifc_query_nic_vport_context_in_bits {
5072*4882a593Smuzhiyun 	u8         opcode[0x10];
5073*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5074*4882a593Smuzhiyun 
5075*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5076*4882a593Smuzhiyun 	u8         op_mod[0x10];
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun 	u8         other_vport[0x1];
5079*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5080*4882a593Smuzhiyun 	u8         vport_number[0x10];
5081*4882a593Smuzhiyun 
5082*4882a593Smuzhiyun 	u8         reserved_at_60[0x5];
5083*4882a593Smuzhiyun 	u8         allowed_list_type[0x3];
5084*4882a593Smuzhiyun 	u8         reserved_at_68[0x18];
5085*4882a593Smuzhiyun };
5086*4882a593Smuzhiyun 
5087*4882a593Smuzhiyun struct mlx5_ifc_query_mkey_out_bits {
5088*4882a593Smuzhiyun 	u8         status[0x8];
5089*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5090*4882a593Smuzhiyun 
5091*4882a593Smuzhiyun 	u8         syndrome[0x20];
5092*4882a593Smuzhiyun 
5093*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5094*4882a593Smuzhiyun 
5095*4882a593Smuzhiyun 	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
5096*4882a593Smuzhiyun 
5097*4882a593Smuzhiyun 	u8         reserved_at_280[0x600];
5098*4882a593Smuzhiyun 
5099*4882a593Smuzhiyun 	u8         bsf0_klm0_pas_mtt0_1[16][0x8];
5100*4882a593Smuzhiyun 
5101*4882a593Smuzhiyun 	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
5102*4882a593Smuzhiyun };
5103*4882a593Smuzhiyun 
5104*4882a593Smuzhiyun struct mlx5_ifc_query_mkey_in_bits {
5105*4882a593Smuzhiyun 	u8         opcode[0x10];
5106*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5107*4882a593Smuzhiyun 
5108*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5109*4882a593Smuzhiyun 	u8         op_mod[0x10];
5110*4882a593Smuzhiyun 
5111*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
5112*4882a593Smuzhiyun 	u8         mkey_index[0x18];
5113*4882a593Smuzhiyun 
5114*4882a593Smuzhiyun 	u8         pg_access[0x1];
5115*4882a593Smuzhiyun 	u8         reserved_at_61[0x1f];
5116*4882a593Smuzhiyun };
5117*4882a593Smuzhiyun 
5118*4882a593Smuzhiyun struct mlx5_ifc_query_mad_demux_out_bits {
5119*4882a593Smuzhiyun 	u8         status[0x8];
5120*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5121*4882a593Smuzhiyun 
5122*4882a593Smuzhiyun 	u8         syndrome[0x20];
5123*4882a593Smuzhiyun 
5124*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5125*4882a593Smuzhiyun 
5126*4882a593Smuzhiyun 	u8         mad_dumux_parameters_block[0x20];
5127*4882a593Smuzhiyun };
5128*4882a593Smuzhiyun 
5129*4882a593Smuzhiyun struct mlx5_ifc_query_mad_demux_in_bits {
5130*4882a593Smuzhiyun 	u8         opcode[0x10];
5131*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5132*4882a593Smuzhiyun 
5133*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5134*4882a593Smuzhiyun 	u8         op_mod[0x10];
5135*4882a593Smuzhiyun 
5136*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5137*4882a593Smuzhiyun };
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun struct mlx5_ifc_query_l2_table_entry_out_bits {
5140*4882a593Smuzhiyun 	u8         status[0x8];
5141*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5142*4882a593Smuzhiyun 
5143*4882a593Smuzhiyun 	u8         syndrome[0x20];
5144*4882a593Smuzhiyun 
5145*4882a593Smuzhiyun 	u8         reserved_at_40[0xa0];
5146*4882a593Smuzhiyun 
5147*4882a593Smuzhiyun 	u8         reserved_at_e0[0x13];
5148*4882a593Smuzhiyun 	u8         vlan_valid[0x1];
5149*4882a593Smuzhiyun 	u8         vlan[0xc];
5150*4882a593Smuzhiyun 
5151*4882a593Smuzhiyun 	struct mlx5_ifc_mac_address_layout_bits mac_address;
5152*4882a593Smuzhiyun 
5153*4882a593Smuzhiyun 	u8         reserved_at_140[0xc0];
5154*4882a593Smuzhiyun };
5155*4882a593Smuzhiyun 
5156*4882a593Smuzhiyun struct mlx5_ifc_query_l2_table_entry_in_bits {
5157*4882a593Smuzhiyun 	u8         opcode[0x10];
5158*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5159*4882a593Smuzhiyun 
5160*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5161*4882a593Smuzhiyun 	u8         op_mod[0x10];
5162*4882a593Smuzhiyun 
5163*4882a593Smuzhiyun 	u8         reserved_at_40[0x60];
5164*4882a593Smuzhiyun 
5165*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
5166*4882a593Smuzhiyun 	u8         table_index[0x18];
5167*4882a593Smuzhiyun 
5168*4882a593Smuzhiyun 	u8         reserved_at_c0[0x140];
5169*4882a593Smuzhiyun };
5170*4882a593Smuzhiyun 
5171*4882a593Smuzhiyun struct mlx5_ifc_query_issi_out_bits {
5172*4882a593Smuzhiyun 	u8         status[0x8];
5173*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5174*4882a593Smuzhiyun 
5175*4882a593Smuzhiyun 	u8         syndrome[0x20];
5176*4882a593Smuzhiyun 
5177*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
5178*4882a593Smuzhiyun 	u8         current_issi[0x10];
5179*4882a593Smuzhiyun 
5180*4882a593Smuzhiyun 	u8         reserved_at_60[0xa0];
5181*4882a593Smuzhiyun 
5182*4882a593Smuzhiyun 	u8         reserved_at_100[76][0x8];
5183*4882a593Smuzhiyun 	u8         supported_issi_dw0[0x20];
5184*4882a593Smuzhiyun };
5185*4882a593Smuzhiyun 
5186*4882a593Smuzhiyun struct mlx5_ifc_query_issi_in_bits {
5187*4882a593Smuzhiyun 	u8         opcode[0x10];
5188*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5189*4882a593Smuzhiyun 
5190*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5191*4882a593Smuzhiyun 	u8         op_mod[0x10];
5192*4882a593Smuzhiyun 
5193*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5194*4882a593Smuzhiyun };
5195*4882a593Smuzhiyun 
5196*4882a593Smuzhiyun struct mlx5_ifc_set_driver_version_out_bits {
5197*4882a593Smuzhiyun 	u8         status[0x8];
5198*4882a593Smuzhiyun 	u8         reserved_0[0x18];
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	u8         syndrome[0x20];
5201*4882a593Smuzhiyun 	u8         reserved_1[0x40];
5202*4882a593Smuzhiyun };
5203*4882a593Smuzhiyun 
5204*4882a593Smuzhiyun struct mlx5_ifc_set_driver_version_in_bits {
5205*4882a593Smuzhiyun 	u8         opcode[0x10];
5206*4882a593Smuzhiyun 	u8         reserved_0[0x10];
5207*4882a593Smuzhiyun 
5208*4882a593Smuzhiyun 	u8         reserved_1[0x10];
5209*4882a593Smuzhiyun 	u8         op_mod[0x10];
5210*4882a593Smuzhiyun 
5211*4882a593Smuzhiyun 	u8         reserved_2[0x40];
5212*4882a593Smuzhiyun 	u8         driver_version[64][0x8];
5213*4882a593Smuzhiyun };
5214*4882a593Smuzhiyun 
5215*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_pkey_out_bits {
5216*4882a593Smuzhiyun 	u8         status[0x8];
5217*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5218*4882a593Smuzhiyun 
5219*4882a593Smuzhiyun 	u8         syndrome[0x20];
5220*4882a593Smuzhiyun 
5221*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5222*4882a593Smuzhiyun 
5223*4882a593Smuzhiyun 	struct mlx5_ifc_pkey_bits pkey[];
5224*4882a593Smuzhiyun };
5225*4882a593Smuzhiyun 
5226*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_pkey_in_bits {
5227*4882a593Smuzhiyun 	u8         opcode[0x10];
5228*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5229*4882a593Smuzhiyun 
5230*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5231*4882a593Smuzhiyun 	u8         op_mod[0x10];
5232*4882a593Smuzhiyun 
5233*4882a593Smuzhiyun 	u8         other_vport[0x1];
5234*4882a593Smuzhiyun 	u8         reserved_at_41[0xb];
5235*4882a593Smuzhiyun 	u8         port_num[0x4];
5236*4882a593Smuzhiyun 	u8         vport_number[0x10];
5237*4882a593Smuzhiyun 
5238*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
5239*4882a593Smuzhiyun 	u8         pkey_index[0x10];
5240*4882a593Smuzhiyun };
5241*4882a593Smuzhiyun 
5242*4882a593Smuzhiyun enum {
5243*4882a593Smuzhiyun 	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
5244*4882a593Smuzhiyun 	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
5245*4882a593Smuzhiyun 	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
5246*4882a593Smuzhiyun };
5247*4882a593Smuzhiyun 
5248*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_gid_out_bits {
5249*4882a593Smuzhiyun 	u8         status[0x8];
5250*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5251*4882a593Smuzhiyun 
5252*4882a593Smuzhiyun 	u8         syndrome[0x20];
5253*4882a593Smuzhiyun 
5254*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
5255*4882a593Smuzhiyun 
5256*4882a593Smuzhiyun 	u8         gids_num[0x10];
5257*4882a593Smuzhiyun 	u8         reserved_at_70[0x10];
5258*4882a593Smuzhiyun 
5259*4882a593Smuzhiyun 	struct mlx5_ifc_array128_auto_bits gid[];
5260*4882a593Smuzhiyun };
5261*4882a593Smuzhiyun 
5262*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_gid_in_bits {
5263*4882a593Smuzhiyun 	u8         opcode[0x10];
5264*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5265*4882a593Smuzhiyun 
5266*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5267*4882a593Smuzhiyun 	u8         op_mod[0x10];
5268*4882a593Smuzhiyun 
5269*4882a593Smuzhiyun 	u8         other_vport[0x1];
5270*4882a593Smuzhiyun 	u8         reserved_at_41[0xb];
5271*4882a593Smuzhiyun 	u8         port_num[0x4];
5272*4882a593Smuzhiyun 	u8         vport_number[0x10];
5273*4882a593Smuzhiyun 
5274*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
5275*4882a593Smuzhiyun 	u8         gid_index[0x10];
5276*4882a593Smuzhiyun };
5277*4882a593Smuzhiyun 
5278*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_context_out_bits {
5279*4882a593Smuzhiyun 	u8         status[0x8];
5280*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5281*4882a593Smuzhiyun 
5282*4882a593Smuzhiyun 	u8         syndrome[0x20];
5283*4882a593Smuzhiyun 
5284*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5285*4882a593Smuzhiyun 
5286*4882a593Smuzhiyun 	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
5287*4882a593Smuzhiyun };
5288*4882a593Smuzhiyun 
5289*4882a593Smuzhiyun struct mlx5_ifc_query_hca_vport_context_in_bits {
5290*4882a593Smuzhiyun 	u8         opcode[0x10];
5291*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5292*4882a593Smuzhiyun 
5293*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5294*4882a593Smuzhiyun 	u8         op_mod[0x10];
5295*4882a593Smuzhiyun 
5296*4882a593Smuzhiyun 	u8         other_vport[0x1];
5297*4882a593Smuzhiyun 	u8         reserved_at_41[0xb];
5298*4882a593Smuzhiyun 	u8         port_num[0x4];
5299*4882a593Smuzhiyun 	u8         vport_number[0x10];
5300*4882a593Smuzhiyun 
5301*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5302*4882a593Smuzhiyun };
5303*4882a593Smuzhiyun 
5304*4882a593Smuzhiyun struct mlx5_ifc_query_hca_cap_out_bits {
5305*4882a593Smuzhiyun 	u8         status[0x8];
5306*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5307*4882a593Smuzhiyun 
5308*4882a593Smuzhiyun 	u8         syndrome[0x20];
5309*4882a593Smuzhiyun 
5310*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5311*4882a593Smuzhiyun 
5312*4882a593Smuzhiyun 	union mlx5_ifc_hca_cap_union_bits capability;
5313*4882a593Smuzhiyun };
5314*4882a593Smuzhiyun 
5315*4882a593Smuzhiyun struct mlx5_ifc_query_hca_cap_in_bits {
5316*4882a593Smuzhiyun 	u8         opcode[0x10];
5317*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5318*4882a593Smuzhiyun 
5319*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5320*4882a593Smuzhiyun 	u8         op_mod[0x10];
5321*4882a593Smuzhiyun 
5322*4882a593Smuzhiyun 	u8         other_function[0x1];
5323*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5324*4882a593Smuzhiyun 	u8         function_id[0x10];
5325*4882a593Smuzhiyun 
5326*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5327*4882a593Smuzhiyun };
5328*4882a593Smuzhiyun 
5329*4882a593Smuzhiyun struct mlx5_ifc_other_hca_cap_bits {
5330*4882a593Smuzhiyun 	u8         roce[0x1];
5331*4882a593Smuzhiyun 	u8         reserved_at_1[0x27f];
5332*4882a593Smuzhiyun };
5333*4882a593Smuzhiyun 
5334*4882a593Smuzhiyun struct mlx5_ifc_query_other_hca_cap_out_bits {
5335*4882a593Smuzhiyun 	u8         status[0x8];
5336*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5337*4882a593Smuzhiyun 
5338*4882a593Smuzhiyun 	u8         syndrome[0x20];
5339*4882a593Smuzhiyun 
5340*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5341*4882a593Smuzhiyun 
5342*4882a593Smuzhiyun 	struct     mlx5_ifc_other_hca_cap_bits other_capability;
5343*4882a593Smuzhiyun };
5344*4882a593Smuzhiyun 
5345*4882a593Smuzhiyun struct mlx5_ifc_query_other_hca_cap_in_bits {
5346*4882a593Smuzhiyun 	u8         opcode[0x10];
5347*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5348*4882a593Smuzhiyun 
5349*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5350*4882a593Smuzhiyun 	u8         op_mod[0x10];
5351*4882a593Smuzhiyun 
5352*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
5353*4882a593Smuzhiyun 	u8         function_id[0x10];
5354*4882a593Smuzhiyun 
5355*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5356*4882a593Smuzhiyun };
5357*4882a593Smuzhiyun 
5358*4882a593Smuzhiyun struct mlx5_ifc_modify_other_hca_cap_out_bits {
5359*4882a593Smuzhiyun 	u8         status[0x8];
5360*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	u8         syndrome[0x20];
5363*4882a593Smuzhiyun 
5364*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5365*4882a593Smuzhiyun };
5366*4882a593Smuzhiyun 
5367*4882a593Smuzhiyun struct mlx5_ifc_modify_other_hca_cap_in_bits {
5368*4882a593Smuzhiyun 	u8         opcode[0x10];
5369*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5370*4882a593Smuzhiyun 
5371*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5372*4882a593Smuzhiyun 	u8         op_mod[0x10];
5373*4882a593Smuzhiyun 
5374*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
5375*4882a593Smuzhiyun 	u8         function_id[0x10];
5376*4882a593Smuzhiyun 	u8         field_select[0x20];
5377*4882a593Smuzhiyun 
5378*4882a593Smuzhiyun 	struct     mlx5_ifc_other_hca_cap_bits other_capability;
5379*4882a593Smuzhiyun };
5380*4882a593Smuzhiyun 
5381*4882a593Smuzhiyun struct mlx5_ifc_flow_table_context_bits {
5382*4882a593Smuzhiyun 	u8         reformat_en[0x1];
5383*4882a593Smuzhiyun 	u8         decap_en[0x1];
5384*4882a593Smuzhiyun 	u8         sw_owner[0x1];
5385*4882a593Smuzhiyun 	u8         termination_table[0x1];
5386*4882a593Smuzhiyun 	u8         table_miss_action[0x4];
5387*4882a593Smuzhiyun 	u8         level[0x8];
5388*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
5389*4882a593Smuzhiyun 	u8         log_size[0x8];
5390*4882a593Smuzhiyun 
5391*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
5392*4882a593Smuzhiyun 	u8         table_miss_id[0x18];
5393*4882a593Smuzhiyun 
5394*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
5395*4882a593Smuzhiyun 	u8         lag_master_next_table_id[0x18];
5396*4882a593Smuzhiyun 
5397*4882a593Smuzhiyun 	u8         reserved_at_60[0x60];
5398*4882a593Smuzhiyun 
5399*4882a593Smuzhiyun 	u8         sw_owner_icm_root_1[0x40];
5400*4882a593Smuzhiyun 
5401*4882a593Smuzhiyun 	u8         sw_owner_icm_root_0[0x40];
5402*4882a593Smuzhiyun 
5403*4882a593Smuzhiyun };
5404*4882a593Smuzhiyun 
5405*4882a593Smuzhiyun struct mlx5_ifc_query_flow_table_out_bits {
5406*4882a593Smuzhiyun 	u8         status[0x8];
5407*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5408*4882a593Smuzhiyun 
5409*4882a593Smuzhiyun 	u8         syndrome[0x20];
5410*4882a593Smuzhiyun 
5411*4882a593Smuzhiyun 	u8         reserved_at_40[0x80];
5412*4882a593Smuzhiyun 
5413*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
5414*4882a593Smuzhiyun };
5415*4882a593Smuzhiyun 
5416*4882a593Smuzhiyun struct mlx5_ifc_query_flow_table_in_bits {
5417*4882a593Smuzhiyun 	u8         opcode[0x10];
5418*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5419*4882a593Smuzhiyun 
5420*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5421*4882a593Smuzhiyun 	u8         op_mod[0x10];
5422*4882a593Smuzhiyun 
5423*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5424*4882a593Smuzhiyun 
5425*4882a593Smuzhiyun 	u8         table_type[0x8];
5426*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
5427*4882a593Smuzhiyun 
5428*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
5429*4882a593Smuzhiyun 	u8         table_id[0x18];
5430*4882a593Smuzhiyun 
5431*4882a593Smuzhiyun 	u8         reserved_at_c0[0x140];
5432*4882a593Smuzhiyun };
5433*4882a593Smuzhiyun 
5434*4882a593Smuzhiyun struct mlx5_ifc_query_fte_out_bits {
5435*4882a593Smuzhiyun 	u8         status[0x8];
5436*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5437*4882a593Smuzhiyun 
5438*4882a593Smuzhiyun 	u8         syndrome[0x20];
5439*4882a593Smuzhiyun 
5440*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c0];
5441*4882a593Smuzhiyun 
5442*4882a593Smuzhiyun 	struct mlx5_ifc_flow_context_bits flow_context;
5443*4882a593Smuzhiyun };
5444*4882a593Smuzhiyun 
5445*4882a593Smuzhiyun struct mlx5_ifc_query_fte_in_bits {
5446*4882a593Smuzhiyun 	u8         opcode[0x10];
5447*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5448*4882a593Smuzhiyun 
5449*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5450*4882a593Smuzhiyun 	u8         op_mod[0x10];
5451*4882a593Smuzhiyun 
5452*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5453*4882a593Smuzhiyun 
5454*4882a593Smuzhiyun 	u8         table_type[0x8];
5455*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
5456*4882a593Smuzhiyun 
5457*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
5458*4882a593Smuzhiyun 	u8         table_id[0x18];
5459*4882a593Smuzhiyun 
5460*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
5461*4882a593Smuzhiyun 
5462*4882a593Smuzhiyun 	u8         flow_index[0x20];
5463*4882a593Smuzhiyun 
5464*4882a593Smuzhiyun 	u8         reserved_at_120[0xe0];
5465*4882a593Smuzhiyun };
5466*4882a593Smuzhiyun 
5467*4882a593Smuzhiyun enum {
5468*4882a593Smuzhiyun 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
5469*4882a593Smuzhiyun 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
5470*4882a593Smuzhiyun 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
5471*4882a593Smuzhiyun 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
5472*4882a593Smuzhiyun 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4,
5473*4882a593Smuzhiyun };
5474*4882a593Smuzhiyun 
5475*4882a593Smuzhiyun struct mlx5_ifc_query_flow_group_out_bits {
5476*4882a593Smuzhiyun 	u8         status[0x8];
5477*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5478*4882a593Smuzhiyun 
5479*4882a593Smuzhiyun 	u8         syndrome[0x20];
5480*4882a593Smuzhiyun 
5481*4882a593Smuzhiyun 	u8         reserved_at_40[0xa0];
5482*4882a593Smuzhiyun 
5483*4882a593Smuzhiyun 	u8         start_flow_index[0x20];
5484*4882a593Smuzhiyun 
5485*4882a593Smuzhiyun 	u8         reserved_at_100[0x20];
5486*4882a593Smuzhiyun 
5487*4882a593Smuzhiyun 	u8         end_flow_index[0x20];
5488*4882a593Smuzhiyun 
5489*4882a593Smuzhiyun 	u8         reserved_at_140[0xa0];
5490*4882a593Smuzhiyun 
5491*4882a593Smuzhiyun 	u8         reserved_at_1e0[0x18];
5492*4882a593Smuzhiyun 	u8         match_criteria_enable[0x8];
5493*4882a593Smuzhiyun 
5494*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_param_bits match_criteria;
5495*4882a593Smuzhiyun 
5496*4882a593Smuzhiyun 	u8         reserved_at_1200[0xe00];
5497*4882a593Smuzhiyun };
5498*4882a593Smuzhiyun 
5499*4882a593Smuzhiyun struct mlx5_ifc_query_flow_group_in_bits {
5500*4882a593Smuzhiyun 	u8         opcode[0x10];
5501*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5502*4882a593Smuzhiyun 
5503*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5504*4882a593Smuzhiyun 	u8         op_mod[0x10];
5505*4882a593Smuzhiyun 
5506*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	u8         table_type[0x8];
5509*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
5510*4882a593Smuzhiyun 
5511*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
5512*4882a593Smuzhiyun 	u8         table_id[0x18];
5513*4882a593Smuzhiyun 
5514*4882a593Smuzhiyun 	u8         group_id[0x20];
5515*4882a593Smuzhiyun 
5516*4882a593Smuzhiyun 	u8         reserved_at_e0[0x120];
5517*4882a593Smuzhiyun };
5518*4882a593Smuzhiyun 
5519*4882a593Smuzhiyun struct mlx5_ifc_query_flow_counter_out_bits {
5520*4882a593Smuzhiyun 	u8         status[0x8];
5521*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5522*4882a593Smuzhiyun 
5523*4882a593Smuzhiyun 	u8         syndrome[0x20];
5524*4882a593Smuzhiyun 
5525*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5526*4882a593Smuzhiyun 
5527*4882a593Smuzhiyun 	struct mlx5_ifc_traffic_counter_bits flow_statistics[];
5528*4882a593Smuzhiyun };
5529*4882a593Smuzhiyun 
5530*4882a593Smuzhiyun struct mlx5_ifc_query_flow_counter_in_bits {
5531*4882a593Smuzhiyun 	u8         opcode[0x10];
5532*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5533*4882a593Smuzhiyun 
5534*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5535*4882a593Smuzhiyun 	u8         op_mod[0x10];
5536*4882a593Smuzhiyun 
5537*4882a593Smuzhiyun 	u8         reserved_at_40[0x80];
5538*4882a593Smuzhiyun 
5539*4882a593Smuzhiyun 	u8         clear[0x1];
5540*4882a593Smuzhiyun 	u8         reserved_at_c1[0xf];
5541*4882a593Smuzhiyun 	u8         num_of_counters[0x10];
5542*4882a593Smuzhiyun 
5543*4882a593Smuzhiyun 	u8         flow_counter_id[0x20];
5544*4882a593Smuzhiyun };
5545*4882a593Smuzhiyun 
5546*4882a593Smuzhiyun struct mlx5_ifc_query_esw_vport_context_out_bits {
5547*4882a593Smuzhiyun 	u8         status[0x8];
5548*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5549*4882a593Smuzhiyun 
5550*4882a593Smuzhiyun 	u8         syndrome[0x20];
5551*4882a593Smuzhiyun 
5552*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5553*4882a593Smuzhiyun 
5554*4882a593Smuzhiyun 	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
5555*4882a593Smuzhiyun };
5556*4882a593Smuzhiyun 
5557*4882a593Smuzhiyun struct mlx5_ifc_query_esw_vport_context_in_bits {
5558*4882a593Smuzhiyun 	u8         opcode[0x10];
5559*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5560*4882a593Smuzhiyun 
5561*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5562*4882a593Smuzhiyun 	u8         op_mod[0x10];
5563*4882a593Smuzhiyun 
5564*4882a593Smuzhiyun 	u8         other_vport[0x1];
5565*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5566*4882a593Smuzhiyun 	u8         vport_number[0x10];
5567*4882a593Smuzhiyun 
5568*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5569*4882a593Smuzhiyun };
5570*4882a593Smuzhiyun 
5571*4882a593Smuzhiyun struct mlx5_ifc_modify_esw_vport_context_out_bits {
5572*4882a593Smuzhiyun 	u8         status[0x8];
5573*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5574*4882a593Smuzhiyun 
5575*4882a593Smuzhiyun 	u8         syndrome[0x20];
5576*4882a593Smuzhiyun 
5577*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5578*4882a593Smuzhiyun };
5579*4882a593Smuzhiyun 
5580*4882a593Smuzhiyun struct mlx5_ifc_esw_vport_context_fields_select_bits {
5581*4882a593Smuzhiyun 	u8         reserved_at_0[0x1b];
5582*4882a593Smuzhiyun 	u8         fdb_to_vport_reg_c_id[0x1];
5583*4882a593Smuzhiyun 	u8         vport_cvlan_insert[0x1];
5584*4882a593Smuzhiyun 	u8         vport_svlan_insert[0x1];
5585*4882a593Smuzhiyun 	u8         vport_cvlan_strip[0x1];
5586*4882a593Smuzhiyun 	u8         vport_svlan_strip[0x1];
5587*4882a593Smuzhiyun };
5588*4882a593Smuzhiyun 
5589*4882a593Smuzhiyun struct mlx5_ifc_modify_esw_vport_context_in_bits {
5590*4882a593Smuzhiyun 	u8         opcode[0x10];
5591*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5592*4882a593Smuzhiyun 
5593*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5594*4882a593Smuzhiyun 	u8         op_mod[0x10];
5595*4882a593Smuzhiyun 
5596*4882a593Smuzhiyun 	u8         other_vport[0x1];
5597*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
5598*4882a593Smuzhiyun 	u8         vport_number[0x10];
5599*4882a593Smuzhiyun 
5600*4882a593Smuzhiyun 	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
5601*4882a593Smuzhiyun 
5602*4882a593Smuzhiyun 	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
5603*4882a593Smuzhiyun };
5604*4882a593Smuzhiyun 
5605*4882a593Smuzhiyun struct mlx5_ifc_query_eq_out_bits {
5606*4882a593Smuzhiyun 	u8         status[0x8];
5607*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5608*4882a593Smuzhiyun 
5609*4882a593Smuzhiyun 	u8         syndrome[0x20];
5610*4882a593Smuzhiyun 
5611*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5612*4882a593Smuzhiyun 
5613*4882a593Smuzhiyun 	struct mlx5_ifc_eqc_bits eq_context_entry;
5614*4882a593Smuzhiyun 
5615*4882a593Smuzhiyun 	u8         reserved_at_280[0x40];
5616*4882a593Smuzhiyun 
5617*4882a593Smuzhiyun 	u8         event_bitmask[0x40];
5618*4882a593Smuzhiyun 
5619*4882a593Smuzhiyun 	u8         reserved_at_300[0x580];
5620*4882a593Smuzhiyun 
5621*4882a593Smuzhiyun 	u8         pas[][0x40];
5622*4882a593Smuzhiyun };
5623*4882a593Smuzhiyun 
5624*4882a593Smuzhiyun struct mlx5_ifc_query_eq_in_bits {
5625*4882a593Smuzhiyun 	u8         opcode[0x10];
5626*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5627*4882a593Smuzhiyun 
5628*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5629*4882a593Smuzhiyun 	u8         op_mod[0x10];
5630*4882a593Smuzhiyun 
5631*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
5632*4882a593Smuzhiyun 	u8         eq_number[0x8];
5633*4882a593Smuzhiyun 
5634*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5635*4882a593Smuzhiyun };
5636*4882a593Smuzhiyun 
5637*4882a593Smuzhiyun struct mlx5_ifc_packet_reformat_context_in_bits {
5638*4882a593Smuzhiyun 	u8         reserved_at_0[0x5];
5639*4882a593Smuzhiyun 	u8         reformat_type[0x3];
5640*4882a593Smuzhiyun 	u8         reserved_at_8[0xe];
5641*4882a593Smuzhiyun 	u8         reformat_data_size[0xa];
5642*4882a593Smuzhiyun 
5643*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5644*4882a593Smuzhiyun 	u8         reformat_data[2][0x8];
5645*4882a593Smuzhiyun 
5646*4882a593Smuzhiyun 	u8         more_reformat_data[][0x8];
5647*4882a593Smuzhiyun };
5648*4882a593Smuzhiyun 
5649*4882a593Smuzhiyun struct mlx5_ifc_query_packet_reformat_context_out_bits {
5650*4882a593Smuzhiyun 	u8         status[0x8];
5651*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5652*4882a593Smuzhiyun 
5653*4882a593Smuzhiyun 	u8         syndrome[0x20];
5654*4882a593Smuzhiyun 
5655*4882a593Smuzhiyun 	u8         reserved_at_40[0xa0];
5656*4882a593Smuzhiyun 
5657*4882a593Smuzhiyun 	struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[];
5658*4882a593Smuzhiyun };
5659*4882a593Smuzhiyun 
5660*4882a593Smuzhiyun struct mlx5_ifc_query_packet_reformat_context_in_bits {
5661*4882a593Smuzhiyun 	u8         opcode[0x10];
5662*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5663*4882a593Smuzhiyun 
5664*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5665*4882a593Smuzhiyun 	u8         op_mod[0x10];
5666*4882a593Smuzhiyun 
5667*4882a593Smuzhiyun 	u8         packet_reformat_id[0x20];
5668*4882a593Smuzhiyun 
5669*4882a593Smuzhiyun 	u8         reserved_at_60[0xa0];
5670*4882a593Smuzhiyun };
5671*4882a593Smuzhiyun 
5672*4882a593Smuzhiyun struct mlx5_ifc_alloc_packet_reformat_context_out_bits {
5673*4882a593Smuzhiyun 	u8         status[0x8];
5674*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5675*4882a593Smuzhiyun 
5676*4882a593Smuzhiyun 	u8         syndrome[0x20];
5677*4882a593Smuzhiyun 
5678*4882a593Smuzhiyun 	u8         packet_reformat_id[0x20];
5679*4882a593Smuzhiyun 
5680*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5681*4882a593Smuzhiyun };
5682*4882a593Smuzhiyun 
5683*4882a593Smuzhiyun enum mlx5_reformat_ctx_type {
5684*4882a593Smuzhiyun 	MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0,
5685*4882a593Smuzhiyun 	MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1,
5686*4882a593Smuzhiyun 	MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2,
5687*4882a593Smuzhiyun 	MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3,
5688*4882a593Smuzhiyun 	MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4,
5689*4882a593Smuzhiyun };
5690*4882a593Smuzhiyun 
5691*4882a593Smuzhiyun struct mlx5_ifc_alloc_packet_reformat_context_in_bits {
5692*4882a593Smuzhiyun 	u8         opcode[0x10];
5693*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5694*4882a593Smuzhiyun 
5695*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5696*4882a593Smuzhiyun 	u8         op_mod[0x10];
5697*4882a593Smuzhiyun 
5698*4882a593Smuzhiyun 	u8         reserved_at_40[0xa0];
5699*4882a593Smuzhiyun 
5700*4882a593Smuzhiyun 	struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context;
5701*4882a593Smuzhiyun };
5702*4882a593Smuzhiyun 
5703*4882a593Smuzhiyun struct mlx5_ifc_dealloc_packet_reformat_context_out_bits {
5704*4882a593Smuzhiyun 	u8         status[0x8];
5705*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5706*4882a593Smuzhiyun 
5707*4882a593Smuzhiyun 	u8         syndrome[0x20];
5708*4882a593Smuzhiyun 
5709*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5710*4882a593Smuzhiyun };
5711*4882a593Smuzhiyun 
5712*4882a593Smuzhiyun struct mlx5_ifc_dealloc_packet_reformat_context_in_bits {
5713*4882a593Smuzhiyun 	u8         opcode[0x10];
5714*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5715*4882a593Smuzhiyun 
5716*4882a593Smuzhiyun 	u8         reserved_20[0x10];
5717*4882a593Smuzhiyun 	u8         op_mod[0x10];
5718*4882a593Smuzhiyun 
5719*4882a593Smuzhiyun 	u8         packet_reformat_id[0x20];
5720*4882a593Smuzhiyun 
5721*4882a593Smuzhiyun 	u8         reserved_60[0x20];
5722*4882a593Smuzhiyun };
5723*4882a593Smuzhiyun 
5724*4882a593Smuzhiyun struct mlx5_ifc_set_action_in_bits {
5725*4882a593Smuzhiyun 	u8         action_type[0x4];
5726*4882a593Smuzhiyun 	u8         field[0xc];
5727*4882a593Smuzhiyun 	u8         reserved_at_10[0x3];
5728*4882a593Smuzhiyun 	u8         offset[0x5];
5729*4882a593Smuzhiyun 	u8         reserved_at_18[0x3];
5730*4882a593Smuzhiyun 	u8         length[0x5];
5731*4882a593Smuzhiyun 
5732*4882a593Smuzhiyun 	u8         data[0x20];
5733*4882a593Smuzhiyun };
5734*4882a593Smuzhiyun 
5735*4882a593Smuzhiyun struct mlx5_ifc_add_action_in_bits {
5736*4882a593Smuzhiyun 	u8         action_type[0x4];
5737*4882a593Smuzhiyun 	u8         field[0xc];
5738*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5739*4882a593Smuzhiyun 
5740*4882a593Smuzhiyun 	u8         data[0x20];
5741*4882a593Smuzhiyun };
5742*4882a593Smuzhiyun 
5743*4882a593Smuzhiyun struct mlx5_ifc_copy_action_in_bits {
5744*4882a593Smuzhiyun 	u8         action_type[0x4];
5745*4882a593Smuzhiyun 	u8         src_field[0xc];
5746*4882a593Smuzhiyun 	u8         reserved_at_10[0x3];
5747*4882a593Smuzhiyun 	u8         src_offset[0x5];
5748*4882a593Smuzhiyun 	u8         reserved_at_18[0x3];
5749*4882a593Smuzhiyun 	u8         length[0x5];
5750*4882a593Smuzhiyun 
5751*4882a593Smuzhiyun 	u8         reserved_at_20[0x4];
5752*4882a593Smuzhiyun 	u8         dst_field[0xc];
5753*4882a593Smuzhiyun 	u8         reserved_at_30[0x3];
5754*4882a593Smuzhiyun 	u8         dst_offset[0x5];
5755*4882a593Smuzhiyun 	u8         reserved_at_38[0x8];
5756*4882a593Smuzhiyun };
5757*4882a593Smuzhiyun 
5758*4882a593Smuzhiyun union mlx5_ifc_set_add_copy_action_in_auto_bits {
5759*4882a593Smuzhiyun 	struct mlx5_ifc_set_action_in_bits  set_action_in;
5760*4882a593Smuzhiyun 	struct mlx5_ifc_add_action_in_bits  add_action_in;
5761*4882a593Smuzhiyun 	struct mlx5_ifc_copy_action_in_bits copy_action_in;
5762*4882a593Smuzhiyun 	u8         reserved_at_0[0x40];
5763*4882a593Smuzhiyun };
5764*4882a593Smuzhiyun 
5765*4882a593Smuzhiyun enum {
5766*4882a593Smuzhiyun 	MLX5_ACTION_TYPE_SET   = 0x1,
5767*4882a593Smuzhiyun 	MLX5_ACTION_TYPE_ADD   = 0x2,
5768*4882a593Smuzhiyun 	MLX5_ACTION_TYPE_COPY  = 0x3,
5769*4882a593Smuzhiyun };
5770*4882a593Smuzhiyun 
5771*4882a593Smuzhiyun enum {
5772*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
5773*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
5774*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
5775*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
5776*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
5777*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
5778*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
5779*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
5780*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
5781*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
5782*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
5783*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
5784*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
5785*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
5786*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
5787*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
5788*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
5789*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
5790*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
5791*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
5792*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
5793*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
5794*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_FIRST_VID     = 0x17,
5795*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
5796*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_A    = 0x49,
5797*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_B    = 0x50,
5798*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_0  = 0x51,
5799*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_1  = 0x52,
5800*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_2  = 0x53,
5801*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_3  = 0x54,
5802*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_4  = 0x55,
5803*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_5  = 0x56,
5804*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_6  = 0x57,
5805*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_7  = 0x58,
5806*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_TCP_SEQ_NUM   = 0x59,
5807*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_OUT_TCP_ACK_NUM   = 0x5B,
5808*4882a593Smuzhiyun 	MLX5_ACTION_IN_FIELD_IPSEC_SYNDROME    = 0x5D,
5809*4882a593Smuzhiyun };
5810*4882a593Smuzhiyun 
5811*4882a593Smuzhiyun struct mlx5_ifc_alloc_modify_header_context_out_bits {
5812*4882a593Smuzhiyun 	u8         status[0x8];
5813*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5814*4882a593Smuzhiyun 
5815*4882a593Smuzhiyun 	u8         syndrome[0x20];
5816*4882a593Smuzhiyun 
5817*4882a593Smuzhiyun 	u8         modify_header_id[0x20];
5818*4882a593Smuzhiyun 
5819*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5820*4882a593Smuzhiyun };
5821*4882a593Smuzhiyun 
5822*4882a593Smuzhiyun struct mlx5_ifc_alloc_modify_header_context_in_bits {
5823*4882a593Smuzhiyun 	u8         opcode[0x10];
5824*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5825*4882a593Smuzhiyun 
5826*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5827*4882a593Smuzhiyun 	u8         op_mod[0x10];
5828*4882a593Smuzhiyun 
5829*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
5830*4882a593Smuzhiyun 
5831*4882a593Smuzhiyun 	u8         table_type[0x8];
5832*4882a593Smuzhiyun 	u8         reserved_at_68[0x10];
5833*4882a593Smuzhiyun 	u8         num_of_actions[0x8];
5834*4882a593Smuzhiyun 
5835*4882a593Smuzhiyun 	union mlx5_ifc_set_add_copy_action_in_auto_bits actions[];
5836*4882a593Smuzhiyun };
5837*4882a593Smuzhiyun 
5838*4882a593Smuzhiyun struct mlx5_ifc_dealloc_modify_header_context_out_bits {
5839*4882a593Smuzhiyun 	u8         status[0x8];
5840*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5841*4882a593Smuzhiyun 
5842*4882a593Smuzhiyun 	u8         syndrome[0x20];
5843*4882a593Smuzhiyun 
5844*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5845*4882a593Smuzhiyun };
5846*4882a593Smuzhiyun 
5847*4882a593Smuzhiyun struct mlx5_ifc_dealloc_modify_header_context_in_bits {
5848*4882a593Smuzhiyun 	u8         opcode[0x10];
5849*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5850*4882a593Smuzhiyun 
5851*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5852*4882a593Smuzhiyun 	u8         op_mod[0x10];
5853*4882a593Smuzhiyun 
5854*4882a593Smuzhiyun 	u8         modify_header_id[0x20];
5855*4882a593Smuzhiyun 
5856*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5857*4882a593Smuzhiyun };
5858*4882a593Smuzhiyun 
5859*4882a593Smuzhiyun struct mlx5_ifc_query_dct_out_bits {
5860*4882a593Smuzhiyun 	u8         status[0x8];
5861*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5862*4882a593Smuzhiyun 
5863*4882a593Smuzhiyun 	u8         syndrome[0x20];
5864*4882a593Smuzhiyun 
5865*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5866*4882a593Smuzhiyun 
5867*4882a593Smuzhiyun 	struct mlx5_ifc_dctc_bits dct_context_entry;
5868*4882a593Smuzhiyun 
5869*4882a593Smuzhiyun 	u8         reserved_at_280[0x180];
5870*4882a593Smuzhiyun };
5871*4882a593Smuzhiyun 
5872*4882a593Smuzhiyun struct mlx5_ifc_query_dct_in_bits {
5873*4882a593Smuzhiyun 	u8         opcode[0x10];
5874*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5875*4882a593Smuzhiyun 
5876*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5877*4882a593Smuzhiyun 	u8         op_mod[0x10];
5878*4882a593Smuzhiyun 
5879*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
5880*4882a593Smuzhiyun 	u8         dctn[0x18];
5881*4882a593Smuzhiyun 
5882*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5883*4882a593Smuzhiyun };
5884*4882a593Smuzhiyun 
5885*4882a593Smuzhiyun struct mlx5_ifc_query_cq_out_bits {
5886*4882a593Smuzhiyun 	u8         status[0x8];
5887*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5888*4882a593Smuzhiyun 
5889*4882a593Smuzhiyun 	u8         syndrome[0x20];
5890*4882a593Smuzhiyun 
5891*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5892*4882a593Smuzhiyun 
5893*4882a593Smuzhiyun 	struct mlx5_ifc_cqc_bits cq_context;
5894*4882a593Smuzhiyun 
5895*4882a593Smuzhiyun 	u8         reserved_at_280[0x600];
5896*4882a593Smuzhiyun 
5897*4882a593Smuzhiyun 	u8         pas[][0x40];
5898*4882a593Smuzhiyun };
5899*4882a593Smuzhiyun 
5900*4882a593Smuzhiyun struct mlx5_ifc_query_cq_in_bits {
5901*4882a593Smuzhiyun 	u8         opcode[0x10];
5902*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5903*4882a593Smuzhiyun 
5904*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5905*4882a593Smuzhiyun 	u8         op_mod[0x10];
5906*4882a593Smuzhiyun 
5907*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
5908*4882a593Smuzhiyun 	u8         cqn[0x18];
5909*4882a593Smuzhiyun 
5910*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5911*4882a593Smuzhiyun };
5912*4882a593Smuzhiyun 
5913*4882a593Smuzhiyun struct mlx5_ifc_query_cong_status_out_bits {
5914*4882a593Smuzhiyun 	u8         status[0x8];
5915*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5916*4882a593Smuzhiyun 
5917*4882a593Smuzhiyun 	u8         syndrome[0x20];
5918*4882a593Smuzhiyun 
5919*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
5920*4882a593Smuzhiyun 
5921*4882a593Smuzhiyun 	u8         enable[0x1];
5922*4882a593Smuzhiyun 	u8         tag_enable[0x1];
5923*4882a593Smuzhiyun 	u8         reserved_at_62[0x1e];
5924*4882a593Smuzhiyun };
5925*4882a593Smuzhiyun 
5926*4882a593Smuzhiyun struct mlx5_ifc_query_cong_status_in_bits {
5927*4882a593Smuzhiyun 	u8         opcode[0x10];
5928*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5929*4882a593Smuzhiyun 
5930*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5931*4882a593Smuzhiyun 	u8         op_mod[0x10];
5932*4882a593Smuzhiyun 
5933*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
5934*4882a593Smuzhiyun 	u8         priority[0x4];
5935*4882a593Smuzhiyun 	u8         cong_protocol[0x4];
5936*4882a593Smuzhiyun 
5937*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5938*4882a593Smuzhiyun };
5939*4882a593Smuzhiyun 
5940*4882a593Smuzhiyun struct mlx5_ifc_query_cong_statistics_out_bits {
5941*4882a593Smuzhiyun 	u8         status[0x8];
5942*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5943*4882a593Smuzhiyun 
5944*4882a593Smuzhiyun 	u8         syndrome[0x20];
5945*4882a593Smuzhiyun 
5946*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5947*4882a593Smuzhiyun 
5948*4882a593Smuzhiyun 	u8         rp_cur_flows[0x20];
5949*4882a593Smuzhiyun 
5950*4882a593Smuzhiyun 	u8         sum_flows[0x20];
5951*4882a593Smuzhiyun 
5952*4882a593Smuzhiyun 	u8         rp_cnp_ignored_high[0x20];
5953*4882a593Smuzhiyun 
5954*4882a593Smuzhiyun 	u8         rp_cnp_ignored_low[0x20];
5955*4882a593Smuzhiyun 
5956*4882a593Smuzhiyun 	u8         rp_cnp_handled_high[0x20];
5957*4882a593Smuzhiyun 
5958*4882a593Smuzhiyun 	u8         rp_cnp_handled_low[0x20];
5959*4882a593Smuzhiyun 
5960*4882a593Smuzhiyun 	u8         reserved_at_140[0x100];
5961*4882a593Smuzhiyun 
5962*4882a593Smuzhiyun 	u8         time_stamp_high[0x20];
5963*4882a593Smuzhiyun 
5964*4882a593Smuzhiyun 	u8         time_stamp_low[0x20];
5965*4882a593Smuzhiyun 
5966*4882a593Smuzhiyun 	u8         accumulators_period[0x20];
5967*4882a593Smuzhiyun 
5968*4882a593Smuzhiyun 	u8         np_ecn_marked_roce_packets_high[0x20];
5969*4882a593Smuzhiyun 
5970*4882a593Smuzhiyun 	u8         np_ecn_marked_roce_packets_low[0x20];
5971*4882a593Smuzhiyun 
5972*4882a593Smuzhiyun 	u8         np_cnp_sent_high[0x20];
5973*4882a593Smuzhiyun 
5974*4882a593Smuzhiyun 	u8         np_cnp_sent_low[0x20];
5975*4882a593Smuzhiyun 
5976*4882a593Smuzhiyun 	u8         reserved_at_320[0x560];
5977*4882a593Smuzhiyun };
5978*4882a593Smuzhiyun 
5979*4882a593Smuzhiyun struct mlx5_ifc_query_cong_statistics_in_bits {
5980*4882a593Smuzhiyun 	u8         opcode[0x10];
5981*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
5982*4882a593Smuzhiyun 
5983*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
5984*4882a593Smuzhiyun 	u8         op_mod[0x10];
5985*4882a593Smuzhiyun 
5986*4882a593Smuzhiyun 	u8         clear[0x1];
5987*4882a593Smuzhiyun 	u8         reserved_at_41[0x1f];
5988*4882a593Smuzhiyun 
5989*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
5990*4882a593Smuzhiyun };
5991*4882a593Smuzhiyun 
5992*4882a593Smuzhiyun struct mlx5_ifc_query_cong_params_out_bits {
5993*4882a593Smuzhiyun 	u8         status[0x8];
5994*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
5995*4882a593Smuzhiyun 
5996*4882a593Smuzhiyun 	u8         syndrome[0x20];
5997*4882a593Smuzhiyun 
5998*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
5999*4882a593Smuzhiyun 
6000*4882a593Smuzhiyun 	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
6001*4882a593Smuzhiyun };
6002*4882a593Smuzhiyun 
6003*4882a593Smuzhiyun struct mlx5_ifc_query_cong_params_in_bits {
6004*4882a593Smuzhiyun 	u8         opcode[0x10];
6005*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6006*4882a593Smuzhiyun 
6007*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6008*4882a593Smuzhiyun 	u8         op_mod[0x10];
6009*4882a593Smuzhiyun 
6010*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c];
6011*4882a593Smuzhiyun 	u8         cong_protocol[0x4];
6012*4882a593Smuzhiyun 
6013*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6014*4882a593Smuzhiyun };
6015*4882a593Smuzhiyun 
6016*4882a593Smuzhiyun struct mlx5_ifc_query_adapter_out_bits {
6017*4882a593Smuzhiyun 	u8         status[0x8];
6018*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6019*4882a593Smuzhiyun 
6020*4882a593Smuzhiyun 	u8         syndrome[0x20];
6021*4882a593Smuzhiyun 
6022*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6023*4882a593Smuzhiyun 
6024*4882a593Smuzhiyun 	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
6025*4882a593Smuzhiyun };
6026*4882a593Smuzhiyun 
6027*4882a593Smuzhiyun struct mlx5_ifc_query_adapter_in_bits {
6028*4882a593Smuzhiyun 	u8         opcode[0x10];
6029*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6030*4882a593Smuzhiyun 
6031*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6032*4882a593Smuzhiyun 	u8         op_mod[0x10];
6033*4882a593Smuzhiyun 
6034*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6035*4882a593Smuzhiyun };
6036*4882a593Smuzhiyun 
6037*4882a593Smuzhiyun struct mlx5_ifc_qp_2rst_out_bits {
6038*4882a593Smuzhiyun 	u8         status[0x8];
6039*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6040*4882a593Smuzhiyun 
6041*4882a593Smuzhiyun 	u8         syndrome[0x20];
6042*4882a593Smuzhiyun 
6043*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6044*4882a593Smuzhiyun };
6045*4882a593Smuzhiyun 
6046*4882a593Smuzhiyun struct mlx5_ifc_qp_2rst_in_bits {
6047*4882a593Smuzhiyun 	u8         opcode[0x10];
6048*4882a593Smuzhiyun 	u8         uid[0x10];
6049*4882a593Smuzhiyun 
6050*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6051*4882a593Smuzhiyun 	u8         op_mod[0x10];
6052*4882a593Smuzhiyun 
6053*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6054*4882a593Smuzhiyun 	u8         qpn[0x18];
6055*4882a593Smuzhiyun 
6056*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6057*4882a593Smuzhiyun };
6058*4882a593Smuzhiyun 
6059*4882a593Smuzhiyun struct mlx5_ifc_qp_2err_out_bits {
6060*4882a593Smuzhiyun 	u8         status[0x8];
6061*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6062*4882a593Smuzhiyun 
6063*4882a593Smuzhiyun 	u8         syndrome[0x20];
6064*4882a593Smuzhiyun 
6065*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6066*4882a593Smuzhiyun };
6067*4882a593Smuzhiyun 
6068*4882a593Smuzhiyun struct mlx5_ifc_qp_2err_in_bits {
6069*4882a593Smuzhiyun 	u8         opcode[0x10];
6070*4882a593Smuzhiyun 	u8         uid[0x10];
6071*4882a593Smuzhiyun 
6072*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6073*4882a593Smuzhiyun 	u8         op_mod[0x10];
6074*4882a593Smuzhiyun 
6075*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6076*4882a593Smuzhiyun 	u8         qpn[0x18];
6077*4882a593Smuzhiyun 
6078*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6079*4882a593Smuzhiyun };
6080*4882a593Smuzhiyun 
6081*4882a593Smuzhiyun struct mlx5_ifc_page_fault_resume_out_bits {
6082*4882a593Smuzhiyun 	u8         status[0x8];
6083*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6084*4882a593Smuzhiyun 
6085*4882a593Smuzhiyun 	u8         syndrome[0x20];
6086*4882a593Smuzhiyun 
6087*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6088*4882a593Smuzhiyun };
6089*4882a593Smuzhiyun 
6090*4882a593Smuzhiyun struct mlx5_ifc_page_fault_resume_in_bits {
6091*4882a593Smuzhiyun 	u8         opcode[0x10];
6092*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6093*4882a593Smuzhiyun 
6094*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6095*4882a593Smuzhiyun 	u8         op_mod[0x10];
6096*4882a593Smuzhiyun 
6097*4882a593Smuzhiyun 	u8         error[0x1];
6098*4882a593Smuzhiyun 	u8         reserved_at_41[0x4];
6099*4882a593Smuzhiyun 	u8         page_fault_type[0x3];
6100*4882a593Smuzhiyun 	u8         wq_number[0x18];
6101*4882a593Smuzhiyun 
6102*4882a593Smuzhiyun 	u8         reserved_at_60[0x8];
6103*4882a593Smuzhiyun 	u8         token[0x18];
6104*4882a593Smuzhiyun };
6105*4882a593Smuzhiyun 
6106*4882a593Smuzhiyun struct mlx5_ifc_nop_out_bits {
6107*4882a593Smuzhiyun 	u8         status[0x8];
6108*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6109*4882a593Smuzhiyun 
6110*4882a593Smuzhiyun 	u8         syndrome[0x20];
6111*4882a593Smuzhiyun 
6112*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6113*4882a593Smuzhiyun };
6114*4882a593Smuzhiyun 
6115*4882a593Smuzhiyun struct mlx5_ifc_nop_in_bits {
6116*4882a593Smuzhiyun 	u8         opcode[0x10];
6117*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6118*4882a593Smuzhiyun 
6119*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6120*4882a593Smuzhiyun 	u8         op_mod[0x10];
6121*4882a593Smuzhiyun 
6122*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6123*4882a593Smuzhiyun };
6124*4882a593Smuzhiyun 
6125*4882a593Smuzhiyun struct mlx5_ifc_modify_vport_state_out_bits {
6126*4882a593Smuzhiyun 	u8         status[0x8];
6127*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6128*4882a593Smuzhiyun 
6129*4882a593Smuzhiyun 	u8         syndrome[0x20];
6130*4882a593Smuzhiyun 
6131*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6132*4882a593Smuzhiyun };
6133*4882a593Smuzhiyun 
6134*4882a593Smuzhiyun struct mlx5_ifc_modify_vport_state_in_bits {
6135*4882a593Smuzhiyun 	u8         opcode[0x10];
6136*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6137*4882a593Smuzhiyun 
6138*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6139*4882a593Smuzhiyun 	u8         op_mod[0x10];
6140*4882a593Smuzhiyun 
6141*4882a593Smuzhiyun 	u8         other_vport[0x1];
6142*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
6143*4882a593Smuzhiyun 	u8         vport_number[0x10];
6144*4882a593Smuzhiyun 
6145*4882a593Smuzhiyun 	u8         reserved_at_60[0x18];
6146*4882a593Smuzhiyun 	u8         admin_state[0x4];
6147*4882a593Smuzhiyun 	u8         reserved_at_7c[0x4];
6148*4882a593Smuzhiyun };
6149*4882a593Smuzhiyun 
6150*4882a593Smuzhiyun struct mlx5_ifc_modify_tis_out_bits {
6151*4882a593Smuzhiyun 	u8         status[0x8];
6152*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6153*4882a593Smuzhiyun 
6154*4882a593Smuzhiyun 	u8         syndrome[0x20];
6155*4882a593Smuzhiyun 
6156*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6157*4882a593Smuzhiyun };
6158*4882a593Smuzhiyun 
6159*4882a593Smuzhiyun struct mlx5_ifc_modify_tis_bitmask_bits {
6160*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
6161*4882a593Smuzhiyun 
6162*4882a593Smuzhiyun 	u8         reserved_at_20[0x1d];
6163*4882a593Smuzhiyun 	u8         lag_tx_port_affinity[0x1];
6164*4882a593Smuzhiyun 	u8         strict_lag_tx_port_affinity[0x1];
6165*4882a593Smuzhiyun 	u8         prio[0x1];
6166*4882a593Smuzhiyun };
6167*4882a593Smuzhiyun 
6168*4882a593Smuzhiyun struct mlx5_ifc_modify_tis_in_bits {
6169*4882a593Smuzhiyun 	u8         opcode[0x10];
6170*4882a593Smuzhiyun 	u8         uid[0x10];
6171*4882a593Smuzhiyun 
6172*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6173*4882a593Smuzhiyun 	u8         op_mod[0x10];
6174*4882a593Smuzhiyun 
6175*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6176*4882a593Smuzhiyun 	u8         tisn[0x18];
6177*4882a593Smuzhiyun 
6178*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6179*4882a593Smuzhiyun 
6180*4882a593Smuzhiyun 	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
6181*4882a593Smuzhiyun 
6182*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6183*4882a593Smuzhiyun 
6184*4882a593Smuzhiyun 	struct mlx5_ifc_tisc_bits ctx;
6185*4882a593Smuzhiyun };
6186*4882a593Smuzhiyun 
6187*4882a593Smuzhiyun struct mlx5_ifc_modify_tir_bitmask_bits {
6188*4882a593Smuzhiyun 	u8	   reserved_at_0[0x20];
6189*4882a593Smuzhiyun 
6190*4882a593Smuzhiyun 	u8         reserved_at_20[0x1b];
6191*4882a593Smuzhiyun 	u8         self_lb_en[0x1];
6192*4882a593Smuzhiyun 	u8         reserved_at_3c[0x1];
6193*4882a593Smuzhiyun 	u8         hash[0x1];
6194*4882a593Smuzhiyun 	u8         reserved_at_3e[0x1];
6195*4882a593Smuzhiyun 	u8         lro[0x1];
6196*4882a593Smuzhiyun };
6197*4882a593Smuzhiyun 
6198*4882a593Smuzhiyun struct mlx5_ifc_modify_tir_out_bits {
6199*4882a593Smuzhiyun 	u8         status[0x8];
6200*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6201*4882a593Smuzhiyun 
6202*4882a593Smuzhiyun 	u8         syndrome[0x20];
6203*4882a593Smuzhiyun 
6204*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6205*4882a593Smuzhiyun };
6206*4882a593Smuzhiyun 
6207*4882a593Smuzhiyun struct mlx5_ifc_modify_tir_in_bits {
6208*4882a593Smuzhiyun 	u8         opcode[0x10];
6209*4882a593Smuzhiyun 	u8         uid[0x10];
6210*4882a593Smuzhiyun 
6211*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6212*4882a593Smuzhiyun 	u8         op_mod[0x10];
6213*4882a593Smuzhiyun 
6214*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6215*4882a593Smuzhiyun 	u8         tirn[0x18];
6216*4882a593Smuzhiyun 
6217*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6218*4882a593Smuzhiyun 
6219*4882a593Smuzhiyun 	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
6220*4882a593Smuzhiyun 
6221*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6222*4882a593Smuzhiyun 
6223*4882a593Smuzhiyun 	struct mlx5_ifc_tirc_bits ctx;
6224*4882a593Smuzhiyun };
6225*4882a593Smuzhiyun 
6226*4882a593Smuzhiyun struct mlx5_ifc_modify_sq_out_bits {
6227*4882a593Smuzhiyun 	u8         status[0x8];
6228*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6229*4882a593Smuzhiyun 
6230*4882a593Smuzhiyun 	u8         syndrome[0x20];
6231*4882a593Smuzhiyun 
6232*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6233*4882a593Smuzhiyun };
6234*4882a593Smuzhiyun 
6235*4882a593Smuzhiyun struct mlx5_ifc_modify_sq_in_bits {
6236*4882a593Smuzhiyun 	u8         opcode[0x10];
6237*4882a593Smuzhiyun 	u8         uid[0x10];
6238*4882a593Smuzhiyun 
6239*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6240*4882a593Smuzhiyun 	u8         op_mod[0x10];
6241*4882a593Smuzhiyun 
6242*4882a593Smuzhiyun 	u8         sq_state[0x4];
6243*4882a593Smuzhiyun 	u8         reserved_at_44[0x4];
6244*4882a593Smuzhiyun 	u8         sqn[0x18];
6245*4882a593Smuzhiyun 
6246*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6247*4882a593Smuzhiyun 
6248*4882a593Smuzhiyun 	u8         modify_bitmask[0x40];
6249*4882a593Smuzhiyun 
6250*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6251*4882a593Smuzhiyun 
6252*4882a593Smuzhiyun 	struct mlx5_ifc_sqc_bits ctx;
6253*4882a593Smuzhiyun };
6254*4882a593Smuzhiyun 
6255*4882a593Smuzhiyun struct mlx5_ifc_modify_scheduling_element_out_bits {
6256*4882a593Smuzhiyun 	u8         status[0x8];
6257*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6258*4882a593Smuzhiyun 
6259*4882a593Smuzhiyun 	u8         syndrome[0x20];
6260*4882a593Smuzhiyun 
6261*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c0];
6262*4882a593Smuzhiyun };
6263*4882a593Smuzhiyun 
6264*4882a593Smuzhiyun enum {
6265*4882a593Smuzhiyun 	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
6266*4882a593Smuzhiyun 	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
6267*4882a593Smuzhiyun };
6268*4882a593Smuzhiyun 
6269*4882a593Smuzhiyun struct mlx5_ifc_modify_scheduling_element_in_bits {
6270*4882a593Smuzhiyun 	u8         opcode[0x10];
6271*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6272*4882a593Smuzhiyun 
6273*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6274*4882a593Smuzhiyun 	u8         op_mod[0x10];
6275*4882a593Smuzhiyun 
6276*4882a593Smuzhiyun 	u8         scheduling_hierarchy[0x8];
6277*4882a593Smuzhiyun 	u8         reserved_at_48[0x18];
6278*4882a593Smuzhiyun 
6279*4882a593Smuzhiyun 	u8         scheduling_element_id[0x20];
6280*4882a593Smuzhiyun 
6281*4882a593Smuzhiyun 	u8         reserved_at_80[0x20];
6282*4882a593Smuzhiyun 
6283*4882a593Smuzhiyun 	u8         modify_bitmask[0x20];
6284*4882a593Smuzhiyun 
6285*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6286*4882a593Smuzhiyun 
6287*4882a593Smuzhiyun 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
6288*4882a593Smuzhiyun 
6289*4882a593Smuzhiyun 	u8         reserved_at_300[0x100];
6290*4882a593Smuzhiyun };
6291*4882a593Smuzhiyun 
6292*4882a593Smuzhiyun struct mlx5_ifc_modify_rqt_out_bits {
6293*4882a593Smuzhiyun 	u8         status[0x8];
6294*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6295*4882a593Smuzhiyun 
6296*4882a593Smuzhiyun 	u8         syndrome[0x20];
6297*4882a593Smuzhiyun 
6298*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6299*4882a593Smuzhiyun };
6300*4882a593Smuzhiyun 
6301*4882a593Smuzhiyun struct mlx5_ifc_rqt_bitmask_bits {
6302*4882a593Smuzhiyun 	u8	   reserved_at_0[0x20];
6303*4882a593Smuzhiyun 
6304*4882a593Smuzhiyun 	u8         reserved_at_20[0x1f];
6305*4882a593Smuzhiyun 	u8         rqn_list[0x1];
6306*4882a593Smuzhiyun };
6307*4882a593Smuzhiyun 
6308*4882a593Smuzhiyun struct mlx5_ifc_modify_rqt_in_bits {
6309*4882a593Smuzhiyun 	u8         opcode[0x10];
6310*4882a593Smuzhiyun 	u8         uid[0x10];
6311*4882a593Smuzhiyun 
6312*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6313*4882a593Smuzhiyun 	u8         op_mod[0x10];
6314*4882a593Smuzhiyun 
6315*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6316*4882a593Smuzhiyun 	u8         rqtn[0x18];
6317*4882a593Smuzhiyun 
6318*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6319*4882a593Smuzhiyun 
6320*4882a593Smuzhiyun 	struct mlx5_ifc_rqt_bitmask_bits bitmask;
6321*4882a593Smuzhiyun 
6322*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6323*4882a593Smuzhiyun 
6324*4882a593Smuzhiyun 	struct mlx5_ifc_rqtc_bits ctx;
6325*4882a593Smuzhiyun };
6326*4882a593Smuzhiyun 
6327*4882a593Smuzhiyun struct mlx5_ifc_modify_rq_out_bits {
6328*4882a593Smuzhiyun 	u8         status[0x8];
6329*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6330*4882a593Smuzhiyun 
6331*4882a593Smuzhiyun 	u8         syndrome[0x20];
6332*4882a593Smuzhiyun 
6333*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6334*4882a593Smuzhiyun };
6335*4882a593Smuzhiyun 
6336*4882a593Smuzhiyun enum {
6337*4882a593Smuzhiyun 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
6338*4882a593Smuzhiyun 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
6339*4882a593Smuzhiyun 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
6340*4882a593Smuzhiyun };
6341*4882a593Smuzhiyun 
6342*4882a593Smuzhiyun struct mlx5_ifc_modify_rq_in_bits {
6343*4882a593Smuzhiyun 	u8         opcode[0x10];
6344*4882a593Smuzhiyun 	u8         uid[0x10];
6345*4882a593Smuzhiyun 
6346*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6347*4882a593Smuzhiyun 	u8         op_mod[0x10];
6348*4882a593Smuzhiyun 
6349*4882a593Smuzhiyun 	u8         rq_state[0x4];
6350*4882a593Smuzhiyun 	u8         reserved_at_44[0x4];
6351*4882a593Smuzhiyun 	u8         rqn[0x18];
6352*4882a593Smuzhiyun 
6353*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6354*4882a593Smuzhiyun 
6355*4882a593Smuzhiyun 	u8         modify_bitmask[0x40];
6356*4882a593Smuzhiyun 
6357*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6358*4882a593Smuzhiyun 
6359*4882a593Smuzhiyun 	struct mlx5_ifc_rqc_bits ctx;
6360*4882a593Smuzhiyun };
6361*4882a593Smuzhiyun 
6362*4882a593Smuzhiyun struct mlx5_ifc_modify_rmp_out_bits {
6363*4882a593Smuzhiyun 	u8         status[0x8];
6364*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6365*4882a593Smuzhiyun 
6366*4882a593Smuzhiyun 	u8         syndrome[0x20];
6367*4882a593Smuzhiyun 
6368*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6369*4882a593Smuzhiyun };
6370*4882a593Smuzhiyun 
6371*4882a593Smuzhiyun struct mlx5_ifc_rmp_bitmask_bits {
6372*4882a593Smuzhiyun 	u8	   reserved_at_0[0x20];
6373*4882a593Smuzhiyun 
6374*4882a593Smuzhiyun 	u8         reserved_at_20[0x1f];
6375*4882a593Smuzhiyun 	u8         lwm[0x1];
6376*4882a593Smuzhiyun };
6377*4882a593Smuzhiyun 
6378*4882a593Smuzhiyun struct mlx5_ifc_modify_rmp_in_bits {
6379*4882a593Smuzhiyun 	u8         opcode[0x10];
6380*4882a593Smuzhiyun 	u8         uid[0x10];
6381*4882a593Smuzhiyun 
6382*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6383*4882a593Smuzhiyun 	u8         op_mod[0x10];
6384*4882a593Smuzhiyun 
6385*4882a593Smuzhiyun 	u8         rmp_state[0x4];
6386*4882a593Smuzhiyun 	u8         reserved_at_44[0x4];
6387*4882a593Smuzhiyun 	u8         rmpn[0x18];
6388*4882a593Smuzhiyun 
6389*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6390*4882a593Smuzhiyun 
6391*4882a593Smuzhiyun 	struct mlx5_ifc_rmp_bitmask_bits bitmask;
6392*4882a593Smuzhiyun 
6393*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
6394*4882a593Smuzhiyun 
6395*4882a593Smuzhiyun 	struct mlx5_ifc_rmpc_bits ctx;
6396*4882a593Smuzhiyun };
6397*4882a593Smuzhiyun 
6398*4882a593Smuzhiyun struct mlx5_ifc_modify_nic_vport_context_out_bits {
6399*4882a593Smuzhiyun 	u8         status[0x8];
6400*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6401*4882a593Smuzhiyun 
6402*4882a593Smuzhiyun 	u8         syndrome[0x20];
6403*4882a593Smuzhiyun 
6404*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6405*4882a593Smuzhiyun };
6406*4882a593Smuzhiyun 
6407*4882a593Smuzhiyun struct mlx5_ifc_modify_nic_vport_field_select_bits {
6408*4882a593Smuzhiyun 	u8         reserved_at_0[0x12];
6409*4882a593Smuzhiyun 	u8	   affiliation[0x1];
6410*4882a593Smuzhiyun 	u8	   reserved_at_13[0x1];
6411*4882a593Smuzhiyun 	u8         disable_uc_local_lb[0x1];
6412*4882a593Smuzhiyun 	u8         disable_mc_local_lb[0x1];
6413*4882a593Smuzhiyun 	u8         node_guid[0x1];
6414*4882a593Smuzhiyun 	u8         port_guid[0x1];
6415*4882a593Smuzhiyun 	u8         min_inline[0x1];
6416*4882a593Smuzhiyun 	u8         mtu[0x1];
6417*4882a593Smuzhiyun 	u8         change_event[0x1];
6418*4882a593Smuzhiyun 	u8         promisc[0x1];
6419*4882a593Smuzhiyun 	u8         permanent_address[0x1];
6420*4882a593Smuzhiyun 	u8         addresses_list[0x1];
6421*4882a593Smuzhiyun 	u8         roce_en[0x1];
6422*4882a593Smuzhiyun 	u8         reserved_at_1f[0x1];
6423*4882a593Smuzhiyun };
6424*4882a593Smuzhiyun 
6425*4882a593Smuzhiyun struct mlx5_ifc_modify_nic_vport_context_in_bits {
6426*4882a593Smuzhiyun 	u8         opcode[0x10];
6427*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6428*4882a593Smuzhiyun 
6429*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6430*4882a593Smuzhiyun 	u8         op_mod[0x10];
6431*4882a593Smuzhiyun 
6432*4882a593Smuzhiyun 	u8         other_vport[0x1];
6433*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
6434*4882a593Smuzhiyun 	u8         vport_number[0x10];
6435*4882a593Smuzhiyun 
6436*4882a593Smuzhiyun 	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
6437*4882a593Smuzhiyun 
6438*4882a593Smuzhiyun 	u8         reserved_at_80[0x780];
6439*4882a593Smuzhiyun 
6440*4882a593Smuzhiyun 	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
6441*4882a593Smuzhiyun };
6442*4882a593Smuzhiyun 
6443*4882a593Smuzhiyun struct mlx5_ifc_modify_hca_vport_context_out_bits {
6444*4882a593Smuzhiyun 	u8         status[0x8];
6445*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6446*4882a593Smuzhiyun 
6447*4882a593Smuzhiyun 	u8         syndrome[0x20];
6448*4882a593Smuzhiyun 
6449*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6450*4882a593Smuzhiyun };
6451*4882a593Smuzhiyun 
6452*4882a593Smuzhiyun struct mlx5_ifc_modify_hca_vport_context_in_bits {
6453*4882a593Smuzhiyun 	u8         opcode[0x10];
6454*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6455*4882a593Smuzhiyun 
6456*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6457*4882a593Smuzhiyun 	u8         op_mod[0x10];
6458*4882a593Smuzhiyun 
6459*4882a593Smuzhiyun 	u8         other_vport[0x1];
6460*4882a593Smuzhiyun 	u8         reserved_at_41[0xb];
6461*4882a593Smuzhiyun 	u8         port_num[0x4];
6462*4882a593Smuzhiyun 	u8         vport_number[0x10];
6463*4882a593Smuzhiyun 
6464*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6465*4882a593Smuzhiyun 
6466*4882a593Smuzhiyun 	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
6467*4882a593Smuzhiyun };
6468*4882a593Smuzhiyun 
6469*4882a593Smuzhiyun struct mlx5_ifc_modify_cq_out_bits {
6470*4882a593Smuzhiyun 	u8         status[0x8];
6471*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6472*4882a593Smuzhiyun 
6473*4882a593Smuzhiyun 	u8         syndrome[0x20];
6474*4882a593Smuzhiyun 
6475*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6476*4882a593Smuzhiyun };
6477*4882a593Smuzhiyun 
6478*4882a593Smuzhiyun enum {
6479*4882a593Smuzhiyun 	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
6480*4882a593Smuzhiyun 	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
6481*4882a593Smuzhiyun };
6482*4882a593Smuzhiyun 
6483*4882a593Smuzhiyun struct mlx5_ifc_modify_cq_in_bits {
6484*4882a593Smuzhiyun 	u8         opcode[0x10];
6485*4882a593Smuzhiyun 	u8         uid[0x10];
6486*4882a593Smuzhiyun 
6487*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6488*4882a593Smuzhiyun 	u8         op_mod[0x10];
6489*4882a593Smuzhiyun 
6490*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6491*4882a593Smuzhiyun 	u8         cqn[0x18];
6492*4882a593Smuzhiyun 
6493*4882a593Smuzhiyun 	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
6494*4882a593Smuzhiyun 
6495*4882a593Smuzhiyun 	struct mlx5_ifc_cqc_bits cq_context;
6496*4882a593Smuzhiyun 
6497*4882a593Smuzhiyun 	u8         reserved_at_280[0x60];
6498*4882a593Smuzhiyun 
6499*4882a593Smuzhiyun 	u8         cq_umem_valid[0x1];
6500*4882a593Smuzhiyun 	u8         reserved_at_2e1[0x1f];
6501*4882a593Smuzhiyun 
6502*4882a593Smuzhiyun 	u8         reserved_at_300[0x580];
6503*4882a593Smuzhiyun 
6504*4882a593Smuzhiyun 	u8         pas[][0x40];
6505*4882a593Smuzhiyun };
6506*4882a593Smuzhiyun 
6507*4882a593Smuzhiyun struct mlx5_ifc_modify_cong_status_out_bits {
6508*4882a593Smuzhiyun 	u8         status[0x8];
6509*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6510*4882a593Smuzhiyun 
6511*4882a593Smuzhiyun 	u8         syndrome[0x20];
6512*4882a593Smuzhiyun 
6513*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6514*4882a593Smuzhiyun };
6515*4882a593Smuzhiyun 
6516*4882a593Smuzhiyun struct mlx5_ifc_modify_cong_status_in_bits {
6517*4882a593Smuzhiyun 	u8         opcode[0x10];
6518*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6519*4882a593Smuzhiyun 
6520*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6521*4882a593Smuzhiyun 	u8         op_mod[0x10];
6522*4882a593Smuzhiyun 
6523*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
6524*4882a593Smuzhiyun 	u8         priority[0x4];
6525*4882a593Smuzhiyun 	u8         cong_protocol[0x4];
6526*4882a593Smuzhiyun 
6527*4882a593Smuzhiyun 	u8         enable[0x1];
6528*4882a593Smuzhiyun 	u8         tag_enable[0x1];
6529*4882a593Smuzhiyun 	u8         reserved_at_62[0x1e];
6530*4882a593Smuzhiyun };
6531*4882a593Smuzhiyun 
6532*4882a593Smuzhiyun struct mlx5_ifc_modify_cong_params_out_bits {
6533*4882a593Smuzhiyun 	u8         status[0x8];
6534*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6535*4882a593Smuzhiyun 
6536*4882a593Smuzhiyun 	u8         syndrome[0x20];
6537*4882a593Smuzhiyun 
6538*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6539*4882a593Smuzhiyun };
6540*4882a593Smuzhiyun 
6541*4882a593Smuzhiyun struct mlx5_ifc_modify_cong_params_in_bits {
6542*4882a593Smuzhiyun 	u8         opcode[0x10];
6543*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6544*4882a593Smuzhiyun 
6545*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6546*4882a593Smuzhiyun 	u8         op_mod[0x10];
6547*4882a593Smuzhiyun 
6548*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c];
6549*4882a593Smuzhiyun 	u8         cong_protocol[0x4];
6550*4882a593Smuzhiyun 
6551*4882a593Smuzhiyun 	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
6552*4882a593Smuzhiyun 
6553*4882a593Smuzhiyun 	u8         reserved_at_80[0x80];
6554*4882a593Smuzhiyun 
6555*4882a593Smuzhiyun 	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
6556*4882a593Smuzhiyun };
6557*4882a593Smuzhiyun 
6558*4882a593Smuzhiyun struct mlx5_ifc_manage_pages_out_bits {
6559*4882a593Smuzhiyun 	u8         status[0x8];
6560*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6561*4882a593Smuzhiyun 
6562*4882a593Smuzhiyun 	u8         syndrome[0x20];
6563*4882a593Smuzhiyun 
6564*4882a593Smuzhiyun 	u8         output_num_entries[0x20];
6565*4882a593Smuzhiyun 
6566*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6567*4882a593Smuzhiyun 
6568*4882a593Smuzhiyun 	u8         pas[][0x40];
6569*4882a593Smuzhiyun };
6570*4882a593Smuzhiyun 
6571*4882a593Smuzhiyun enum {
6572*4882a593Smuzhiyun 	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
6573*4882a593Smuzhiyun 	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
6574*4882a593Smuzhiyun 	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
6575*4882a593Smuzhiyun };
6576*4882a593Smuzhiyun 
6577*4882a593Smuzhiyun struct mlx5_ifc_manage_pages_in_bits {
6578*4882a593Smuzhiyun 	u8         opcode[0x10];
6579*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6580*4882a593Smuzhiyun 
6581*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6582*4882a593Smuzhiyun 	u8         op_mod[0x10];
6583*4882a593Smuzhiyun 
6584*4882a593Smuzhiyun 	u8         embedded_cpu_function[0x1];
6585*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
6586*4882a593Smuzhiyun 	u8         function_id[0x10];
6587*4882a593Smuzhiyun 
6588*4882a593Smuzhiyun 	u8         input_num_entries[0x20];
6589*4882a593Smuzhiyun 
6590*4882a593Smuzhiyun 	u8         pas[][0x40];
6591*4882a593Smuzhiyun };
6592*4882a593Smuzhiyun 
6593*4882a593Smuzhiyun struct mlx5_ifc_mad_ifc_out_bits {
6594*4882a593Smuzhiyun 	u8         status[0x8];
6595*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6596*4882a593Smuzhiyun 
6597*4882a593Smuzhiyun 	u8         syndrome[0x20];
6598*4882a593Smuzhiyun 
6599*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6600*4882a593Smuzhiyun 
6601*4882a593Smuzhiyun 	u8         response_mad_packet[256][0x8];
6602*4882a593Smuzhiyun };
6603*4882a593Smuzhiyun 
6604*4882a593Smuzhiyun struct mlx5_ifc_mad_ifc_in_bits {
6605*4882a593Smuzhiyun 	u8         opcode[0x10];
6606*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6607*4882a593Smuzhiyun 
6608*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6609*4882a593Smuzhiyun 	u8         op_mod[0x10];
6610*4882a593Smuzhiyun 
6611*4882a593Smuzhiyun 	u8         remote_lid[0x10];
6612*4882a593Smuzhiyun 	u8         reserved_at_50[0x8];
6613*4882a593Smuzhiyun 	u8         port[0x8];
6614*4882a593Smuzhiyun 
6615*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6616*4882a593Smuzhiyun 
6617*4882a593Smuzhiyun 	u8         mad[256][0x8];
6618*4882a593Smuzhiyun };
6619*4882a593Smuzhiyun 
6620*4882a593Smuzhiyun struct mlx5_ifc_init_hca_out_bits {
6621*4882a593Smuzhiyun 	u8         status[0x8];
6622*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6623*4882a593Smuzhiyun 
6624*4882a593Smuzhiyun 	u8         syndrome[0x20];
6625*4882a593Smuzhiyun 
6626*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6627*4882a593Smuzhiyun };
6628*4882a593Smuzhiyun 
6629*4882a593Smuzhiyun struct mlx5_ifc_init_hca_in_bits {
6630*4882a593Smuzhiyun 	u8         opcode[0x10];
6631*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6632*4882a593Smuzhiyun 
6633*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6634*4882a593Smuzhiyun 	u8         op_mod[0x10];
6635*4882a593Smuzhiyun 
6636*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6637*4882a593Smuzhiyun 	u8	   sw_owner_id[4][0x20];
6638*4882a593Smuzhiyun };
6639*4882a593Smuzhiyun 
6640*4882a593Smuzhiyun struct mlx5_ifc_init2rtr_qp_out_bits {
6641*4882a593Smuzhiyun 	u8         status[0x8];
6642*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6643*4882a593Smuzhiyun 
6644*4882a593Smuzhiyun 	u8         syndrome[0x20];
6645*4882a593Smuzhiyun 
6646*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
6647*4882a593Smuzhiyun 	u8         ece[0x20];
6648*4882a593Smuzhiyun };
6649*4882a593Smuzhiyun 
6650*4882a593Smuzhiyun struct mlx5_ifc_init2rtr_qp_in_bits {
6651*4882a593Smuzhiyun 	u8         opcode[0x10];
6652*4882a593Smuzhiyun 	u8         uid[0x10];
6653*4882a593Smuzhiyun 
6654*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6655*4882a593Smuzhiyun 	u8         op_mod[0x10];
6656*4882a593Smuzhiyun 
6657*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6658*4882a593Smuzhiyun 	u8         qpn[0x18];
6659*4882a593Smuzhiyun 
6660*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6661*4882a593Smuzhiyun 
6662*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
6663*4882a593Smuzhiyun 
6664*4882a593Smuzhiyun 	u8         ece[0x20];
6665*4882a593Smuzhiyun 
6666*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
6667*4882a593Smuzhiyun 
6668*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
6669*4882a593Smuzhiyun };
6670*4882a593Smuzhiyun 
6671*4882a593Smuzhiyun struct mlx5_ifc_init2init_qp_out_bits {
6672*4882a593Smuzhiyun 	u8         status[0x8];
6673*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6674*4882a593Smuzhiyun 
6675*4882a593Smuzhiyun 	u8         syndrome[0x20];
6676*4882a593Smuzhiyun 
6677*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
6678*4882a593Smuzhiyun 	u8         ece[0x20];
6679*4882a593Smuzhiyun };
6680*4882a593Smuzhiyun 
6681*4882a593Smuzhiyun struct mlx5_ifc_init2init_qp_in_bits {
6682*4882a593Smuzhiyun 	u8         opcode[0x10];
6683*4882a593Smuzhiyun 	u8         uid[0x10];
6684*4882a593Smuzhiyun 
6685*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6686*4882a593Smuzhiyun 	u8         op_mod[0x10];
6687*4882a593Smuzhiyun 
6688*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6689*4882a593Smuzhiyun 	u8         qpn[0x18];
6690*4882a593Smuzhiyun 
6691*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6692*4882a593Smuzhiyun 
6693*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
6694*4882a593Smuzhiyun 
6695*4882a593Smuzhiyun 	u8         ece[0x20];
6696*4882a593Smuzhiyun 
6697*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
6698*4882a593Smuzhiyun 
6699*4882a593Smuzhiyun 	u8         reserved_at_800[0x80];
6700*4882a593Smuzhiyun };
6701*4882a593Smuzhiyun 
6702*4882a593Smuzhiyun struct mlx5_ifc_get_dropped_packet_log_out_bits {
6703*4882a593Smuzhiyun 	u8         status[0x8];
6704*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6705*4882a593Smuzhiyun 
6706*4882a593Smuzhiyun 	u8         syndrome[0x20];
6707*4882a593Smuzhiyun 
6708*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6709*4882a593Smuzhiyun 
6710*4882a593Smuzhiyun 	u8         packet_headers_log[128][0x8];
6711*4882a593Smuzhiyun 
6712*4882a593Smuzhiyun 	u8         packet_syndrome[64][0x8];
6713*4882a593Smuzhiyun };
6714*4882a593Smuzhiyun 
6715*4882a593Smuzhiyun struct mlx5_ifc_get_dropped_packet_log_in_bits {
6716*4882a593Smuzhiyun 	u8         opcode[0x10];
6717*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6718*4882a593Smuzhiyun 
6719*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6720*4882a593Smuzhiyun 	u8         op_mod[0x10];
6721*4882a593Smuzhiyun 
6722*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6723*4882a593Smuzhiyun };
6724*4882a593Smuzhiyun 
6725*4882a593Smuzhiyun struct mlx5_ifc_gen_eqe_in_bits {
6726*4882a593Smuzhiyun 	u8         opcode[0x10];
6727*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6728*4882a593Smuzhiyun 
6729*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6730*4882a593Smuzhiyun 	u8         op_mod[0x10];
6731*4882a593Smuzhiyun 
6732*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
6733*4882a593Smuzhiyun 	u8         eq_number[0x8];
6734*4882a593Smuzhiyun 
6735*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6736*4882a593Smuzhiyun 
6737*4882a593Smuzhiyun 	u8         eqe[64][0x8];
6738*4882a593Smuzhiyun };
6739*4882a593Smuzhiyun 
6740*4882a593Smuzhiyun struct mlx5_ifc_gen_eq_out_bits {
6741*4882a593Smuzhiyun 	u8         status[0x8];
6742*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6743*4882a593Smuzhiyun 
6744*4882a593Smuzhiyun 	u8         syndrome[0x20];
6745*4882a593Smuzhiyun 
6746*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6747*4882a593Smuzhiyun };
6748*4882a593Smuzhiyun 
6749*4882a593Smuzhiyun struct mlx5_ifc_enable_hca_out_bits {
6750*4882a593Smuzhiyun 	u8         status[0x8];
6751*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6752*4882a593Smuzhiyun 
6753*4882a593Smuzhiyun 	u8         syndrome[0x20];
6754*4882a593Smuzhiyun 
6755*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
6756*4882a593Smuzhiyun };
6757*4882a593Smuzhiyun 
6758*4882a593Smuzhiyun struct mlx5_ifc_enable_hca_in_bits {
6759*4882a593Smuzhiyun 	u8         opcode[0x10];
6760*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6761*4882a593Smuzhiyun 
6762*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6763*4882a593Smuzhiyun 	u8         op_mod[0x10];
6764*4882a593Smuzhiyun 
6765*4882a593Smuzhiyun 	u8         embedded_cpu_function[0x1];
6766*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
6767*4882a593Smuzhiyun 	u8         function_id[0x10];
6768*4882a593Smuzhiyun 
6769*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6770*4882a593Smuzhiyun };
6771*4882a593Smuzhiyun 
6772*4882a593Smuzhiyun struct mlx5_ifc_drain_dct_out_bits {
6773*4882a593Smuzhiyun 	u8         status[0x8];
6774*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6775*4882a593Smuzhiyun 
6776*4882a593Smuzhiyun 	u8         syndrome[0x20];
6777*4882a593Smuzhiyun 
6778*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6779*4882a593Smuzhiyun };
6780*4882a593Smuzhiyun 
6781*4882a593Smuzhiyun struct mlx5_ifc_drain_dct_in_bits {
6782*4882a593Smuzhiyun 	u8         opcode[0x10];
6783*4882a593Smuzhiyun 	u8         uid[0x10];
6784*4882a593Smuzhiyun 
6785*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6786*4882a593Smuzhiyun 	u8         op_mod[0x10];
6787*4882a593Smuzhiyun 
6788*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6789*4882a593Smuzhiyun 	u8         dctn[0x18];
6790*4882a593Smuzhiyun 
6791*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6792*4882a593Smuzhiyun };
6793*4882a593Smuzhiyun 
6794*4882a593Smuzhiyun struct mlx5_ifc_disable_hca_out_bits {
6795*4882a593Smuzhiyun 	u8         status[0x8];
6796*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6797*4882a593Smuzhiyun 
6798*4882a593Smuzhiyun 	u8         syndrome[0x20];
6799*4882a593Smuzhiyun 
6800*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
6801*4882a593Smuzhiyun };
6802*4882a593Smuzhiyun 
6803*4882a593Smuzhiyun struct mlx5_ifc_disable_hca_in_bits {
6804*4882a593Smuzhiyun 	u8         opcode[0x10];
6805*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6806*4882a593Smuzhiyun 
6807*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6808*4882a593Smuzhiyun 	u8         op_mod[0x10];
6809*4882a593Smuzhiyun 
6810*4882a593Smuzhiyun 	u8         embedded_cpu_function[0x1];
6811*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
6812*4882a593Smuzhiyun 	u8         function_id[0x10];
6813*4882a593Smuzhiyun 
6814*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6815*4882a593Smuzhiyun };
6816*4882a593Smuzhiyun 
6817*4882a593Smuzhiyun struct mlx5_ifc_detach_from_mcg_out_bits {
6818*4882a593Smuzhiyun 	u8         status[0x8];
6819*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6820*4882a593Smuzhiyun 
6821*4882a593Smuzhiyun 	u8         syndrome[0x20];
6822*4882a593Smuzhiyun 
6823*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6824*4882a593Smuzhiyun };
6825*4882a593Smuzhiyun 
6826*4882a593Smuzhiyun struct mlx5_ifc_detach_from_mcg_in_bits {
6827*4882a593Smuzhiyun 	u8         opcode[0x10];
6828*4882a593Smuzhiyun 	u8         uid[0x10];
6829*4882a593Smuzhiyun 
6830*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6831*4882a593Smuzhiyun 	u8         op_mod[0x10];
6832*4882a593Smuzhiyun 
6833*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6834*4882a593Smuzhiyun 	u8         qpn[0x18];
6835*4882a593Smuzhiyun 
6836*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6837*4882a593Smuzhiyun 
6838*4882a593Smuzhiyun 	u8         multicast_gid[16][0x8];
6839*4882a593Smuzhiyun };
6840*4882a593Smuzhiyun 
6841*4882a593Smuzhiyun struct mlx5_ifc_destroy_xrq_out_bits {
6842*4882a593Smuzhiyun 	u8         status[0x8];
6843*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6844*4882a593Smuzhiyun 
6845*4882a593Smuzhiyun 	u8         syndrome[0x20];
6846*4882a593Smuzhiyun 
6847*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6848*4882a593Smuzhiyun };
6849*4882a593Smuzhiyun 
6850*4882a593Smuzhiyun struct mlx5_ifc_destroy_xrq_in_bits {
6851*4882a593Smuzhiyun 	u8         opcode[0x10];
6852*4882a593Smuzhiyun 	u8         uid[0x10];
6853*4882a593Smuzhiyun 
6854*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6855*4882a593Smuzhiyun 	u8         op_mod[0x10];
6856*4882a593Smuzhiyun 
6857*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6858*4882a593Smuzhiyun 	u8         xrqn[0x18];
6859*4882a593Smuzhiyun 
6860*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6861*4882a593Smuzhiyun };
6862*4882a593Smuzhiyun 
6863*4882a593Smuzhiyun struct mlx5_ifc_destroy_xrc_srq_out_bits {
6864*4882a593Smuzhiyun 	u8         status[0x8];
6865*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6866*4882a593Smuzhiyun 
6867*4882a593Smuzhiyun 	u8         syndrome[0x20];
6868*4882a593Smuzhiyun 
6869*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6870*4882a593Smuzhiyun };
6871*4882a593Smuzhiyun 
6872*4882a593Smuzhiyun struct mlx5_ifc_destroy_xrc_srq_in_bits {
6873*4882a593Smuzhiyun 	u8         opcode[0x10];
6874*4882a593Smuzhiyun 	u8         uid[0x10];
6875*4882a593Smuzhiyun 
6876*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6877*4882a593Smuzhiyun 	u8         op_mod[0x10];
6878*4882a593Smuzhiyun 
6879*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6880*4882a593Smuzhiyun 	u8         xrc_srqn[0x18];
6881*4882a593Smuzhiyun 
6882*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6883*4882a593Smuzhiyun };
6884*4882a593Smuzhiyun 
6885*4882a593Smuzhiyun struct mlx5_ifc_destroy_tis_out_bits {
6886*4882a593Smuzhiyun 	u8         status[0x8];
6887*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6888*4882a593Smuzhiyun 
6889*4882a593Smuzhiyun 	u8         syndrome[0x20];
6890*4882a593Smuzhiyun 
6891*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6892*4882a593Smuzhiyun };
6893*4882a593Smuzhiyun 
6894*4882a593Smuzhiyun struct mlx5_ifc_destroy_tis_in_bits {
6895*4882a593Smuzhiyun 	u8         opcode[0x10];
6896*4882a593Smuzhiyun 	u8         uid[0x10];
6897*4882a593Smuzhiyun 
6898*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6899*4882a593Smuzhiyun 	u8         op_mod[0x10];
6900*4882a593Smuzhiyun 
6901*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6902*4882a593Smuzhiyun 	u8         tisn[0x18];
6903*4882a593Smuzhiyun 
6904*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6905*4882a593Smuzhiyun };
6906*4882a593Smuzhiyun 
6907*4882a593Smuzhiyun struct mlx5_ifc_destroy_tir_out_bits {
6908*4882a593Smuzhiyun 	u8         status[0x8];
6909*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6910*4882a593Smuzhiyun 
6911*4882a593Smuzhiyun 	u8         syndrome[0x20];
6912*4882a593Smuzhiyun 
6913*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6914*4882a593Smuzhiyun };
6915*4882a593Smuzhiyun 
6916*4882a593Smuzhiyun struct mlx5_ifc_destroy_tir_in_bits {
6917*4882a593Smuzhiyun 	u8         opcode[0x10];
6918*4882a593Smuzhiyun 	u8         uid[0x10];
6919*4882a593Smuzhiyun 
6920*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6921*4882a593Smuzhiyun 	u8         op_mod[0x10];
6922*4882a593Smuzhiyun 
6923*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6924*4882a593Smuzhiyun 	u8         tirn[0x18];
6925*4882a593Smuzhiyun 
6926*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6927*4882a593Smuzhiyun };
6928*4882a593Smuzhiyun 
6929*4882a593Smuzhiyun struct mlx5_ifc_destroy_srq_out_bits {
6930*4882a593Smuzhiyun 	u8         status[0x8];
6931*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6932*4882a593Smuzhiyun 
6933*4882a593Smuzhiyun 	u8         syndrome[0x20];
6934*4882a593Smuzhiyun 
6935*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6936*4882a593Smuzhiyun };
6937*4882a593Smuzhiyun 
6938*4882a593Smuzhiyun struct mlx5_ifc_destroy_srq_in_bits {
6939*4882a593Smuzhiyun 	u8         opcode[0x10];
6940*4882a593Smuzhiyun 	u8         uid[0x10];
6941*4882a593Smuzhiyun 
6942*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6943*4882a593Smuzhiyun 	u8         op_mod[0x10];
6944*4882a593Smuzhiyun 
6945*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6946*4882a593Smuzhiyun 	u8         srqn[0x18];
6947*4882a593Smuzhiyun 
6948*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6949*4882a593Smuzhiyun };
6950*4882a593Smuzhiyun 
6951*4882a593Smuzhiyun struct mlx5_ifc_destroy_sq_out_bits {
6952*4882a593Smuzhiyun 	u8         status[0x8];
6953*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6954*4882a593Smuzhiyun 
6955*4882a593Smuzhiyun 	u8         syndrome[0x20];
6956*4882a593Smuzhiyun 
6957*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
6958*4882a593Smuzhiyun };
6959*4882a593Smuzhiyun 
6960*4882a593Smuzhiyun struct mlx5_ifc_destroy_sq_in_bits {
6961*4882a593Smuzhiyun 	u8         opcode[0x10];
6962*4882a593Smuzhiyun 	u8         uid[0x10];
6963*4882a593Smuzhiyun 
6964*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6965*4882a593Smuzhiyun 	u8         op_mod[0x10];
6966*4882a593Smuzhiyun 
6967*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
6968*4882a593Smuzhiyun 	u8         sqn[0x18];
6969*4882a593Smuzhiyun 
6970*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
6971*4882a593Smuzhiyun };
6972*4882a593Smuzhiyun 
6973*4882a593Smuzhiyun struct mlx5_ifc_destroy_scheduling_element_out_bits {
6974*4882a593Smuzhiyun 	u8         status[0x8];
6975*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
6976*4882a593Smuzhiyun 
6977*4882a593Smuzhiyun 	u8         syndrome[0x20];
6978*4882a593Smuzhiyun 
6979*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c0];
6980*4882a593Smuzhiyun };
6981*4882a593Smuzhiyun 
6982*4882a593Smuzhiyun struct mlx5_ifc_destroy_scheduling_element_in_bits {
6983*4882a593Smuzhiyun 	u8         opcode[0x10];
6984*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
6985*4882a593Smuzhiyun 
6986*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
6987*4882a593Smuzhiyun 	u8         op_mod[0x10];
6988*4882a593Smuzhiyun 
6989*4882a593Smuzhiyun 	u8         scheduling_hierarchy[0x8];
6990*4882a593Smuzhiyun 	u8         reserved_at_48[0x18];
6991*4882a593Smuzhiyun 
6992*4882a593Smuzhiyun 	u8         scheduling_element_id[0x20];
6993*4882a593Smuzhiyun 
6994*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
6995*4882a593Smuzhiyun };
6996*4882a593Smuzhiyun 
6997*4882a593Smuzhiyun struct mlx5_ifc_destroy_rqt_out_bits {
6998*4882a593Smuzhiyun 	u8         status[0x8];
6999*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7000*4882a593Smuzhiyun 
7001*4882a593Smuzhiyun 	u8         syndrome[0x20];
7002*4882a593Smuzhiyun 
7003*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7004*4882a593Smuzhiyun };
7005*4882a593Smuzhiyun 
7006*4882a593Smuzhiyun struct mlx5_ifc_destroy_rqt_in_bits {
7007*4882a593Smuzhiyun 	u8         opcode[0x10];
7008*4882a593Smuzhiyun 	u8         uid[0x10];
7009*4882a593Smuzhiyun 
7010*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7011*4882a593Smuzhiyun 	u8         op_mod[0x10];
7012*4882a593Smuzhiyun 
7013*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7014*4882a593Smuzhiyun 	u8         rqtn[0x18];
7015*4882a593Smuzhiyun 
7016*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7017*4882a593Smuzhiyun };
7018*4882a593Smuzhiyun 
7019*4882a593Smuzhiyun struct mlx5_ifc_destroy_rq_out_bits {
7020*4882a593Smuzhiyun 	u8         status[0x8];
7021*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7022*4882a593Smuzhiyun 
7023*4882a593Smuzhiyun 	u8         syndrome[0x20];
7024*4882a593Smuzhiyun 
7025*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7026*4882a593Smuzhiyun };
7027*4882a593Smuzhiyun 
7028*4882a593Smuzhiyun struct mlx5_ifc_destroy_rq_in_bits {
7029*4882a593Smuzhiyun 	u8         opcode[0x10];
7030*4882a593Smuzhiyun 	u8         uid[0x10];
7031*4882a593Smuzhiyun 
7032*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7033*4882a593Smuzhiyun 	u8         op_mod[0x10];
7034*4882a593Smuzhiyun 
7035*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7036*4882a593Smuzhiyun 	u8         rqn[0x18];
7037*4882a593Smuzhiyun 
7038*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7039*4882a593Smuzhiyun };
7040*4882a593Smuzhiyun 
7041*4882a593Smuzhiyun struct mlx5_ifc_set_delay_drop_params_in_bits {
7042*4882a593Smuzhiyun 	u8         opcode[0x10];
7043*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7044*4882a593Smuzhiyun 
7045*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7046*4882a593Smuzhiyun 	u8         op_mod[0x10];
7047*4882a593Smuzhiyun 
7048*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
7049*4882a593Smuzhiyun 
7050*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
7051*4882a593Smuzhiyun 	u8         delay_drop_timeout[0x10];
7052*4882a593Smuzhiyun };
7053*4882a593Smuzhiyun 
7054*4882a593Smuzhiyun struct mlx5_ifc_set_delay_drop_params_out_bits {
7055*4882a593Smuzhiyun 	u8         status[0x8];
7056*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7057*4882a593Smuzhiyun 
7058*4882a593Smuzhiyun 	u8         syndrome[0x20];
7059*4882a593Smuzhiyun 
7060*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7061*4882a593Smuzhiyun };
7062*4882a593Smuzhiyun 
7063*4882a593Smuzhiyun struct mlx5_ifc_destroy_rmp_out_bits {
7064*4882a593Smuzhiyun 	u8         status[0x8];
7065*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7066*4882a593Smuzhiyun 
7067*4882a593Smuzhiyun 	u8         syndrome[0x20];
7068*4882a593Smuzhiyun 
7069*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7070*4882a593Smuzhiyun };
7071*4882a593Smuzhiyun 
7072*4882a593Smuzhiyun struct mlx5_ifc_destroy_rmp_in_bits {
7073*4882a593Smuzhiyun 	u8         opcode[0x10];
7074*4882a593Smuzhiyun 	u8         uid[0x10];
7075*4882a593Smuzhiyun 
7076*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7077*4882a593Smuzhiyun 	u8         op_mod[0x10];
7078*4882a593Smuzhiyun 
7079*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7080*4882a593Smuzhiyun 	u8         rmpn[0x18];
7081*4882a593Smuzhiyun 
7082*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7083*4882a593Smuzhiyun };
7084*4882a593Smuzhiyun 
7085*4882a593Smuzhiyun struct mlx5_ifc_destroy_qp_out_bits {
7086*4882a593Smuzhiyun 	u8         status[0x8];
7087*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7088*4882a593Smuzhiyun 
7089*4882a593Smuzhiyun 	u8         syndrome[0x20];
7090*4882a593Smuzhiyun 
7091*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7092*4882a593Smuzhiyun };
7093*4882a593Smuzhiyun 
7094*4882a593Smuzhiyun struct mlx5_ifc_destroy_qp_in_bits {
7095*4882a593Smuzhiyun 	u8         opcode[0x10];
7096*4882a593Smuzhiyun 	u8         uid[0x10];
7097*4882a593Smuzhiyun 
7098*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7099*4882a593Smuzhiyun 	u8         op_mod[0x10];
7100*4882a593Smuzhiyun 
7101*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7102*4882a593Smuzhiyun 	u8         qpn[0x18];
7103*4882a593Smuzhiyun 
7104*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7105*4882a593Smuzhiyun };
7106*4882a593Smuzhiyun 
7107*4882a593Smuzhiyun struct mlx5_ifc_destroy_psv_out_bits {
7108*4882a593Smuzhiyun 	u8         status[0x8];
7109*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7110*4882a593Smuzhiyun 
7111*4882a593Smuzhiyun 	u8         syndrome[0x20];
7112*4882a593Smuzhiyun 
7113*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7114*4882a593Smuzhiyun };
7115*4882a593Smuzhiyun 
7116*4882a593Smuzhiyun struct mlx5_ifc_destroy_psv_in_bits {
7117*4882a593Smuzhiyun 	u8         opcode[0x10];
7118*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7119*4882a593Smuzhiyun 
7120*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7121*4882a593Smuzhiyun 	u8         op_mod[0x10];
7122*4882a593Smuzhiyun 
7123*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7124*4882a593Smuzhiyun 	u8         psvn[0x18];
7125*4882a593Smuzhiyun 
7126*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7127*4882a593Smuzhiyun };
7128*4882a593Smuzhiyun 
7129*4882a593Smuzhiyun struct mlx5_ifc_destroy_mkey_out_bits {
7130*4882a593Smuzhiyun 	u8         status[0x8];
7131*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7132*4882a593Smuzhiyun 
7133*4882a593Smuzhiyun 	u8         syndrome[0x20];
7134*4882a593Smuzhiyun 
7135*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7136*4882a593Smuzhiyun };
7137*4882a593Smuzhiyun 
7138*4882a593Smuzhiyun struct mlx5_ifc_destroy_mkey_in_bits {
7139*4882a593Smuzhiyun 	u8         opcode[0x10];
7140*4882a593Smuzhiyun 	u8         uid[0x10];
7141*4882a593Smuzhiyun 
7142*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7143*4882a593Smuzhiyun 	u8         op_mod[0x10];
7144*4882a593Smuzhiyun 
7145*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7146*4882a593Smuzhiyun 	u8         mkey_index[0x18];
7147*4882a593Smuzhiyun 
7148*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7149*4882a593Smuzhiyun };
7150*4882a593Smuzhiyun 
7151*4882a593Smuzhiyun struct mlx5_ifc_destroy_flow_table_out_bits {
7152*4882a593Smuzhiyun 	u8         status[0x8];
7153*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7154*4882a593Smuzhiyun 
7155*4882a593Smuzhiyun 	u8         syndrome[0x20];
7156*4882a593Smuzhiyun 
7157*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7158*4882a593Smuzhiyun };
7159*4882a593Smuzhiyun 
7160*4882a593Smuzhiyun struct mlx5_ifc_destroy_flow_table_in_bits {
7161*4882a593Smuzhiyun 	u8         opcode[0x10];
7162*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7163*4882a593Smuzhiyun 
7164*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7165*4882a593Smuzhiyun 	u8         op_mod[0x10];
7166*4882a593Smuzhiyun 
7167*4882a593Smuzhiyun 	u8         other_vport[0x1];
7168*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
7169*4882a593Smuzhiyun 	u8         vport_number[0x10];
7170*4882a593Smuzhiyun 
7171*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7172*4882a593Smuzhiyun 
7173*4882a593Smuzhiyun 	u8         table_type[0x8];
7174*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
7175*4882a593Smuzhiyun 
7176*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7177*4882a593Smuzhiyun 	u8         table_id[0x18];
7178*4882a593Smuzhiyun 
7179*4882a593Smuzhiyun 	u8         reserved_at_c0[0x140];
7180*4882a593Smuzhiyun };
7181*4882a593Smuzhiyun 
7182*4882a593Smuzhiyun struct mlx5_ifc_destroy_flow_group_out_bits {
7183*4882a593Smuzhiyun 	u8         status[0x8];
7184*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7185*4882a593Smuzhiyun 
7186*4882a593Smuzhiyun 	u8         syndrome[0x20];
7187*4882a593Smuzhiyun 
7188*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7189*4882a593Smuzhiyun };
7190*4882a593Smuzhiyun 
7191*4882a593Smuzhiyun struct mlx5_ifc_destroy_flow_group_in_bits {
7192*4882a593Smuzhiyun 	u8         opcode[0x10];
7193*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7194*4882a593Smuzhiyun 
7195*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7196*4882a593Smuzhiyun 	u8         op_mod[0x10];
7197*4882a593Smuzhiyun 
7198*4882a593Smuzhiyun 	u8         other_vport[0x1];
7199*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
7200*4882a593Smuzhiyun 	u8         vport_number[0x10];
7201*4882a593Smuzhiyun 
7202*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7203*4882a593Smuzhiyun 
7204*4882a593Smuzhiyun 	u8         table_type[0x8];
7205*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
7206*4882a593Smuzhiyun 
7207*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7208*4882a593Smuzhiyun 	u8         table_id[0x18];
7209*4882a593Smuzhiyun 
7210*4882a593Smuzhiyun 	u8         group_id[0x20];
7211*4882a593Smuzhiyun 
7212*4882a593Smuzhiyun 	u8         reserved_at_e0[0x120];
7213*4882a593Smuzhiyun };
7214*4882a593Smuzhiyun 
7215*4882a593Smuzhiyun struct mlx5_ifc_destroy_eq_out_bits {
7216*4882a593Smuzhiyun 	u8         status[0x8];
7217*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7218*4882a593Smuzhiyun 
7219*4882a593Smuzhiyun 	u8         syndrome[0x20];
7220*4882a593Smuzhiyun 
7221*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7222*4882a593Smuzhiyun };
7223*4882a593Smuzhiyun 
7224*4882a593Smuzhiyun struct mlx5_ifc_destroy_eq_in_bits {
7225*4882a593Smuzhiyun 	u8         opcode[0x10];
7226*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7227*4882a593Smuzhiyun 
7228*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7229*4882a593Smuzhiyun 	u8         op_mod[0x10];
7230*4882a593Smuzhiyun 
7231*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
7232*4882a593Smuzhiyun 	u8         eq_number[0x8];
7233*4882a593Smuzhiyun 
7234*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7235*4882a593Smuzhiyun };
7236*4882a593Smuzhiyun 
7237*4882a593Smuzhiyun struct mlx5_ifc_destroy_dct_out_bits {
7238*4882a593Smuzhiyun 	u8         status[0x8];
7239*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7240*4882a593Smuzhiyun 
7241*4882a593Smuzhiyun 	u8         syndrome[0x20];
7242*4882a593Smuzhiyun 
7243*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7244*4882a593Smuzhiyun };
7245*4882a593Smuzhiyun 
7246*4882a593Smuzhiyun struct mlx5_ifc_destroy_dct_in_bits {
7247*4882a593Smuzhiyun 	u8         opcode[0x10];
7248*4882a593Smuzhiyun 	u8         uid[0x10];
7249*4882a593Smuzhiyun 
7250*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7251*4882a593Smuzhiyun 	u8         op_mod[0x10];
7252*4882a593Smuzhiyun 
7253*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7254*4882a593Smuzhiyun 	u8         dctn[0x18];
7255*4882a593Smuzhiyun 
7256*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7257*4882a593Smuzhiyun };
7258*4882a593Smuzhiyun 
7259*4882a593Smuzhiyun struct mlx5_ifc_destroy_cq_out_bits {
7260*4882a593Smuzhiyun 	u8         status[0x8];
7261*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7262*4882a593Smuzhiyun 
7263*4882a593Smuzhiyun 	u8         syndrome[0x20];
7264*4882a593Smuzhiyun 
7265*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7266*4882a593Smuzhiyun };
7267*4882a593Smuzhiyun 
7268*4882a593Smuzhiyun struct mlx5_ifc_destroy_cq_in_bits {
7269*4882a593Smuzhiyun 	u8         opcode[0x10];
7270*4882a593Smuzhiyun 	u8         uid[0x10];
7271*4882a593Smuzhiyun 
7272*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7273*4882a593Smuzhiyun 	u8         op_mod[0x10];
7274*4882a593Smuzhiyun 
7275*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7276*4882a593Smuzhiyun 	u8         cqn[0x18];
7277*4882a593Smuzhiyun 
7278*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7279*4882a593Smuzhiyun };
7280*4882a593Smuzhiyun 
7281*4882a593Smuzhiyun struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
7282*4882a593Smuzhiyun 	u8         status[0x8];
7283*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7284*4882a593Smuzhiyun 
7285*4882a593Smuzhiyun 	u8         syndrome[0x20];
7286*4882a593Smuzhiyun 
7287*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7288*4882a593Smuzhiyun };
7289*4882a593Smuzhiyun 
7290*4882a593Smuzhiyun struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
7291*4882a593Smuzhiyun 	u8         opcode[0x10];
7292*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7293*4882a593Smuzhiyun 
7294*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7295*4882a593Smuzhiyun 	u8         op_mod[0x10];
7296*4882a593Smuzhiyun 
7297*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
7298*4882a593Smuzhiyun 
7299*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
7300*4882a593Smuzhiyun 	u8         vxlan_udp_port[0x10];
7301*4882a593Smuzhiyun };
7302*4882a593Smuzhiyun 
7303*4882a593Smuzhiyun struct mlx5_ifc_delete_l2_table_entry_out_bits {
7304*4882a593Smuzhiyun 	u8         status[0x8];
7305*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7306*4882a593Smuzhiyun 
7307*4882a593Smuzhiyun 	u8         syndrome[0x20];
7308*4882a593Smuzhiyun 
7309*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7310*4882a593Smuzhiyun };
7311*4882a593Smuzhiyun 
7312*4882a593Smuzhiyun struct mlx5_ifc_delete_l2_table_entry_in_bits {
7313*4882a593Smuzhiyun 	u8         opcode[0x10];
7314*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7315*4882a593Smuzhiyun 
7316*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7317*4882a593Smuzhiyun 	u8         op_mod[0x10];
7318*4882a593Smuzhiyun 
7319*4882a593Smuzhiyun 	u8         reserved_at_40[0x60];
7320*4882a593Smuzhiyun 
7321*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7322*4882a593Smuzhiyun 	u8         table_index[0x18];
7323*4882a593Smuzhiyun 
7324*4882a593Smuzhiyun 	u8         reserved_at_c0[0x140];
7325*4882a593Smuzhiyun };
7326*4882a593Smuzhiyun 
7327*4882a593Smuzhiyun struct mlx5_ifc_delete_fte_out_bits {
7328*4882a593Smuzhiyun 	u8         status[0x8];
7329*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7330*4882a593Smuzhiyun 
7331*4882a593Smuzhiyun 	u8         syndrome[0x20];
7332*4882a593Smuzhiyun 
7333*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7334*4882a593Smuzhiyun };
7335*4882a593Smuzhiyun 
7336*4882a593Smuzhiyun struct mlx5_ifc_delete_fte_in_bits {
7337*4882a593Smuzhiyun 	u8         opcode[0x10];
7338*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7339*4882a593Smuzhiyun 
7340*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7341*4882a593Smuzhiyun 	u8         op_mod[0x10];
7342*4882a593Smuzhiyun 
7343*4882a593Smuzhiyun 	u8         other_vport[0x1];
7344*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
7345*4882a593Smuzhiyun 	u8         vport_number[0x10];
7346*4882a593Smuzhiyun 
7347*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7348*4882a593Smuzhiyun 
7349*4882a593Smuzhiyun 	u8         table_type[0x8];
7350*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
7351*4882a593Smuzhiyun 
7352*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7353*4882a593Smuzhiyun 	u8         table_id[0x18];
7354*4882a593Smuzhiyun 
7355*4882a593Smuzhiyun 	u8         reserved_at_c0[0x40];
7356*4882a593Smuzhiyun 
7357*4882a593Smuzhiyun 	u8         flow_index[0x20];
7358*4882a593Smuzhiyun 
7359*4882a593Smuzhiyun 	u8         reserved_at_120[0xe0];
7360*4882a593Smuzhiyun };
7361*4882a593Smuzhiyun 
7362*4882a593Smuzhiyun struct mlx5_ifc_dealloc_xrcd_out_bits {
7363*4882a593Smuzhiyun 	u8         status[0x8];
7364*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7365*4882a593Smuzhiyun 
7366*4882a593Smuzhiyun 	u8         syndrome[0x20];
7367*4882a593Smuzhiyun 
7368*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7369*4882a593Smuzhiyun };
7370*4882a593Smuzhiyun 
7371*4882a593Smuzhiyun struct mlx5_ifc_dealloc_xrcd_in_bits {
7372*4882a593Smuzhiyun 	u8         opcode[0x10];
7373*4882a593Smuzhiyun 	u8         uid[0x10];
7374*4882a593Smuzhiyun 
7375*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7376*4882a593Smuzhiyun 	u8         op_mod[0x10];
7377*4882a593Smuzhiyun 
7378*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7379*4882a593Smuzhiyun 	u8         xrcd[0x18];
7380*4882a593Smuzhiyun 
7381*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7382*4882a593Smuzhiyun };
7383*4882a593Smuzhiyun 
7384*4882a593Smuzhiyun struct mlx5_ifc_dealloc_uar_out_bits {
7385*4882a593Smuzhiyun 	u8         status[0x8];
7386*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7387*4882a593Smuzhiyun 
7388*4882a593Smuzhiyun 	u8         syndrome[0x20];
7389*4882a593Smuzhiyun 
7390*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7391*4882a593Smuzhiyun };
7392*4882a593Smuzhiyun 
7393*4882a593Smuzhiyun struct mlx5_ifc_dealloc_uar_in_bits {
7394*4882a593Smuzhiyun 	u8         opcode[0x10];
7395*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7396*4882a593Smuzhiyun 
7397*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7398*4882a593Smuzhiyun 	u8         op_mod[0x10];
7399*4882a593Smuzhiyun 
7400*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7401*4882a593Smuzhiyun 	u8         uar[0x18];
7402*4882a593Smuzhiyun 
7403*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7404*4882a593Smuzhiyun };
7405*4882a593Smuzhiyun 
7406*4882a593Smuzhiyun struct mlx5_ifc_dealloc_transport_domain_out_bits {
7407*4882a593Smuzhiyun 	u8         status[0x8];
7408*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7409*4882a593Smuzhiyun 
7410*4882a593Smuzhiyun 	u8         syndrome[0x20];
7411*4882a593Smuzhiyun 
7412*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7413*4882a593Smuzhiyun };
7414*4882a593Smuzhiyun 
7415*4882a593Smuzhiyun struct mlx5_ifc_dealloc_transport_domain_in_bits {
7416*4882a593Smuzhiyun 	u8         opcode[0x10];
7417*4882a593Smuzhiyun 	u8         uid[0x10];
7418*4882a593Smuzhiyun 
7419*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7420*4882a593Smuzhiyun 	u8         op_mod[0x10];
7421*4882a593Smuzhiyun 
7422*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7423*4882a593Smuzhiyun 	u8         transport_domain[0x18];
7424*4882a593Smuzhiyun 
7425*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7426*4882a593Smuzhiyun };
7427*4882a593Smuzhiyun 
7428*4882a593Smuzhiyun struct mlx5_ifc_dealloc_q_counter_out_bits {
7429*4882a593Smuzhiyun 	u8         status[0x8];
7430*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7431*4882a593Smuzhiyun 
7432*4882a593Smuzhiyun 	u8         syndrome[0x20];
7433*4882a593Smuzhiyun 
7434*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7435*4882a593Smuzhiyun };
7436*4882a593Smuzhiyun 
7437*4882a593Smuzhiyun struct mlx5_ifc_dealloc_q_counter_in_bits {
7438*4882a593Smuzhiyun 	u8         opcode[0x10];
7439*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7440*4882a593Smuzhiyun 
7441*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7442*4882a593Smuzhiyun 	u8         op_mod[0x10];
7443*4882a593Smuzhiyun 
7444*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
7445*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
7446*4882a593Smuzhiyun 
7447*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7448*4882a593Smuzhiyun };
7449*4882a593Smuzhiyun 
7450*4882a593Smuzhiyun struct mlx5_ifc_dealloc_pd_out_bits {
7451*4882a593Smuzhiyun 	u8         status[0x8];
7452*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7453*4882a593Smuzhiyun 
7454*4882a593Smuzhiyun 	u8         syndrome[0x20];
7455*4882a593Smuzhiyun 
7456*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7457*4882a593Smuzhiyun };
7458*4882a593Smuzhiyun 
7459*4882a593Smuzhiyun struct mlx5_ifc_dealloc_pd_in_bits {
7460*4882a593Smuzhiyun 	u8         opcode[0x10];
7461*4882a593Smuzhiyun 	u8         uid[0x10];
7462*4882a593Smuzhiyun 
7463*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7464*4882a593Smuzhiyun 	u8         op_mod[0x10];
7465*4882a593Smuzhiyun 
7466*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7467*4882a593Smuzhiyun 	u8         pd[0x18];
7468*4882a593Smuzhiyun 
7469*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7470*4882a593Smuzhiyun };
7471*4882a593Smuzhiyun 
7472*4882a593Smuzhiyun struct mlx5_ifc_dealloc_flow_counter_out_bits {
7473*4882a593Smuzhiyun 	u8         status[0x8];
7474*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7475*4882a593Smuzhiyun 
7476*4882a593Smuzhiyun 	u8         syndrome[0x20];
7477*4882a593Smuzhiyun 
7478*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7479*4882a593Smuzhiyun };
7480*4882a593Smuzhiyun 
7481*4882a593Smuzhiyun struct mlx5_ifc_dealloc_flow_counter_in_bits {
7482*4882a593Smuzhiyun 	u8         opcode[0x10];
7483*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7484*4882a593Smuzhiyun 
7485*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7486*4882a593Smuzhiyun 	u8         op_mod[0x10];
7487*4882a593Smuzhiyun 
7488*4882a593Smuzhiyun 	u8         flow_counter_id[0x20];
7489*4882a593Smuzhiyun 
7490*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7491*4882a593Smuzhiyun };
7492*4882a593Smuzhiyun 
7493*4882a593Smuzhiyun struct mlx5_ifc_create_xrq_out_bits {
7494*4882a593Smuzhiyun 	u8         status[0x8];
7495*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7496*4882a593Smuzhiyun 
7497*4882a593Smuzhiyun 	u8         syndrome[0x20];
7498*4882a593Smuzhiyun 
7499*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7500*4882a593Smuzhiyun 	u8         xrqn[0x18];
7501*4882a593Smuzhiyun 
7502*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7503*4882a593Smuzhiyun };
7504*4882a593Smuzhiyun 
7505*4882a593Smuzhiyun struct mlx5_ifc_create_xrq_in_bits {
7506*4882a593Smuzhiyun 	u8         opcode[0x10];
7507*4882a593Smuzhiyun 	u8         uid[0x10];
7508*4882a593Smuzhiyun 
7509*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7510*4882a593Smuzhiyun 	u8         op_mod[0x10];
7511*4882a593Smuzhiyun 
7512*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7513*4882a593Smuzhiyun 
7514*4882a593Smuzhiyun 	struct mlx5_ifc_xrqc_bits xrq_context;
7515*4882a593Smuzhiyun };
7516*4882a593Smuzhiyun 
7517*4882a593Smuzhiyun struct mlx5_ifc_create_xrc_srq_out_bits {
7518*4882a593Smuzhiyun 	u8         status[0x8];
7519*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7520*4882a593Smuzhiyun 
7521*4882a593Smuzhiyun 	u8         syndrome[0x20];
7522*4882a593Smuzhiyun 
7523*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7524*4882a593Smuzhiyun 	u8         xrc_srqn[0x18];
7525*4882a593Smuzhiyun 
7526*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7527*4882a593Smuzhiyun };
7528*4882a593Smuzhiyun 
7529*4882a593Smuzhiyun struct mlx5_ifc_create_xrc_srq_in_bits {
7530*4882a593Smuzhiyun 	u8         opcode[0x10];
7531*4882a593Smuzhiyun 	u8         uid[0x10];
7532*4882a593Smuzhiyun 
7533*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7534*4882a593Smuzhiyun 	u8         op_mod[0x10];
7535*4882a593Smuzhiyun 
7536*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7537*4882a593Smuzhiyun 
7538*4882a593Smuzhiyun 	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
7539*4882a593Smuzhiyun 
7540*4882a593Smuzhiyun 	u8         reserved_at_280[0x60];
7541*4882a593Smuzhiyun 
7542*4882a593Smuzhiyun 	u8         xrc_srq_umem_valid[0x1];
7543*4882a593Smuzhiyun 	u8         reserved_at_2e1[0x1f];
7544*4882a593Smuzhiyun 
7545*4882a593Smuzhiyun 	u8         reserved_at_300[0x580];
7546*4882a593Smuzhiyun 
7547*4882a593Smuzhiyun 	u8         pas[][0x40];
7548*4882a593Smuzhiyun };
7549*4882a593Smuzhiyun 
7550*4882a593Smuzhiyun struct mlx5_ifc_create_tis_out_bits {
7551*4882a593Smuzhiyun 	u8         status[0x8];
7552*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7553*4882a593Smuzhiyun 
7554*4882a593Smuzhiyun 	u8         syndrome[0x20];
7555*4882a593Smuzhiyun 
7556*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7557*4882a593Smuzhiyun 	u8         tisn[0x18];
7558*4882a593Smuzhiyun 
7559*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7560*4882a593Smuzhiyun };
7561*4882a593Smuzhiyun 
7562*4882a593Smuzhiyun struct mlx5_ifc_create_tis_in_bits {
7563*4882a593Smuzhiyun 	u8         opcode[0x10];
7564*4882a593Smuzhiyun 	u8         uid[0x10];
7565*4882a593Smuzhiyun 
7566*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7567*4882a593Smuzhiyun 	u8         op_mod[0x10];
7568*4882a593Smuzhiyun 
7569*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7570*4882a593Smuzhiyun 
7571*4882a593Smuzhiyun 	struct mlx5_ifc_tisc_bits ctx;
7572*4882a593Smuzhiyun };
7573*4882a593Smuzhiyun 
7574*4882a593Smuzhiyun struct mlx5_ifc_create_tir_out_bits {
7575*4882a593Smuzhiyun 	u8         status[0x8];
7576*4882a593Smuzhiyun 	u8         icm_address_63_40[0x18];
7577*4882a593Smuzhiyun 
7578*4882a593Smuzhiyun 	u8         syndrome[0x20];
7579*4882a593Smuzhiyun 
7580*4882a593Smuzhiyun 	u8         icm_address_39_32[0x8];
7581*4882a593Smuzhiyun 	u8         tirn[0x18];
7582*4882a593Smuzhiyun 
7583*4882a593Smuzhiyun 	u8         icm_address_31_0[0x20];
7584*4882a593Smuzhiyun };
7585*4882a593Smuzhiyun 
7586*4882a593Smuzhiyun struct mlx5_ifc_create_tir_in_bits {
7587*4882a593Smuzhiyun 	u8         opcode[0x10];
7588*4882a593Smuzhiyun 	u8         uid[0x10];
7589*4882a593Smuzhiyun 
7590*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7591*4882a593Smuzhiyun 	u8         op_mod[0x10];
7592*4882a593Smuzhiyun 
7593*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7594*4882a593Smuzhiyun 
7595*4882a593Smuzhiyun 	struct mlx5_ifc_tirc_bits ctx;
7596*4882a593Smuzhiyun };
7597*4882a593Smuzhiyun 
7598*4882a593Smuzhiyun struct mlx5_ifc_create_srq_out_bits {
7599*4882a593Smuzhiyun 	u8         status[0x8];
7600*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7601*4882a593Smuzhiyun 
7602*4882a593Smuzhiyun 	u8         syndrome[0x20];
7603*4882a593Smuzhiyun 
7604*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7605*4882a593Smuzhiyun 	u8         srqn[0x18];
7606*4882a593Smuzhiyun 
7607*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7608*4882a593Smuzhiyun };
7609*4882a593Smuzhiyun 
7610*4882a593Smuzhiyun struct mlx5_ifc_create_srq_in_bits {
7611*4882a593Smuzhiyun 	u8         opcode[0x10];
7612*4882a593Smuzhiyun 	u8         uid[0x10];
7613*4882a593Smuzhiyun 
7614*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7615*4882a593Smuzhiyun 	u8         op_mod[0x10];
7616*4882a593Smuzhiyun 
7617*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7618*4882a593Smuzhiyun 
7619*4882a593Smuzhiyun 	struct mlx5_ifc_srqc_bits srq_context_entry;
7620*4882a593Smuzhiyun 
7621*4882a593Smuzhiyun 	u8         reserved_at_280[0x600];
7622*4882a593Smuzhiyun 
7623*4882a593Smuzhiyun 	u8         pas[][0x40];
7624*4882a593Smuzhiyun };
7625*4882a593Smuzhiyun 
7626*4882a593Smuzhiyun struct mlx5_ifc_create_sq_out_bits {
7627*4882a593Smuzhiyun 	u8         status[0x8];
7628*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7629*4882a593Smuzhiyun 
7630*4882a593Smuzhiyun 	u8         syndrome[0x20];
7631*4882a593Smuzhiyun 
7632*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7633*4882a593Smuzhiyun 	u8         sqn[0x18];
7634*4882a593Smuzhiyun 
7635*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7636*4882a593Smuzhiyun };
7637*4882a593Smuzhiyun 
7638*4882a593Smuzhiyun struct mlx5_ifc_create_sq_in_bits {
7639*4882a593Smuzhiyun 	u8         opcode[0x10];
7640*4882a593Smuzhiyun 	u8         uid[0x10];
7641*4882a593Smuzhiyun 
7642*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7643*4882a593Smuzhiyun 	u8         op_mod[0x10];
7644*4882a593Smuzhiyun 
7645*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7646*4882a593Smuzhiyun 
7647*4882a593Smuzhiyun 	struct mlx5_ifc_sqc_bits ctx;
7648*4882a593Smuzhiyun };
7649*4882a593Smuzhiyun 
7650*4882a593Smuzhiyun struct mlx5_ifc_create_scheduling_element_out_bits {
7651*4882a593Smuzhiyun 	u8         status[0x8];
7652*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7653*4882a593Smuzhiyun 
7654*4882a593Smuzhiyun 	u8         syndrome[0x20];
7655*4882a593Smuzhiyun 
7656*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7657*4882a593Smuzhiyun 
7658*4882a593Smuzhiyun 	u8         scheduling_element_id[0x20];
7659*4882a593Smuzhiyun 
7660*4882a593Smuzhiyun 	u8         reserved_at_a0[0x160];
7661*4882a593Smuzhiyun };
7662*4882a593Smuzhiyun 
7663*4882a593Smuzhiyun struct mlx5_ifc_create_scheduling_element_in_bits {
7664*4882a593Smuzhiyun 	u8         opcode[0x10];
7665*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7666*4882a593Smuzhiyun 
7667*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7668*4882a593Smuzhiyun 	u8         op_mod[0x10];
7669*4882a593Smuzhiyun 
7670*4882a593Smuzhiyun 	u8         scheduling_hierarchy[0x8];
7671*4882a593Smuzhiyun 	u8         reserved_at_48[0x18];
7672*4882a593Smuzhiyun 
7673*4882a593Smuzhiyun 	u8         reserved_at_60[0xa0];
7674*4882a593Smuzhiyun 
7675*4882a593Smuzhiyun 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
7676*4882a593Smuzhiyun 
7677*4882a593Smuzhiyun 	u8         reserved_at_300[0x100];
7678*4882a593Smuzhiyun };
7679*4882a593Smuzhiyun 
7680*4882a593Smuzhiyun struct mlx5_ifc_create_rqt_out_bits {
7681*4882a593Smuzhiyun 	u8         status[0x8];
7682*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7683*4882a593Smuzhiyun 
7684*4882a593Smuzhiyun 	u8         syndrome[0x20];
7685*4882a593Smuzhiyun 
7686*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7687*4882a593Smuzhiyun 	u8         rqtn[0x18];
7688*4882a593Smuzhiyun 
7689*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7690*4882a593Smuzhiyun };
7691*4882a593Smuzhiyun 
7692*4882a593Smuzhiyun struct mlx5_ifc_create_rqt_in_bits {
7693*4882a593Smuzhiyun 	u8         opcode[0x10];
7694*4882a593Smuzhiyun 	u8         uid[0x10];
7695*4882a593Smuzhiyun 
7696*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7697*4882a593Smuzhiyun 	u8         op_mod[0x10];
7698*4882a593Smuzhiyun 
7699*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7700*4882a593Smuzhiyun 
7701*4882a593Smuzhiyun 	struct mlx5_ifc_rqtc_bits rqt_context;
7702*4882a593Smuzhiyun };
7703*4882a593Smuzhiyun 
7704*4882a593Smuzhiyun struct mlx5_ifc_create_rq_out_bits {
7705*4882a593Smuzhiyun 	u8         status[0x8];
7706*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7707*4882a593Smuzhiyun 
7708*4882a593Smuzhiyun 	u8         syndrome[0x20];
7709*4882a593Smuzhiyun 
7710*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7711*4882a593Smuzhiyun 	u8         rqn[0x18];
7712*4882a593Smuzhiyun 
7713*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7714*4882a593Smuzhiyun };
7715*4882a593Smuzhiyun 
7716*4882a593Smuzhiyun struct mlx5_ifc_create_rq_in_bits {
7717*4882a593Smuzhiyun 	u8         opcode[0x10];
7718*4882a593Smuzhiyun 	u8         uid[0x10];
7719*4882a593Smuzhiyun 
7720*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7721*4882a593Smuzhiyun 	u8         op_mod[0x10];
7722*4882a593Smuzhiyun 
7723*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7724*4882a593Smuzhiyun 
7725*4882a593Smuzhiyun 	struct mlx5_ifc_rqc_bits ctx;
7726*4882a593Smuzhiyun };
7727*4882a593Smuzhiyun 
7728*4882a593Smuzhiyun struct mlx5_ifc_create_rmp_out_bits {
7729*4882a593Smuzhiyun 	u8         status[0x8];
7730*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7731*4882a593Smuzhiyun 
7732*4882a593Smuzhiyun 	u8         syndrome[0x20];
7733*4882a593Smuzhiyun 
7734*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7735*4882a593Smuzhiyun 	u8         rmpn[0x18];
7736*4882a593Smuzhiyun 
7737*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7738*4882a593Smuzhiyun };
7739*4882a593Smuzhiyun 
7740*4882a593Smuzhiyun struct mlx5_ifc_create_rmp_in_bits {
7741*4882a593Smuzhiyun 	u8         opcode[0x10];
7742*4882a593Smuzhiyun 	u8         uid[0x10];
7743*4882a593Smuzhiyun 
7744*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7745*4882a593Smuzhiyun 	u8         op_mod[0x10];
7746*4882a593Smuzhiyun 
7747*4882a593Smuzhiyun 	u8         reserved_at_40[0xc0];
7748*4882a593Smuzhiyun 
7749*4882a593Smuzhiyun 	struct mlx5_ifc_rmpc_bits ctx;
7750*4882a593Smuzhiyun };
7751*4882a593Smuzhiyun 
7752*4882a593Smuzhiyun struct mlx5_ifc_create_qp_out_bits {
7753*4882a593Smuzhiyun 	u8         status[0x8];
7754*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7755*4882a593Smuzhiyun 
7756*4882a593Smuzhiyun 	u8         syndrome[0x20];
7757*4882a593Smuzhiyun 
7758*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7759*4882a593Smuzhiyun 	u8         qpn[0x18];
7760*4882a593Smuzhiyun 
7761*4882a593Smuzhiyun 	u8         ece[0x20];
7762*4882a593Smuzhiyun };
7763*4882a593Smuzhiyun 
7764*4882a593Smuzhiyun struct mlx5_ifc_create_qp_in_bits {
7765*4882a593Smuzhiyun 	u8         opcode[0x10];
7766*4882a593Smuzhiyun 	u8         uid[0x10];
7767*4882a593Smuzhiyun 
7768*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7769*4882a593Smuzhiyun 	u8         op_mod[0x10];
7770*4882a593Smuzhiyun 
7771*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7772*4882a593Smuzhiyun 	u8         input_qpn[0x18];
7773*4882a593Smuzhiyun 
7774*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7775*4882a593Smuzhiyun 	u8         opt_param_mask[0x20];
7776*4882a593Smuzhiyun 
7777*4882a593Smuzhiyun 	u8         ece[0x20];
7778*4882a593Smuzhiyun 
7779*4882a593Smuzhiyun 	struct mlx5_ifc_qpc_bits qpc;
7780*4882a593Smuzhiyun 
7781*4882a593Smuzhiyun 	u8         reserved_at_800[0x60];
7782*4882a593Smuzhiyun 
7783*4882a593Smuzhiyun 	u8         wq_umem_valid[0x1];
7784*4882a593Smuzhiyun 	u8         reserved_at_861[0x1f];
7785*4882a593Smuzhiyun 
7786*4882a593Smuzhiyun 	u8         pas[][0x40];
7787*4882a593Smuzhiyun };
7788*4882a593Smuzhiyun 
7789*4882a593Smuzhiyun struct mlx5_ifc_create_psv_out_bits {
7790*4882a593Smuzhiyun 	u8         status[0x8];
7791*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7792*4882a593Smuzhiyun 
7793*4882a593Smuzhiyun 	u8         syndrome[0x20];
7794*4882a593Smuzhiyun 
7795*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7796*4882a593Smuzhiyun 
7797*4882a593Smuzhiyun 	u8         reserved_at_80[0x8];
7798*4882a593Smuzhiyun 	u8         psv0_index[0x18];
7799*4882a593Smuzhiyun 
7800*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7801*4882a593Smuzhiyun 	u8         psv1_index[0x18];
7802*4882a593Smuzhiyun 
7803*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
7804*4882a593Smuzhiyun 	u8         psv2_index[0x18];
7805*4882a593Smuzhiyun 
7806*4882a593Smuzhiyun 	u8         reserved_at_e0[0x8];
7807*4882a593Smuzhiyun 	u8         psv3_index[0x18];
7808*4882a593Smuzhiyun };
7809*4882a593Smuzhiyun 
7810*4882a593Smuzhiyun struct mlx5_ifc_create_psv_in_bits {
7811*4882a593Smuzhiyun 	u8         opcode[0x10];
7812*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7813*4882a593Smuzhiyun 
7814*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7815*4882a593Smuzhiyun 	u8         op_mod[0x10];
7816*4882a593Smuzhiyun 
7817*4882a593Smuzhiyun 	u8         num_psv[0x4];
7818*4882a593Smuzhiyun 	u8         reserved_at_44[0x4];
7819*4882a593Smuzhiyun 	u8         pd[0x18];
7820*4882a593Smuzhiyun 
7821*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7822*4882a593Smuzhiyun };
7823*4882a593Smuzhiyun 
7824*4882a593Smuzhiyun struct mlx5_ifc_create_mkey_out_bits {
7825*4882a593Smuzhiyun 	u8         status[0x8];
7826*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7827*4882a593Smuzhiyun 
7828*4882a593Smuzhiyun 	u8         syndrome[0x20];
7829*4882a593Smuzhiyun 
7830*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7831*4882a593Smuzhiyun 	u8         mkey_index[0x18];
7832*4882a593Smuzhiyun 
7833*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7834*4882a593Smuzhiyun };
7835*4882a593Smuzhiyun 
7836*4882a593Smuzhiyun struct mlx5_ifc_create_mkey_in_bits {
7837*4882a593Smuzhiyun 	u8         opcode[0x10];
7838*4882a593Smuzhiyun 	u8         uid[0x10];
7839*4882a593Smuzhiyun 
7840*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7841*4882a593Smuzhiyun 	u8         op_mod[0x10];
7842*4882a593Smuzhiyun 
7843*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
7844*4882a593Smuzhiyun 
7845*4882a593Smuzhiyun 	u8         pg_access[0x1];
7846*4882a593Smuzhiyun 	u8         mkey_umem_valid[0x1];
7847*4882a593Smuzhiyun 	u8         reserved_at_62[0x1e];
7848*4882a593Smuzhiyun 
7849*4882a593Smuzhiyun 	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
7850*4882a593Smuzhiyun 
7851*4882a593Smuzhiyun 	u8         reserved_at_280[0x80];
7852*4882a593Smuzhiyun 
7853*4882a593Smuzhiyun 	u8         translations_octword_actual_size[0x20];
7854*4882a593Smuzhiyun 
7855*4882a593Smuzhiyun 	u8         reserved_at_320[0x560];
7856*4882a593Smuzhiyun 
7857*4882a593Smuzhiyun 	u8         klm_pas_mtt[][0x20];
7858*4882a593Smuzhiyun };
7859*4882a593Smuzhiyun 
7860*4882a593Smuzhiyun enum {
7861*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_NIC_RX		= 0x0,
7862*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_NIC_TX		= 0x1,
7863*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_ESW_EGRESS_ACL	= 0x2,
7864*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_ESW_INGRESS_ACL	= 0x3,
7865*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_FDB		= 0X4,
7866*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_SNIFFER_RX		= 0X5,
7867*4882a593Smuzhiyun 	MLX5_FLOW_TABLE_TYPE_SNIFFER_TX		= 0X6,
7868*4882a593Smuzhiyun };
7869*4882a593Smuzhiyun 
7870*4882a593Smuzhiyun struct mlx5_ifc_create_flow_table_out_bits {
7871*4882a593Smuzhiyun 	u8         status[0x8];
7872*4882a593Smuzhiyun 	u8         icm_address_63_40[0x18];
7873*4882a593Smuzhiyun 
7874*4882a593Smuzhiyun 	u8         syndrome[0x20];
7875*4882a593Smuzhiyun 
7876*4882a593Smuzhiyun 	u8         icm_address_39_32[0x8];
7877*4882a593Smuzhiyun 	u8         table_id[0x18];
7878*4882a593Smuzhiyun 
7879*4882a593Smuzhiyun 	u8         icm_address_31_0[0x20];
7880*4882a593Smuzhiyun };
7881*4882a593Smuzhiyun 
7882*4882a593Smuzhiyun struct mlx5_ifc_create_flow_table_in_bits {
7883*4882a593Smuzhiyun 	u8         opcode[0x10];
7884*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7885*4882a593Smuzhiyun 
7886*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7887*4882a593Smuzhiyun 	u8         op_mod[0x10];
7888*4882a593Smuzhiyun 
7889*4882a593Smuzhiyun 	u8         other_vport[0x1];
7890*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
7891*4882a593Smuzhiyun 	u8         vport_number[0x10];
7892*4882a593Smuzhiyun 
7893*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7894*4882a593Smuzhiyun 
7895*4882a593Smuzhiyun 	u8         table_type[0x8];
7896*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
7897*4882a593Smuzhiyun 
7898*4882a593Smuzhiyun 	u8         reserved_at_a0[0x20];
7899*4882a593Smuzhiyun 
7900*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
7901*4882a593Smuzhiyun };
7902*4882a593Smuzhiyun 
7903*4882a593Smuzhiyun struct mlx5_ifc_create_flow_group_out_bits {
7904*4882a593Smuzhiyun 	u8         status[0x8];
7905*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7906*4882a593Smuzhiyun 
7907*4882a593Smuzhiyun 	u8         syndrome[0x20];
7908*4882a593Smuzhiyun 
7909*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
7910*4882a593Smuzhiyun 	u8         group_id[0x18];
7911*4882a593Smuzhiyun 
7912*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7913*4882a593Smuzhiyun };
7914*4882a593Smuzhiyun 
7915*4882a593Smuzhiyun enum {
7916*4882a593Smuzhiyun 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS     = 0x0,
7917*4882a593Smuzhiyun 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS   = 0x1,
7918*4882a593Smuzhiyun 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS     = 0x2,
7919*4882a593Smuzhiyun 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
7920*4882a593Smuzhiyun };
7921*4882a593Smuzhiyun 
7922*4882a593Smuzhiyun struct mlx5_ifc_create_flow_group_in_bits {
7923*4882a593Smuzhiyun 	u8         opcode[0x10];
7924*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
7925*4882a593Smuzhiyun 
7926*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7927*4882a593Smuzhiyun 	u8         op_mod[0x10];
7928*4882a593Smuzhiyun 
7929*4882a593Smuzhiyun 	u8         other_vport[0x1];
7930*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
7931*4882a593Smuzhiyun 	u8         vport_number[0x10];
7932*4882a593Smuzhiyun 
7933*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7934*4882a593Smuzhiyun 
7935*4882a593Smuzhiyun 	u8         table_type[0x8];
7936*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
7937*4882a593Smuzhiyun 
7938*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
7939*4882a593Smuzhiyun 	u8         table_id[0x18];
7940*4882a593Smuzhiyun 
7941*4882a593Smuzhiyun 	u8         source_eswitch_owner_vhca_id_valid[0x1];
7942*4882a593Smuzhiyun 
7943*4882a593Smuzhiyun 	u8         reserved_at_c1[0x1f];
7944*4882a593Smuzhiyun 
7945*4882a593Smuzhiyun 	u8         start_flow_index[0x20];
7946*4882a593Smuzhiyun 
7947*4882a593Smuzhiyun 	u8         reserved_at_100[0x20];
7948*4882a593Smuzhiyun 
7949*4882a593Smuzhiyun 	u8         end_flow_index[0x20];
7950*4882a593Smuzhiyun 
7951*4882a593Smuzhiyun 	u8         reserved_at_140[0xa0];
7952*4882a593Smuzhiyun 
7953*4882a593Smuzhiyun 	u8         reserved_at_1e0[0x18];
7954*4882a593Smuzhiyun 	u8         match_criteria_enable[0x8];
7955*4882a593Smuzhiyun 
7956*4882a593Smuzhiyun 	struct mlx5_ifc_fte_match_param_bits match_criteria;
7957*4882a593Smuzhiyun 
7958*4882a593Smuzhiyun 	u8         reserved_at_1200[0xe00];
7959*4882a593Smuzhiyun };
7960*4882a593Smuzhiyun 
7961*4882a593Smuzhiyun struct mlx5_ifc_create_eq_out_bits {
7962*4882a593Smuzhiyun 	u8         status[0x8];
7963*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7964*4882a593Smuzhiyun 
7965*4882a593Smuzhiyun 	u8         syndrome[0x20];
7966*4882a593Smuzhiyun 
7967*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
7968*4882a593Smuzhiyun 	u8         eq_number[0x8];
7969*4882a593Smuzhiyun 
7970*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
7971*4882a593Smuzhiyun };
7972*4882a593Smuzhiyun 
7973*4882a593Smuzhiyun struct mlx5_ifc_create_eq_in_bits {
7974*4882a593Smuzhiyun 	u8         opcode[0x10];
7975*4882a593Smuzhiyun 	u8         uid[0x10];
7976*4882a593Smuzhiyun 
7977*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
7978*4882a593Smuzhiyun 	u8         op_mod[0x10];
7979*4882a593Smuzhiyun 
7980*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
7981*4882a593Smuzhiyun 
7982*4882a593Smuzhiyun 	struct mlx5_ifc_eqc_bits eq_context_entry;
7983*4882a593Smuzhiyun 
7984*4882a593Smuzhiyun 	u8         reserved_at_280[0x40];
7985*4882a593Smuzhiyun 
7986*4882a593Smuzhiyun 	u8         event_bitmask[4][0x40];
7987*4882a593Smuzhiyun 
7988*4882a593Smuzhiyun 	u8         reserved_at_3c0[0x4c0];
7989*4882a593Smuzhiyun 
7990*4882a593Smuzhiyun 	u8         pas[][0x40];
7991*4882a593Smuzhiyun };
7992*4882a593Smuzhiyun 
7993*4882a593Smuzhiyun struct mlx5_ifc_create_dct_out_bits {
7994*4882a593Smuzhiyun 	u8         status[0x8];
7995*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
7996*4882a593Smuzhiyun 
7997*4882a593Smuzhiyun 	u8         syndrome[0x20];
7998*4882a593Smuzhiyun 
7999*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8000*4882a593Smuzhiyun 	u8         dctn[0x18];
8001*4882a593Smuzhiyun 
8002*4882a593Smuzhiyun 	u8         ece[0x20];
8003*4882a593Smuzhiyun };
8004*4882a593Smuzhiyun 
8005*4882a593Smuzhiyun struct mlx5_ifc_create_dct_in_bits {
8006*4882a593Smuzhiyun 	u8         opcode[0x10];
8007*4882a593Smuzhiyun 	u8         uid[0x10];
8008*4882a593Smuzhiyun 
8009*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8010*4882a593Smuzhiyun 	u8         op_mod[0x10];
8011*4882a593Smuzhiyun 
8012*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8013*4882a593Smuzhiyun 
8014*4882a593Smuzhiyun 	struct mlx5_ifc_dctc_bits dct_context_entry;
8015*4882a593Smuzhiyun 
8016*4882a593Smuzhiyun 	u8         reserved_at_280[0x180];
8017*4882a593Smuzhiyun };
8018*4882a593Smuzhiyun 
8019*4882a593Smuzhiyun struct mlx5_ifc_create_cq_out_bits {
8020*4882a593Smuzhiyun 	u8         status[0x8];
8021*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8022*4882a593Smuzhiyun 
8023*4882a593Smuzhiyun 	u8         syndrome[0x20];
8024*4882a593Smuzhiyun 
8025*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8026*4882a593Smuzhiyun 	u8         cqn[0x18];
8027*4882a593Smuzhiyun 
8028*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8029*4882a593Smuzhiyun };
8030*4882a593Smuzhiyun 
8031*4882a593Smuzhiyun struct mlx5_ifc_create_cq_in_bits {
8032*4882a593Smuzhiyun 	u8         opcode[0x10];
8033*4882a593Smuzhiyun 	u8         uid[0x10];
8034*4882a593Smuzhiyun 
8035*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8036*4882a593Smuzhiyun 	u8         op_mod[0x10];
8037*4882a593Smuzhiyun 
8038*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8039*4882a593Smuzhiyun 
8040*4882a593Smuzhiyun 	struct mlx5_ifc_cqc_bits cq_context;
8041*4882a593Smuzhiyun 
8042*4882a593Smuzhiyun 	u8         reserved_at_280[0x60];
8043*4882a593Smuzhiyun 
8044*4882a593Smuzhiyun 	u8         cq_umem_valid[0x1];
8045*4882a593Smuzhiyun 	u8         reserved_at_2e1[0x59f];
8046*4882a593Smuzhiyun 
8047*4882a593Smuzhiyun 	u8         pas[][0x40];
8048*4882a593Smuzhiyun };
8049*4882a593Smuzhiyun 
8050*4882a593Smuzhiyun struct mlx5_ifc_config_int_moderation_out_bits {
8051*4882a593Smuzhiyun 	u8         status[0x8];
8052*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8053*4882a593Smuzhiyun 
8054*4882a593Smuzhiyun 	u8         syndrome[0x20];
8055*4882a593Smuzhiyun 
8056*4882a593Smuzhiyun 	u8         reserved_at_40[0x4];
8057*4882a593Smuzhiyun 	u8         min_delay[0xc];
8058*4882a593Smuzhiyun 	u8         int_vector[0x10];
8059*4882a593Smuzhiyun 
8060*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8061*4882a593Smuzhiyun };
8062*4882a593Smuzhiyun 
8063*4882a593Smuzhiyun enum {
8064*4882a593Smuzhiyun 	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
8065*4882a593Smuzhiyun 	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
8066*4882a593Smuzhiyun };
8067*4882a593Smuzhiyun 
8068*4882a593Smuzhiyun struct mlx5_ifc_config_int_moderation_in_bits {
8069*4882a593Smuzhiyun 	u8         opcode[0x10];
8070*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8071*4882a593Smuzhiyun 
8072*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8073*4882a593Smuzhiyun 	u8         op_mod[0x10];
8074*4882a593Smuzhiyun 
8075*4882a593Smuzhiyun 	u8         reserved_at_40[0x4];
8076*4882a593Smuzhiyun 	u8         min_delay[0xc];
8077*4882a593Smuzhiyun 	u8         int_vector[0x10];
8078*4882a593Smuzhiyun 
8079*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8080*4882a593Smuzhiyun };
8081*4882a593Smuzhiyun 
8082*4882a593Smuzhiyun struct mlx5_ifc_attach_to_mcg_out_bits {
8083*4882a593Smuzhiyun 	u8         status[0x8];
8084*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8085*4882a593Smuzhiyun 
8086*4882a593Smuzhiyun 	u8         syndrome[0x20];
8087*4882a593Smuzhiyun 
8088*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8089*4882a593Smuzhiyun };
8090*4882a593Smuzhiyun 
8091*4882a593Smuzhiyun struct mlx5_ifc_attach_to_mcg_in_bits {
8092*4882a593Smuzhiyun 	u8         opcode[0x10];
8093*4882a593Smuzhiyun 	u8         uid[0x10];
8094*4882a593Smuzhiyun 
8095*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8096*4882a593Smuzhiyun 	u8         op_mod[0x10];
8097*4882a593Smuzhiyun 
8098*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8099*4882a593Smuzhiyun 	u8         qpn[0x18];
8100*4882a593Smuzhiyun 
8101*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8102*4882a593Smuzhiyun 
8103*4882a593Smuzhiyun 	u8         multicast_gid[16][0x8];
8104*4882a593Smuzhiyun };
8105*4882a593Smuzhiyun 
8106*4882a593Smuzhiyun struct mlx5_ifc_arm_xrq_out_bits {
8107*4882a593Smuzhiyun 	u8         status[0x8];
8108*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8109*4882a593Smuzhiyun 
8110*4882a593Smuzhiyun 	u8         syndrome[0x20];
8111*4882a593Smuzhiyun 
8112*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8113*4882a593Smuzhiyun };
8114*4882a593Smuzhiyun 
8115*4882a593Smuzhiyun struct mlx5_ifc_arm_xrq_in_bits {
8116*4882a593Smuzhiyun 	u8         opcode[0x10];
8117*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8118*4882a593Smuzhiyun 
8119*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8120*4882a593Smuzhiyun 	u8         op_mod[0x10];
8121*4882a593Smuzhiyun 
8122*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8123*4882a593Smuzhiyun 	u8         xrqn[0x18];
8124*4882a593Smuzhiyun 
8125*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
8126*4882a593Smuzhiyun 	u8         lwm[0x10];
8127*4882a593Smuzhiyun };
8128*4882a593Smuzhiyun 
8129*4882a593Smuzhiyun struct mlx5_ifc_arm_xrc_srq_out_bits {
8130*4882a593Smuzhiyun 	u8         status[0x8];
8131*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8132*4882a593Smuzhiyun 
8133*4882a593Smuzhiyun 	u8         syndrome[0x20];
8134*4882a593Smuzhiyun 
8135*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8136*4882a593Smuzhiyun };
8137*4882a593Smuzhiyun 
8138*4882a593Smuzhiyun enum {
8139*4882a593Smuzhiyun 	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
8140*4882a593Smuzhiyun };
8141*4882a593Smuzhiyun 
8142*4882a593Smuzhiyun struct mlx5_ifc_arm_xrc_srq_in_bits {
8143*4882a593Smuzhiyun 	u8         opcode[0x10];
8144*4882a593Smuzhiyun 	u8         uid[0x10];
8145*4882a593Smuzhiyun 
8146*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8147*4882a593Smuzhiyun 	u8         op_mod[0x10];
8148*4882a593Smuzhiyun 
8149*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8150*4882a593Smuzhiyun 	u8         xrc_srqn[0x18];
8151*4882a593Smuzhiyun 
8152*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
8153*4882a593Smuzhiyun 	u8         lwm[0x10];
8154*4882a593Smuzhiyun };
8155*4882a593Smuzhiyun 
8156*4882a593Smuzhiyun struct mlx5_ifc_arm_rq_out_bits {
8157*4882a593Smuzhiyun 	u8         status[0x8];
8158*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8159*4882a593Smuzhiyun 
8160*4882a593Smuzhiyun 	u8         syndrome[0x20];
8161*4882a593Smuzhiyun 
8162*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8163*4882a593Smuzhiyun };
8164*4882a593Smuzhiyun 
8165*4882a593Smuzhiyun enum {
8166*4882a593Smuzhiyun 	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
8167*4882a593Smuzhiyun 	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
8168*4882a593Smuzhiyun };
8169*4882a593Smuzhiyun 
8170*4882a593Smuzhiyun struct mlx5_ifc_arm_rq_in_bits {
8171*4882a593Smuzhiyun 	u8         opcode[0x10];
8172*4882a593Smuzhiyun 	u8         uid[0x10];
8173*4882a593Smuzhiyun 
8174*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8175*4882a593Smuzhiyun 	u8         op_mod[0x10];
8176*4882a593Smuzhiyun 
8177*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8178*4882a593Smuzhiyun 	u8         srq_number[0x18];
8179*4882a593Smuzhiyun 
8180*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
8181*4882a593Smuzhiyun 	u8         lwm[0x10];
8182*4882a593Smuzhiyun };
8183*4882a593Smuzhiyun 
8184*4882a593Smuzhiyun struct mlx5_ifc_arm_dct_out_bits {
8185*4882a593Smuzhiyun 	u8         status[0x8];
8186*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8187*4882a593Smuzhiyun 
8188*4882a593Smuzhiyun 	u8         syndrome[0x20];
8189*4882a593Smuzhiyun 
8190*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8191*4882a593Smuzhiyun };
8192*4882a593Smuzhiyun 
8193*4882a593Smuzhiyun struct mlx5_ifc_arm_dct_in_bits {
8194*4882a593Smuzhiyun 	u8         opcode[0x10];
8195*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8196*4882a593Smuzhiyun 
8197*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8198*4882a593Smuzhiyun 	u8         op_mod[0x10];
8199*4882a593Smuzhiyun 
8200*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8201*4882a593Smuzhiyun 	u8         dct_number[0x18];
8202*4882a593Smuzhiyun 
8203*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8204*4882a593Smuzhiyun };
8205*4882a593Smuzhiyun 
8206*4882a593Smuzhiyun struct mlx5_ifc_alloc_xrcd_out_bits {
8207*4882a593Smuzhiyun 	u8         status[0x8];
8208*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8209*4882a593Smuzhiyun 
8210*4882a593Smuzhiyun 	u8         syndrome[0x20];
8211*4882a593Smuzhiyun 
8212*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8213*4882a593Smuzhiyun 	u8         xrcd[0x18];
8214*4882a593Smuzhiyun 
8215*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8216*4882a593Smuzhiyun };
8217*4882a593Smuzhiyun 
8218*4882a593Smuzhiyun struct mlx5_ifc_alloc_xrcd_in_bits {
8219*4882a593Smuzhiyun 	u8         opcode[0x10];
8220*4882a593Smuzhiyun 	u8         uid[0x10];
8221*4882a593Smuzhiyun 
8222*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8223*4882a593Smuzhiyun 	u8         op_mod[0x10];
8224*4882a593Smuzhiyun 
8225*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8226*4882a593Smuzhiyun };
8227*4882a593Smuzhiyun 
8228*4882a593Smuzhiyun struct mlx5_ifc_alloc_uar_out_bits {
8229*4882a593Smuzhiyun 	u8         status[0x8];
8230*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8231*4882a593Smuzhiyun 
8232*4882a593Smuzhiyun 	u8         syndrome[0x20];
8233*4882a593Smuzhiyun 
8234*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8235*4882a593Smuzhiyun 	u8         uar[0x18];
8236*4882a593Smuzhiyun 
8237*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8238*4882a593Smuzhiyun };
8239*4882a593Smuzhiyun 
8240*4882a593Smuzhiyun struct mlx5_ifc_alloc_uar_in_bits {
8241*4882a593Smuzhiyun 	u8         opcode[0x10];
8242*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8243*4882a593Smuzhiyun 
8244*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8245*4882a593Smuzhiyun 	u8         op_mod[0x10];
8246*4882a593Smuzhiyun 
8247*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8248*4882a593Smuzhiyun };
8249*4882a593Smuzhiyun 
8250*4882a593Smuzhiyun struct mlx5_ifc_alloc_transport_domain_out_bits {
8251*4882a593Smuzhiyun 	u8         status[0x8];
8252*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8253*4882a593Smuzhiyun 
8254*4882a593Smuzhiyun 	u8         syndrome[0x20];
8255*4882a593Smuzhiyun 
8256*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8257*4882a593Smuzhiyun 	u8         transport_domain[0x18];
8258*4882a593Smuzhiyun 
8259*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8260*4882a593Smuzhiyun };
8261*4882a593Smuzhiyun 
8262*4882a593Smuzhiyun struct mlx5_ifc_alloc_transport_domain_in_bits {
8263*4882a593Smuzhiyun 	u8         opcode[0x10];
8264*4882a593Smuzhiyun 	u8         uid[0x10];
8265*4882a593Smuzhiyun 
8266*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8267*4882a593Smuzhiyun 	u8         op_mod[0x10];
8268*4882a593Smuzhiyun 
8269*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8270*4882a593Smuzhiyun };
8271*4882a593Smuzhiyun 
8272*4882a593Smuzhiyun struct mlx5_ifc_alloc_q_counter_out_bits {
8273*4882a593Smuzhiyun 	u8         status[0x8];
8274*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8275*4882a593Smuzhiyun 
8276*4882a593Smuzhiyun 	u8         syndrome[0x20];
8277*4882a593Smuzhiyun 
8278*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
8279*4882a593Smuzhiyun 	u8         counter_set_id[0x8];
8280*4882a593Smuzhiyun 
8281*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8282*4882a593Smuzhiyun };
8283*4882a593Smuzhiyun 
8284*4882a593Smuzhiyun struct mlx5_ifc_alloc_q_counter_in_bits {
8285*4882a593Smuzhiyun 	u8         opcode[0x10];
8286*4882a593Smuzhiyun 	u8         uid[0x10];
8287*4882a593Smuzhiyun 
8288*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8289*4882a593Smuzhiyun 	u8         op_mod[0x10];
8290*4882a593Smuzhiyun 
8291*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8292*4882a593Smuzhiyun };
8293*4882a593Smuzhiyun 
8294*4882a593Smuzhiyun struct mlx5_ifc_alloc_pd_out_bits {
8295*4882a593Smuzhiyun 	u8         status[0x8];
8296*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8297*4882a593Smuzhiyun 
8298*4882a593Smuzhiyun 	u8         syndrome[0x20];
8299*4882a593Smuzhiyun 
8300*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8301*4882a593Smuzhiyun 	u8         pd[0x18];
8302*4882a593Smuzhiyun 
8303*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8304*4882a593Smuzhiyun };
8305*4882a593Smuzhiyun 
8306*4882a593Smuzhiyun struct mlx5_ifc_alloc_pd_in_bits {
8307*4882a593Smuzhiyun 	u8         opcode[0x10];
8308*4882a593Smuzhiyun 	u8         uid[0x10];
8309*4882a593Smuzhiyun 
8310*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8311*4882a593Smuzhiyun 	u8         op_mod[0x10];
8312*4882a593Smuzhiyun 
8313*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8314*4882a593Smuzhiyun };
8315*4882a593Smuzhiyun 
8316*4882a593Smuzhiyun struct mlx5_ifc_alloc_flow_counter_out_bits {
8317*4882a593Smuzhiyun 	u8         status[0x8];
8318*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8319*4882a593Smuzhiyun 
8320*4882a593Smuzhiyun 	u8         syndrome[0x20];
8321*4882a593Smuzhiyun 
8322*4882a593Smuzhiyun 	u8         flow_counter_id[0x20];
8323*4882a593Smuzhiyun 
8324*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8325*4882a593Smuzhiyun };
8326*4882a593Smuzhiyun 
8327*4882a593Smuzhiyun struct mlx5_ifc_alloc_flow_counter_in_bits {
8328*4882a593Smuzhiyun 	u8         opcode[0x10];
8329*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8330*4882a593Smuzhiyun 
8331*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8332*4882a593Smuzhiyun 	u8         op_mod[0x10];
8333*4882a593Smuzhiyun 
8334*4882a593Smuzhiyun 	u8         reserved_at_40[0x38];
8335*4882a593Smuzhiyun 	u8         flow_counter_bulk[0x8];
8336*4882a593Smuzhiyun };
8337*4882a593Smuzhiyun 
8338*4882a593Smuzhiyun struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
8339*4882a593Smuzhiyun 	u8         status[0x8];
8340*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8341*4882a593Smuzhiyun 
8342*4882a593Smuzhiyun 	u8         syndrome[0x20];
8343*4882a593Smuzhiyun 
8344*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8345*4882a593Smuzhiyun };
8346*4882a593Smuzhiyun 
8347*4882a593Smuzhiyun struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
8348*4882a593Smuzhiyun 	u8         opcode[0x10];
8349*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8350*4882a593Smuzhiyun 
8351*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8352*4882a593Smuzhiyun 	u8         op_mod[0x10];
8353*4882a593Smuzhiyun 
8354*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
8355*4882a593Smuzhiyun 
8356*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
8357*4882a593Smuzhiyun 	u8         vxlan_udp_port[0x10];
8358*4882a593Smuzhiyun };
8359*4882a593Smuzhiyun 
8360*4882a593Smuzhiyun struct mlx5_ifc_set_pp_rate_limit_out_bits {
8361*4882a593Smuzhiyun 	u8         status[0x8];
8362*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8363*4882a593Smuzhiyun 
8364*4882a593Smuzhiyun 	u8         syndrome[0x20];
8365*4882a593Smuzhiyun 
8366*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8367*4882a593Smuzhiyun };
8368*4882a593Smuzhiyun 
8369*4882a593Smuzhiyun struct mlx5_ifc_set_pp_rate_limit_context_bits {
8370*4882a593Smuzhiyun 	u8         rate_limit[0x20];
8371*4882a593Smuzhiyun 
8372*4882a593Smuzhiyun 	u8	   burst_upper_bound[0x20];
8373*4882a593Smuzhiyun 
8374*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
8375*4882a593Smuzhiyun 	u8	   typical_packet_size[0x10];
8376*4882a593Smuzhiyun 
8377*4882a593Smuzhiyun 	u8         reserved_at_60[0x120];
8378*4882a593Smuzhiyun };
8379*4882a593Smuzhiyun 
8380*4882a593Smuzhiyun struct mlx5_ifc_set_pp_rate_limit_in_bits {
8381*4882a593Smuzhiyun 	u8         opcode[0x10];
8382*4882a593Smuzhiyun 	u8         uid[0x10];
8383*4882a593Smuzhiyun 
8384*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8385*4882a593Smuzhiyun 	u8         op_mod[0x10];
8386*4882a593Smuzhiyun 
8387*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
8388*4882a593Smuzhiyun 	u8         rate_limit_index[0x10];
8389*4882a593Smuzhiyun 
8390*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
8391*4882a593Smuzhiyun 
8392*4882a593Smuzhiyun 	struct mlx5_ifc_set_pp_rate_limit_context_bits ctx;
8393*4882a593Smuzhiyun };
8394*4882a593Smuzhiyun 
8395*4882a593Smuzhiyun struct mlx5_ifc_access_register_out_bits {
8396*4882a593Smuzhiyun 	u8         status[0x8];
8397*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
8398*4882a593Smuzhiyun 
8399*4882a593Smuzhiyun 	u8         syndrome[0x20];
8400*4882a593Smuzhiyun 
8401*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8402*4882a593Smuzhiyun 
8403*4882a593Smuzhiyun 	u8         register_data[][0x20];
8404*4882a593Smuzhiyun };
8405*4882a593Smuzhiyun 
8406*4882a593Smuzhiyun enum {
8407*4882a593Smuzhiyun 	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
8408*4882a593Smuzhiyun 	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
8409*4882a593Smuzhiyun };
8410*4882a593Smuzhiyun 
8411*4882a593Smuzhiyun struct mlx5_ifc_access_register_in_bits {
8412*4882a593Smuzhiyun 	u8         opcode[0x10];
8413*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8414*4882a593Smuzhiyun 
8415*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8416*4882a593Smuzhiyun 	u8         op_mod[0x10];
8417*4882a593Smuzhiyun 
8418*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
8419*4882a593Smuzhiyun 	u8         register_id[0x10];
8420*4882a593Smuzhiyun 
8421*4882a593Smuzhiyun 	u8         argument[0x20];
8422*4882a593Smuzhiyun 
8423*4882a593Smuzhiyun 	u8         register_data[][0x20];
8424*4882a593Smuzhiyun };
8425*4882a593Smuzhiyun 
8426*4882a593Smuzhiyun struct mlx5_ifc_sltp_reg_bits {
8427*4882a593Smuzhiyun 	u8         status[0x4];
8428*4882a593Smuzhiyun 	u8         version[0x4];
8429*4882a593Smuzhiyun 	u8         local_port[0x8];
8430*4882a593Smuzhiyun 	u8         pnat[0x2];
8431*4882a593Smuzhiyun 	u8         reserved_at_12[0x2];
8432*4882a593Smuzhiyun 	u8         lane[0x4];
8433*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
8434*4882a593Smuzhiyun 
8435*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
8436*4882a593Smuzhiyun 
8437*4882a593Smuzhiyun 	u8         reserved_at_40[0x7];
8438*4882a593Smuzhiyun 	u8         polarity[0x1];
8439*4882a593Smuzhiyun 	u8         ob_tap0[0x8];
8440*4882a593Smuzhiyun 	u8         ob_tap1[0x8];
8441*4882a593Smuzhiyun 	u8         ob_tap2[0x8];
8442*4882a593Smuzhiyun 
8443*4882a593Smuzhiyun 	u8         reserved_at_60[0xc];
8444*4882a593Smuzhiyun 	u8         ob_preemp_mode[0x4];
8445*4882a593Smuzhiyun 	u8         ob_reg[0x8];
8446*4882a593Smuzhiyun 	u8         ob_bias[0x8];
8447*4882a593Smuzhiyun 
8448*4882a593Smuzhiyun 	u8         reserved_at_80[0x20];
8449*4882a593Smuzhiyun };
8450*4882a593Smuzhiyun 
8451*4882a593Smuzhiyun struct mlx5_ifc_slrg_reg_bits {
8452*4882a593Smuzhiyun 	u8         status[0x4];
8453*4882a593Smuzhiyun 	u8         version[0x4];
8454*4882a593Smuzhiyun 	u8         local_port[0x8];
8455*4882a593Smuzhiyun 	u8         pnat[0x2];
8456*4882a593Smuzhiyun 	u8         reserved_at_12[0x2];
8457*4882a593Smuzhiyun 	u8         lane[0x4];
8458*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
8459*4882a593Smuzhiyun 
8460*4882a593Smuzhiyun 	u8         time_to_link_up[0x10];
8461*4882a593Smuzhiyun 	u8         reserved_at_30[0xc];
8462*4882a593Smuzhiyun 	u8         grade_lane_speed[0x4];
8463*4882a593Smuzhiyun 
8464*4882a593Smuzhiyun 	u8         grade_version[0x8];
8465*4882a593Smuzhiyun 	u8         grade[0x18];
8466*4882a593Smuzhiyun 
8467*4882a593Smuzhiyun 	u8         reserved_at_60[0x4];
8468*4882a593Smuzhiyun 	u8         height_grade_type[0x4];
8469*4882a593Smuzhiyun 	u8         height_grade[0x18];
8470*4882a593Smuzhiyun 
8471*4882a593Smuzhiyun 	u8         height_dz[0x10];
8472*4882a593Smuzhiyun 	u8         height_dv[0x10];
8473*4882a593Smuzhiyun 
8474*4882a593Smuzhiyun 	u8         reserved_at_a0[0x10];
8475*4882a593Smuzhiyun 	u8         height_sigma[0x10];
8476*4882a593Smuzhiyun 
8477*4882a593Smuzhiyun 	u8         reserved_at_c0[0x20];
8478*4882a593Smuzhiyun 
8479*4882a593Smuzhiyun 	u8         reserved_at_e0[0x4];
8480*4882a593Smuzhiyun 	u8         phase_grade_type[0x4];
8481*4882a593Smuzhiyun 	u8         phase_grade[0x18];
8482*4882a593Smuzhiyun 
8483*4882a593Smuzhiyun 	u8         reserved_at_100[0x8];
8484*4882a593Smuzhiyun 	u8         phase_eo_pos[0x8];
8485*4882a593Smuzhiyun 	u8         reserved_at_110[0x8];
8486*4882a593Smuzhiyun 	u8         phase_eo_neg[0x8];
8487*4882a593Smuzhiyun 
8488*4882a593Smuzhiyun 	u8         ffe_set_tested[0x10];
8489*4882a593Smuzhiyun 	u8         test_errors_per_lane[0x10];
8490*4882a593Smuzhiyun };
8491*4882a593Smuzhiyun 
8492*4882a593Smuzhiyun struct mlx5_ifc_pvlc_reg_bits {
8493*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8494*4882a593Smuzhiyun 	u8         local_port[0x8];
8495*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8496*4882a593Smuzhiyun 
8497*4882a593Smuzhiyun 	u8         reserved_at_20[0x1c];
8498*4882a593Smuzhiyun 	u8         vl_hw_cap[0x4];
8499*4882a593Smuzhiyun 
8500*4882a593Smuzhiyun 	u8         reserved_at_40[0x1c];
8501*4882a593Smuzhiyun 	u8         vl_admin[0x4];
8502*4882a593Smuzhiyun 
8503*4882a593Smuzhiyun 	u8         reserved_at_60[0x1c];
8504*4882a593Smuzhiyun 	u8         vl_operational[0x4];
8505*4882a593Smuzhiyun };
8506*4882a593Smuzhiyun 
8507*4882a593Smuzhiyun struct mlx5_ifc_pude_reg_bits {
8508*4882a593Smuzhiyun 	u8         swid[0x8];
8509*4882a593Smuzhiyun 	u8         local_port[0x8];
8510*4882a593Smuzhiyun 	u8         reserved_at_10[0x4];
8511*4882a593Smuzhiyun 	u8         admin_status[0x4];
8512*4882a593Smuzhiyun 	u8         reserved_at_18[0x4];
8513*4882a593Smuzhiyun 	u8         oper_status[0x4];
8514*4882a593Smuzhiyun 
8515*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
8516*4882a593Smuzhiyun };
8517*4882a593Smuzhiyun 
8518*4882a593Smuzhiyun struct mlx5_ifc_ptys_reg_bits {
8519*4882a593Smuzhiyun 	u8         reserved_at_0[0x1];
8520*4882a593Smuzhiyun 	u8         an_disable_admin[0x1];
8521*4882a593Smuzhiyun 	u8         an_disable_cap[0x1];
8522*4882a593Smuzhiyun 	u8         reserved_at_3[0x5];
8523*4882a593Smuzhiyun 	u8         local_port[0x8];
8524*4882a593Smuzhiyun 	u8         reserved_at_10[0xd];
8525*4882a593Smuzhiyun 	u8         proto_mask[0x3];
8526*4882a593Smuzhiyun 
8527*4882a593Smuzhiyun 	u8         an_status[0x4];
8528*4882a593Smuzhiyun 	u8         reserved_at_24[0xc];
8529*4882a593Smuzhiyun 	u8         data_rate_oper[0x10];
8530*4882a593Smuzhiyun 
8531*4882a593Smuzhiyun 	u8         ext_eth_proto_capability[0x20];
8532*4882a593Smuzhiyun 
8533*4882a593Smuzhiyun 	u8         eth_proto_capability[0x20];
8534*4882a593Smuzhiyun 
8535*4882a593Smuzhiyun 	u8         ib_link_width_capability[0x10];
8536*4882a593Smuzhiyun 	u8         ib_proto_capability[0x10];
8537*4882a593Smuzhiyun 
8538*4882a593Smuzhiyun 	u8         ext_eth_proto_admin[0x20];
8539*4882a593Smuzhiyun 
8540*4882a593Smuzhiyun 	u8         eth_proto_admin[0x20];
8541*4882a593Smuzhiyun 
8542*4882a593Smuzhiyun 	u8         ib_link_width_admin[0x10];
8543*4882a593Smuzhiyun 	u8         ib_proto_admin[0x10];
8544*4882a593Smuzhiyun 
8545*4882a593Smuzhiyun 	u8         ext_eth_proto_oper[0x20];
8546*4882a593Smuzhiyun 
8547*4882a593Smuzhiyun 	u8         eth_proto_oper[0x20];
8548*4882a593Smuzhiyun 
8549*4882a593Smuzhiyun 	u8         ib_link_width_oper[0x10];
8550*4882a593Smuzhiyun 	u8         ib_proto_oper[0x10];
8551*4882a593Smuzhiyun 
8552*4882a593Smuzhiyun 	u8         reserved_at_160[0x1c];
8553*4882a593Smuzhiyun 	u8         connector_type[0x4];
8554*4882a593Smuzhiyun 
8555*4882a593Smuzhiyun 	u8         eth_proto_lp_advertise[0x20];
8556*4882a593Smuzhiyun 
8557*4882a593Smuzhiyun 	u8         reserved_at_1a0[0x60];
8558*4882a593Smuzhiyun };
8559*4882a593Smuzhiyun 
8560*4882a593Smuzhiyun struct mlx5_ifc_mlcr_reg_bits {
8561*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8562*4882a593Smuzhiyun 	u8         local_port[0x8];
8563*4882a593Smuzhiyun 	u8         reserved_at_10[0x20];
8564*4882a593Smuzhiyun 
8565*4882a593Smuzhiyun 	u8         beacon_duration[0x10];
8566*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
8567*4882a593Smuzhiyun 
8568*4882a593Smuzhiyun 	u8         beacon_remain[0x10];
8569*4882a593Smuzhiyun };
8570*4882a593Smuzhiyun 
8571*4882a593Smuzhiyun struct mlx5_ifc_ptas_reg_bits {
8572*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
8573*4882a593Smuzhiyun 
8574*4882a593Smuzhiyun 	u8         algorithm_options[0x10];
8575*4882a593Smuzhiyun 	u8         reserved_at_30[0x4];
8576*4882a593Smuzhiyun 	u8         repetitions_mode[0x4];
8577*4882a593Smuzhiyun 	u8         num_of_repetitions[0x8];
8578*4882a593Smuzhiyun 
8579*4882a593Smuzhiyun 	u8         grade_version[0x8];
8580*4882a593Smuzhiyun 	u8         height_grade_type[0x4];
8581*4882a593Smuzhiyun 	u8         phase_grade_type[0x4];
8582*4882a593Smuzhiyun 	u8         height_grade_weight[0x8];
8583*4882a593Smuzhiyun 	u8         phase_grade_weight[0x8];
8584*4882a593Smuzhiyun 
8585*4882a593Smuzhiyun 	u8         gisim_measure_bits[0x10];
8586*4882a593Smuzhiyun 	u8         adaptive_tap_measure_bits[0x10];
8587*4882a593Smuzhiyun 
8588*4882a593Smuzhiyun 	u8         ber_bath_high_error_threshold[0x10];
8589*4882a593Smuzhiyun 	u8         ber_bath_mid_error_threshold[0x10];
8590*4882a593Smuzhiyun 
8591*4882a593Smuzhiyun 	u8         ber_bath_low_error_threshold[0x10];
8592*4882a593Smuzhiyun 	u8         one_ratio_high_threshold[0x10];
8593*4882a593Smuzhiyun 
8594*4882a593Smuzhiyun 	u8         one_ratio_high_mid_threshold[0x10];
8595*4882a593Smuzhiyun 	u8         one_ratio_low_mid_threshold[0x10];
8596*4882a593Smuzhiyun 
8597*4882a593Smuzhiyun 	u8         one_ratio_low_threshold[0x10];
8598*4882a593Smuzhiyun 	u8         ndeo_error_threshold[0x10];
8599*4882a593Smuzhiyun 
8600*4882a593Smuzhiyun 	u8         mixer_offset_step_size[0x10];
8601*4882a593Smuzhiyun 	u8         reserved_at_110[0x8];
8602*4882a593Smuzhiyun 	u8         mix90_phase_for_voltage_bath[0x8];
8603*4882a593Smuzhiyun 
8604*4882a593Smuzhiyun 	u8         mixer_offset_start[0x10];
8605*4882a593Smuzhiyun 	u8         mixer_offset_end[0x10];
8606*4882a593Smuzhiyun 
8607*4882a593Smuzhiyun 	u8         reserved_at_140[0x15];
8608*4882a593Smuzhiyun 	u8         ber_test_time[0xb];
8609*4882a593Smuzhiyun };
8610*4882a593Smuzhiyun 
8611*4882a593Smuzhiyun struct mlx5_ifc_pspa_reg_bits {
8612*4882a593Smuzhiyun 	u8         swid[0x8];
8613*4882a593Smuzhiyun 	u8         local_port[0x8];
8614*4882a593Smuzhiyun 	u8         sub_port[0x8];
8615*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
8616*4882a593Smuzhiyun 
8617*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
8618*4882a593Smuzhiyun };
8619*4882a593Smuzhiyun 
8620*4882a593Smuzhiyun struct mlx5_ifc_pqdr_reg_bits {
8621*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8622*4882a593Smuzhiyun 	u8         local_port[0x8];
8623*4882a593Smuzhiyun 	u8         reserved_at_10[0x5];
8624*4882a593Smuzhiyun 	u8         prio[0x3];
8625*4882a593Smuzhiyun 	u8         reserved_at_18[0x6];
8626*4882a593Smuzhiyun 	u8         mode[0x2];
8627*4882a593Smuzhiyun 
8628*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
8629*4882a593Smuzhiyun 
8630*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
8631*4882a593Smuzhiyun 	u8         min_threshold[0x10];
8632*4882a593Smuzhiyun 
8633*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
8634*4882a593Smuzhiyun 	u8         max_threshold[0x10];
8635*4882a593Smuzhiyun 
8636*4882a593Smuzhiyun 	u8         reserved_at_80[0x10];
8637*4882a593Smuzhiyun 	u8         mark_probability_denominator[0x10];
8638*4882a593Smuzhiyun 
8639*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
8640*4882a593Smuzhiyun };
8641*4882a593Smuzhiyun 
8642*4882a593Smuzhiyun struct mlx5_ifc_ppsc_reg_bits {
8643*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8644*4882a593Smuzhiyun 	u8         local_port[0x8];
8645*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8646*4882a593Smuzhiyun 
8647*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
8648*4882a593Smuzhiyun 
8649*4882a593Smuzhiyun 	u8         reserved_at_80[0x1c];
8650*4882a593Smuzhiyun 	u8         wrps_admin[0x4];
8651*4882a593Smuzhiyun 
8652*4882a593Smuzhiyun 	u8         reserved_at_a0[0x1c];
8653*4882a593Smuzhiyun 	u8         wrps_status[0x4];
8654*4882a593Smuzhiyun 
8655*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
8656*4882a593Smuzhiyun 	u8         up_threshold[0x8];
8657*4882a593Smuzhiyun 	u8         reserved_at_d0[0x8];
8658*4882a593Smuzhiyun 	u8         down_threshold[0x8];
8659*4882a593Smuzhiyun 
8660*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
8661*4882a593Smuzhiyun 
8662*4882a593Smuzhiyun 	u8         reserved_at_100[0x1c];
8663*4882a593Smuzhiyun 	u8         srps_admin[0x4];
8664*4882a593Smuzhiyun 
8665*4882a593Smuzhiyun 	u8         reserved_at_120[0x1c];
8666*4882a593Smuzhiyun 	u8         srps_status[0x4];
8667*4882a593Smuzhiyun 
8668*4882a593Smuzhiyun 	u8         reserved_at_140[0x40];
8669*4882a593Smuzhiyun };
8670*4882a593Smuzhiyun 
8671*4882a593Smuzhiyun struct mlx5_ifc_pplr_reg_bits {
8672*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8673*4882a593Smuzhiyun 	u8         local_port[0x8];
8674*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8675*4882a593Smuzhiyun 
8676*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
8677*4882a593Smuzhiyun 	u8         lb_cap[0x8];
8678*4882a593Smuzhiyun 	u8         reserved_at_30[0x8];
8679*4882a593Smuzhiyun 	u8         lb_en[0x8];
8680*4882a593Smuzhiyun };
8681*4882a593Smuzhiyun 
8682*4882a593Smuzhiyun struct mlx5_ifc_pplm_reg_bits {
8683*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8684*4882a593Smuzhiyun 	u8	   local_port[0x8];
8685*4882a593Smuzhiyun 	u8	   reserved_at_10[0x10];
8686*4882a593Smuzhiyun 
8687*4882a593Smuzhiyun 	u8	   reserved_at_20[0x20];
8688*4882a593Smuzhiyun 
8689*4882a593Smuzhiyun 	u8	   port_profile_mode[0x8];
8690*4882a593Smuzhiyun 	u8	   static_port_profile[0x8];
8691*4882a593Smuzhiyun 	u8	   active_port_profile[0x8];
8692*4882a593Smuzhiyun 	u8	   reserved_at_58[0x8];
8693*4882a593Smuzhiyun 
8694*4882a593Smuzhiyun 	u8	   retransmission_active[0x8];
8695*4882a593Smuzhiyun 	u8	   fec_mode_active[0x18];
8696*4882a593Smuzhiyun 
8697*4882a593Smuzhiyun 	u8	   rs_fec_correction_bypass_cap[0x4];
8698*4882a593Smuzhiyun 	u8	   reserved_at_84[0x8];
8699*4882a593Smuzhiyun 	u8	   fec_override_cap_56g[0x4];
8700*4882a593Smuzhiyun 	u8	   fec_override_cap_100g[0x4];
8701*4882a593Smuzhiyun 	u8	   fec_override_cap_50g[0x4];
8702*4882a593Smuzhiyun 	u8	   fec_override_cap_25g[0x4];
8703*4882a593Smuzhiyun 	u8	   fec_override_cap_10g_40g[0x4];
8704*4882a593Smuzhiyun 
8705*4882a593Smuzhiyun 	u8	   rs_fec_correction_bypass_admin[0x4];
8706*4882a593Smuzhiyun 	u8	   reserved_at_a4[0x8];
8707*4882a593Smuzhiyun 	u8	   fec_override_admin_56g[0x4];
8708*4882a593Smuzhiyun 	u8	   fec_override_admin_100g[0x4];
8709*4882a593Smuzhiyun 	u8	   fec_override_admin_50g[0x4];
8710*4882a593Smuzhiyun 	u8	   fec_override_admin_25g[0x4];
8711*4882a593Smuzhiyun 	u8	   fec_override_admin_10g_40g[0x4];
8712*4882a593Smuzhiyun 
8713*4882a593Smuzhiyun 	u8         fec_override_cap_400g_8x[0x10];
8714*4882a593Smuzhiyun 	u8         fec_override_cap_200g_4x[0x10];
8715*4882a593Smuzhiyun 
8716*4882a593Smuzhiyun 	u8         fec_override_cap_100g_2x[0x10];
8717*4882a593Smuzhiyun 	u8         fec_override_cap_50g_1x[0x10];
8718*4882a593Smuzhiyun 
8719*4882a593Smuzhiyun 	u8         fec_override_admin_400g_8x[0x10];
8720*4882a593Smuzhiyun 	u8         fec_override_admin_200g_4x[0x10];
8721*4882a593Smuzhiyun 
8722*4882a593Smuzhiyun 	u8         fec_override_admin_100g_2x[0x10];
8723*4882a593Smuzhiyun 	u8         fec_override_admin_50g_1x[0x10];
8724*4882a593Smuzhiyun 
8725*4882a593Smuzhiyun 	u8         reserved_at_140[0x140];
8726*4882a593Smuzhiyun };
8727*4882a593Smuzhiyun 
8728*4882a593Smuzhiyun struct mlx5_ifc_ppcnt_reg_bits {
8729*4882a593Smuzhiyun 	u8         swid[0x8];
8730*4882a593Smuzhiyun 	u8         local_port[0x8];
8731*4882a593Smuzhiyun 	u8         pnat[0x2];
8732*4882a593Smuzhiyun 	u8         reserved_at_12[0x8];
8733*4882a593Smuzhiyun 	u8         grp[0x6];
8734*4882a593Smuzhiyun 
8735*4882a593Smuzhiyun 	u8         clr[0x1];
8736*4882a593Smuzhiyun 	u8         reserved_at_21[0x1c];
8737*4882a593Smuzhiyun 	u8         prio_tc[0x3];
8738*4882a593Smuzhiyun 
8739*4882a593Smuzhiyun 	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
8740*4882a593Smuzhiyun };
8741*4882a593Smuzhiyun 
8742*4882a593Smuzhiyun struct mlx5_ifc_mpein_reg_bits {
8743*4882a593Smuzhiyun 	u8         reserved_at_0[0x2];
8744*4882a593Smuzhiyun 	u8         depth[0x6];
8745*4882a593Smuzhiyun 	u8         pcie_index[0x8];
8746*4882a593Smuzhiyun 	u8         node[0x8];
8747*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
8748*4882a593Smuzhiyun 
8749*4882a593Smuzhiyun 	u8         capability_mask[0x20];
8750*4882a593Smuzhiyun 
8751*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
8752*4882a593Smuzhiyun 	u8         link_width_enabled[0x8];
8753*4882a593Smuzhiyun 	u8         link_speed_enabled[0x10];
8754*4882a593Smuzhiyun 
8755*4882a593Smuzhiyun 	u8         lane0_physical_position[0x8];
8756*4882a593Smuzhiyun 	u8         link_width_active[0x8];
8757*4882a593Smuzhiyun 	u8         link_speed_active[0x10];
8758*4882a593Smuzhiyun 
8759*4882a593Smuzhiyun 	u8         num_of_pfs[0x10];
8760*4882a593Smuzhiyun 	u8         num_of_vfs[0x10];
8761*4882a593Smuzhiyun 
8762*4882a593Smuzhiyun 	u8         bdf0[0x10];
8763*4882a593Smuzhiyun 	u8         reserved_at_b0[0x10];
8764*4882a593Smuzhiyun 
8765*4882a593Smuzhiyun 	u8         max_read_request_size[0x4];
8766*4882a593Smuzhiyun 	u8         max_payload_size[0x4];
8767*4882a593Smuzhiyun 	u8         reserved_at_c8[0x5];
8768*4882a593Smuzhiyun 	u8         pwr_status[0x3];
8769*4882a593Smuzhiyun 	u8         port_type[0x4];
8770*4882a593Smuzhiyun 	u8         reserved_at_d4[0xb];
8771*4882a593Smuzhiyun 	u8         lane_reversal[0x1];
8772*4882a593Smuzhiyun 
8773*4882a593Smuzhiyun 	u8         reserved_at_e0[0x14];
8774*4882a593Smuzhiyun 	u8         pci_power[0xc];
8775*4882a593Smuzhiyun 
8776*4882a593Smuzhiyun 	u8         reserved_at_100[0x20];
8777*4882a593Smuzhiyun 
8778*4882a593Smuzhiyun 	u8         device_status[0x10];
8779*4882a593Smuzhiyun 	u8         port_state[0x8];
8780*4882a593Smuzhiyun 	u8         reserved_at_138[0x8];
8781*4882a593Smuzhiyun 
8782*4882a593Smuzhiyun 	u8         reserved_at_140[0x10];
8783*4882a593Smuzhiyun 	u8         receiver_detect_result[0x10];
8784*4882a593Smuzhiyun 
8785*4882a593Smuzhiyun 	u8         reserved_at_160[0x20];
8786*4882a593Smuzhiyun };
8787*4882a593Smuzhiyun 
8788*4882a593Smuzhiyun struct mlx5_ifc_mpcnt_reg_bits {
8789*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8790*4882a593Smuzhiyun 	u8         pcie_index[0x8];
8791*4882a593Smuzhiyun 	u8         reserved_at_10[0xa];
8792*4882a593Smuzhiyun 	u8         grp[0x6];
8793*4882a593Smuzhiyun 
8794*4882a593Smuzhiyun 	u8         clr[0x1];
8795*4882a593Smuzhiyun 	u8         reserved_at_21[0x1f];
8796*4882a593Smuzhiyun 
8797*4882a593Smuzhiyun 	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
8798*4882a593Smuzhiyun };
8799*4882a593Smuzhiyun 
8800*4882a593Smuzhiyun struct mlx5_ifc_ppad_reg_bits {
8801*4882a593Smuzhiyun 	u8         reserved_at_0[0x3];
8802*4882a593Smuzhiyun 	u8         single_mac[0x1];
8803*4882a593Smuzhiyun 	u8         reserved_at_4[0x4];
8804*4882a593Smuzhiyun 	u8         local_port[0x8];
8805*4882a593Smuzhiyun 	u8         mac_47_32[0x10];
8806*4882a593Smuzhiyun 
8807*4882a593Smuzhiyun 	u8         mac_31_0[0x20];
8808*4882a593Smuzhiyun 
8809*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8810*4882a593Smuzhiyun };
8811*4882a593Smuzhiyun 
8812*4882a593Smuzhiyun struct mlx5_ifc_pmtu_reg_bits {
8813*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8814*4882a593Smuzhiyun 	u8         local_port[0x8];
8815*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8816*4882a593Smuzhiyun 
8817*4882a593Smuzhiyun 	u8         max_mtu[0x10];
8818*4882a593Smuzhiyun 	u8         reserved_at_30[0x10];
8819*4882a593Smuzhiyun 
8820*4882a593Smuzhiyun 	u8         admin_mtu[0x10];
8821*4882a593Smuzhiyun 	u8         reserved_at_50[0x10];
8822*4882a593Smuzhiyun 
8823*4882a593Smuzhiyun 	u8         oper_mtu[0x10];
8824*4882a593Smuzhiyun 	u8         reserved_at_70[0x10];
8825*4882a593Smuzhiyun };
8826*4882a593Smuzhiyun 
8827*4882a593Smuzhiyun struct mlx5_ifc_pmpr_reg_bits {
8828*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8829*4882a593Smuzhiyun 	u8         module[0x8];
8830*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8831*4882a593Smuzhiyun 
8832*4882a593Smuzhiyun 	u8         reserved_at_20[0x18];
8833*4882a593Smuzhiyun 	u8         attenuation_5g[0x8];
8834*4882a593Smuzhiyun 
8835*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
8836*4882a593Smuzhiyun 	u8         attenuation_7g[0x8];
8837*4882a593Smuzhiyun 
8838*4882a593Smuzhiyun 	u8         reserved_at_60[0x18];
8839*4882a593Smuzhiyun 	u8         attenuation_12g[0x8];
8840*4882a593Smuzhiyun };
8841*4882a593Smuzhiyun 
8842*4882a593Smuzhiyun struct mlx5_ifc_pmpe_reg_bits {
8843*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8844*4882a593Smuzhiyun 	u8         module[0x8];
8845*4882a593Smuzhiyun 	u8         reserved_at_10[0xc];
8846*4882a593Smuzhiyun 	u8         module_status[0x4];
8847*4882a593Smuzhiyun 
8848*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
8849*4882a593Smuzhiyun };
8850*4882a593Smuzhiyun 
8851*4882a593Smuzhiyun struct mlx5_ifc_pmpc_reg_bits {
8852*4882a593Smuzhiyun 	u8         module_state_updated[32][0x8];
8853*4882a593Smuzhiyun };
8854*4882a593Smuzhiyun 
8855*4882a593Smuzhiyun struct mlx5_ifc_pmlpn_reg_bits {
8856*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
8857*4882a593Smuzhiyun 	u8         mlpn_status[0x4];
8858*4882a593Smuzhiyun 	u8         local_port[0x8];
8859*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8860*4882a593Smuzhiyun 
8861*4882a593Smuzhiyun 	u8         e[0x1];
8862*4882a593Smuzhiyun 	u8         reserved_at_21[0x1f];
8863*4882a593Smuzhiyun };
8864*4882a593Smuzhiyun 
8865*4882a593Smuzhiyun struct mlx5_ifc_pmlp_reg_bits {
8866*4882a593Smuzhiyun 	u8         rxtx[0x1];
8867*4882a593Smuzhiyun 	u8         reserved_at_1[0x7];
8868*4882a593Smuzhiyun 	u8         local_port[0x8];
8869*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
8870*4882a593Smuzhiyun 	u8         width[0x8];
8871*4882a593Smuzhiyun 
8872*4882a593Smuzhiyun 	u8         lane0_module_mapping[0x20];
8873*4882a593Smuzhiyun 
8874*4882a593Smuzhiyun 	u8         lane1_module_mapping[0x20];
8875*4882a593Smuzhiyun 
8876*4882a593Smuzhiyun 	u8         lane2_module_mapping[0x20];
8877*4882a593Smuzhiyun 
8878*4882a593Smuzhiyun 	u8         lane3_module_mapping[0x20];
8879*4882a593Smuzhiyun 
8880*4882a593Smuzhiyun 	u8         reserved_at_a0[0x160];
8881*4882a593Smuzhiyun };
8882*4882a593Smuzhiyun 
8883*4882a593Smuzhiyun struct mlx5_ifc_pmaos_reg_bits {
8884*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8885*4882a593Smuzhiyun 	u8         module[0x8];
8886*4882a593Smuzhiyun 	u8         reserved_at_10[0x4];
8887*4882a593Smuzhiyun 	u8         admin_status[0x4];
8888*4882a593Smuzhiyun 	u8         reserved_at_18[0x4];
8889*4882a593Smuzhiyun 	u8         oper_status[0x4];
8890*4882a593Smuzhiyun 
8891*4882a593Smuzhiyun 	u8         ase[0x1];
8892*4882a593Smuzhiyun 	u8         ee[0x1];
8893*4882a593Smuzhiyun 	u8         reserved_at_22[0x1c];
8894*4882a593Smuzhiyun 	u8         e[0x2];
8895*4882a593Smuzhiyun 
8896*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
8897*4882a593Smuzhiyun };
8898*4882a593Smuzhiyun 
8899*4882a593Smuzhiyun struct mlx5_ifc_plpc_reg_bits {
8900*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
8901*4882a593Smuzhiyun 	u8         profile_id[0xc];
8902*4882a593Smuzhiyun 	u8         reserved_at_10[0x4];
8903*4882a593Smuzhiyun 	u8         proto_mask[0x4];
8904*4882a593Smuzhiyun 	u8         reserved_at_18[0x8];
8905*4882a593Smuzhiyun 
8906*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
8907*4882a593Smuzhiyun 	u8         lane_speed[0x10];
8908*4882a593Smuzhiyun 
8909*4882a593Smuzhiyun 	u8         reserved_at_40[0x17];
8910*4882a593Smuzhiyun 	u8         lpbf[0x1];
8911*4882a593Smuzhiyun 	u8         fec_mode_policy[0x8];
8912*4882a593Smuzhiyun 
8913*4882a593Smuzhiyun 	u8         retransmission_capability[0x8];
8914*4882a593Smuzhiyun 	u8         fec_mode_capability[0x18];
8915*4882a593Smuzhiyun 
8916*4882a593Smuzhiyun 	u8         retransmission_support_admin[0x8];
8917*4882a593Smuzhiyun 	u8         fec_mode_support_admin[0x18];
8918*4882a593Smuzhiyun 
8919*4882a593Smuzhiyun 	u8         retransmission_request_admin[0x8];
8920*4882a593Smuzhiyun 	u8         fec_mode_request_admin[0x18];
8921*4882a593Smuzhiyun 
8922*4882a593Smuzhiyun 	u8         reserved_at_c0[0x80];
8923*4882a593Smuzhiyun };
8924*4882a593Smuzhiyun 
8925*4882a593Smuzhiyun struct mlx5_ifc_plib_reg_bits {
8926*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8927*4882a593Smuzhiyun 	u8         local_port[0x8];
8928*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
8929*4882a593Smuzhiyun 	u8         ib_port[0x8];
8930*4882a593Smuzhiyun 
8931*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
8932*4882a593Smuzhiyun };
8933*4882a593Smuzhiyun 
8934*4882a593Smuzhiyun struct mlx5_ifc_plbf_reg_bits {
8935*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8936*4882a593Smuzhiyun 	u8         local_port[0x8];
8937*4882a593Smuzhiyun 	u8         reserved_at_10[0xd];
8938*4882a593Smuzhiyun 	u8         lbf_mode[0x3];
8939*4882a593Smuzhiyun 
8940*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
8941*4882a593Smuzhiyun };
8942*4882a593Smuzhiyun 
8943*4882a593Smuzhiyun struct mlx5_ifc_pipg_reg_bits {
8944*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8945*4882a593Smuzhiyun 	u8         local_port[0x8];
8946*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8947*4882a593Smuzhiyun 
8948*4882a593Smuzhiyun 	u8         dic[0x1];
8949*4882a593Smuzhiyun 	u8         reserved_at_21[0x19];
8950*4882a593Smuzhiyun 	u8         ipg[0x4];
8951*4882a593Smuzhiyun 	u8         reserved_at_3e[0x2];
8952*4882a593Smuzhiyun };
8953*4882a593Smuzhiyun 
8954*4882a593Smuzhiyun struct mlx5_ifc_pifr_reg_bits {
8955*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8956*4882a593Smuzhiyun 	u8         local_port[0x8];
8957*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
8958*4882a593Smuzhiyun 
8959*4882a593Smuzhiyun 	u8         reserved_at_20[0xe0];
8960*4882a593Smuzhiyun 
8961*4882a593Smuzhiyun 	u8         port_filter[8][0x20];
8962*4882a593Smuzhiyun 
8963*4882a593Smuzhiyun 	u8         port_filter_update_en[8][0x20];
8964*4882a593Smuzhiyun };
8965*4882a593Smuzhiyun 
8966*4882a593Smuzhiyun struct mlx5_ifc_pfcc_reg_bits {
8967*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
8968*4882a593Smuzhiyun 	u8         local_port[0x8];
8969*4882a593Smuzhiyun 	u8         reserved_at_10[0xb];
8970*4882a593Smuzhiyun 	u8         ppan_mask_n[0x1];
8971*4882a593Smuzhiyun 	u8         minor_stall_mask[0x1];
8972*4882a593Smuzhiyun 	u8         critical_stall_mask[0x1];
8973*4882a593Smuzhiyun 	u8         reserved_at_1e[0x2];
8974*4882a593Smuzhiyun 
8975*4882a593Smuzhiyun 	u8         ppan[0x4];
8976*4882a593Smuzhiyun 	u8         reserved_at_24[0x4];
8977*4882a593Smuzhiyun 	u8         prio_mask_tx[0x8];
8978*4882a593Smuzhiyun 	u8         reserved_at_30[0x8];
8979*4882a593Smuzhiyun 	u8         prio_mask_rx[0x8];
8980*4882a593Smuzhiyun 
8981*4882a593Smuzhiyun 	u8         pptx[0x1];
8982*4882a593Smuzhiyun 	u8         aptx[0x1];
8983*4882a593Smuzhiyun 	u8         pptx_mask_n[0x1];
8984*4882a593Smuzhiyun 	u8         reserved_at_43[0x5];
8985*4882a593Smuzhiyun 	u8         pfctx[0x8];
8986*4882a593Smuzhiyun 	u8         reserved_at_50[0x10];
8987*4882a593Smuzhiyun 
8988*4882a593Smuzhiyun 	u8         pprx[0x1];
8989*4882a593Smuzhiyun 	u8         aprx[0x1];
8990*4882a593Smuzhiyun 	u8         pprx_mask_n[0x1];
8991*4882a593Smuzhiyun 	u8         reserved_at_63[0x5];
8992*4882a593Smuzhiyun 	u8         pfcrx[0x8];
8993*4882a593Smuzhiyun 	u8         reserved_at_70[0x10];
8994*4882a593Smuzhiyun 
8995*4882a593Smuzhiyun 	u8         device_stall_minor_watermark[0x10];
8996*4882a593Smuzhiyun 	u8         device_stall_critical_watermark[0x10];
8997*4882a593Smuzhiyun 
8998*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
8999*4882a593Smuzhiyun };
9000*4882a593Smuzhiyun 
9001*4882a593Smuzhiyun struct mlx5_ifc_pelc_reg_bits {
9002*4882a593Smuzhiyun 	u8         op[0x4];
9003*4882a593Smuzhiyun 	u8         reserved_at_4[0x4];
9004*4882a593Smuzhiyun 	u8         local_port[0x8];
9005*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9006*4882a593Smuzhiyun 
9007*4882a593Smuzhiyun 	u8         op_admin[0x8];
9008*4882a593Smuzhiyun 	u8         op_capability[0x8];
9009*4882a593Smuzhiyun 	u8         op_request[0x8];
9010*4882a593Smuzhiyun 	u8         op_active[0x8];
9011*4882a593Smuzhiyun 
9012*4882a593Smuzhiyun 	u8         admin[0x40];
9013*4882a593Smuzhiyun 
9014*4882a593Smuzhiyun 	u8         capability[0x40];
9015*4882a593Smuzhiyun 
9016*4882a593Smuzhiyun 	u8         request[0x40];
9017*4882a593Smuzhiyun 
9018*4882a593Smuzhiyun 	u8         active[0x40];
9019*4882a593Smuzhiyun 
9020*4882a593Smuzhiyun 	u8         reserved_at_140[0x80];
9021*4882a593Smuzhiyun };
9022*4882a593Smuzhiyun 
9023*4882a593Smuzhiyun struct mlx5_ifc_peir_reg_bits {
9024*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9025*4882a593Smuzhiyun 	u8         local_port[0x8];
9026*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9027*4882a593Smuzhiyun 
9028*4882a593Smuzhiyun 	u8         reserved_at_20[0xc];
9029*4882a593Smuzhiyun 	u8         error_count[0x4];
9030*4882a593Smuzhiyun 	u8         reserved_at_30[0x10];
9031*4882a593Smuzhiyun 
9032*4882a593Smuzhiyun 	u8         reserved_at_40[0xc];
9033*4882a593Smuzhiyun 	u8         lane[0x4];
9034*4882a593Smuzhiyun 	u8         reserved_at_50[0x8];
9035*4882a593Smuzhiyun 	u8         error_type[0x8];
9036*4882a593Smuzhiyun };
9037*4882a593Smuzhiyun 
9038*4882a593Smuzhiyun struct mlx5_ifc_mpegc_reg_bits {
9039*4882a593Smuzhiyun 	u8         reserved_at_0[0x30];
9040*4882a593Smuzhiyun 	u8         field_select[0x10];
9041*4882a593Smuzhiyun 
9042*4882a593Smuzhiyun 	u8         tx_overflow_sense[0x1];
9043*4882a593Smuzhiyun 	u8         mark_cqe[0x1];
9044*4882a593Smuzhiyun 	u8         mark_cnp[0x1];
9045*4882a593Smuzhiyun 	u8         reserved_at_43[0x1b];
9046*4882a593Smuzhiyun 	u8         tx_lossy_overflow_oper[0x2];
9047*4882a593Smuzhiyun 
9048*4882a593Smuzhiyun 	u8         reserved_at_60[0x100];
9049*4882a593Smuzhiyun };
9050*4882a593Smuzhiyun 
9051*4882a593Smuzhiyun struct mlx5_ifc_pcam_enhanced_features_bits {
9052*4882a593Smuzhiyun 	u8         reserved_at_0[0x68];
9053*4882a593Smuzhiyun 	u8         fec_50G_per_lane_in_pplm[0x1];
9054*4882a593Smuzhiyun 	u8         reserved_at_69[0x4];
9055*4882a593Smuzhiyun 	u8         rx_icrc_encapsulated_counter[0x1];
9056*4882a593Smuzhiyun 	u8	   reserved_at_6e[0x4];
9057*4882a593Smuzhiyun 	u8         ptys_extended_ethernet[0x1];
9058*4882a593Smuzhiyun 	u8	   reserved_at_73[0x3];
9059*4882a593Smuzhiyun 	u8         pfcc_mask[0x1];
9060*4882a593Smuzhiyun 	u8         reserved_at_77[0x3];
9061*4882a593Smuzhiyun 	u8         per_lane_error_counters[0x1];
9062*4882a593Smuzhiyun 	u8         rx_buffer_fullness_counters[0x1];
9063*4882a593Smuzhiyun 	u8         ptys_connector_type[0x1];
9064*4882a593Smuzhiyun 	u8         reserved_at_7d[0x1];
9065*4882a593Smuzhiyun 	u8         ppcnt_discard_group[0x1];
9066*4882a593Smuzhiyun 	u8         ppcnt_statistical_group[0x1];
9067*4882a593Smuzhiyun };
9068*4882a593Smuzhiyun 
9069*4882a593Smuzhiyun struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
9070*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_127_to_96[0x20];
9071*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_95_to_64[0x20];
9072*4882a593Smuzhiyun 
9073*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_63_to_36[0x1c];
9074*4882a593Smuzhiyun 	u8         pplm[0x1];
9075*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_34_to_32[0x3];
9076*4882a593Smuzhiyun 
9077*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_31_to_13[0x13];
9078*4882a593Smuzhiyun 	u8         pbmc[0x1];
9079*4882a593Smuzhiyun 	u8         pptb[0x1];
9080*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_10_to_09[0x2];
9081*4882a593Smuzhiyun 	u8         ppcnt[0x1];
9082*4882a593Smuzhiyun 	u8         port_access_reg_cap_mask_07_to_00[0x8];
9083*4882a593Smuzhiyun };
9084*4882a593Smuzhiyun 
9085*4882a593Smuzhiyun struct mlx5_ifc_pcam_reg_bits {
9086*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9087*4882a593Smuzhiyun 	u8         feature_group[0x8];
9088*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9089*4882a593Smuzhiyun 	u8         access_reg_group[0x8];
9090*4882a593Smuzhiyun 
9091*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
9092*4882a593Smuzhiyun 
9093*4882a593Smuzhiyun 	union {
9094*4882a593Smuzhiyun 		struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
9095*4882a593Smuzhiyun 		u8         reserved_at_0[0x80];
9096*4882a593Smuzhiyun 	} port_access_reg_cap_mask;
9097*4882a593Smuzhiyun 
9098*4882a593Smuzhiyun 	u8         reserved_at_c0[0x80];
9099*4882a593Smuzhiyun 
9100*4882a593Smuzhiyun 	union {
9101*4882a593Smuzhiyun 		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
9102*4882a593Smuzhiyun 		u8         reserved_at_0[0x80];
9103*4882a593Smuzhiyun 	} feature_cap_mask;
9104*4882a593Smuzhiyun 
9105*4882a593Smuzhiyun 	u8         reserved_at_1c0[0xc0];
9106*4882a593Smuzhiyun };
9107*4882a593Smuzhiyun 
9108*4882a593Smuzhiyun struct mlx5_ifc_mcam_enhanced_features_bits {
9109*4882a593Smuzhiyun 	u8         reserved_at_0[0x6e];
9110*4882a593Smuzhiyun 	u8         pci_status_and_power[0x1];
9111*4882a593Smuzhiyun 	u8         reserved_at_6f[0x5];
9112*4882a593Smuzhiyun 	u8         mark_tx_action_cnp[0x1];
9113*4882a593Smuzhiyun 	u8         mark_tx_action_cqe[0x1];
9114*4882a593Smuzhiyun 	u8         dynamic_tx_overflow[0x1];
9115*4882a593Smuzhiyun 	u8         reserved_at_77[0x4];
9116*4882a593Smuzhiyun 	u8         pcie_outbound_stalled[0x1];
9117*4882a593Smuzhiyun 	u8         tx_overflow_buffer_pkt[0x1];
9118*4882a593Smuzhiyun 	u8         mtpps_enh_out_per_adj[0x1];
9119*4882a593Smuzhiyun 	u8         mtpps_fs[0x1];
9120*4882a593Smuzhiyun 	u8         pcie_performance_group[0x1];
9121*4882a593Smuzhiyun };
9122*4882a593Smuzhiyun 
9123*4882a593Smuzhiyun struct mlx5_ifc_mcam_access_reg_bits {
9124*4882a593Smuzhiyun 	u8         reserved_at_0[0x1c];
9125*4882a593Smuzhiyun 	u8         mcda[0x1];
9126*4882a593Smuzhiyun 	u8         mcc[0x1];
9127*4882a593Smuzhiyun 	u8         mcqi[0x1];
9128*4882a593Smuzhiyun 	u8         mcqs[0x1];
9129*4882a593Smuzhiyun 
9130*4882a593Smuzhiyun 	u8         regs_95_to_87[0x9];
9131*4882a593Smuzhiyun 	u8         mpegc[0x1];
9132*4882a593Smuzhiyun 	u8         regs_85_to_68[0x12];
9133*4882a593Smuzhiyun 	u8         tracer_registers[0x4];
9134*4882a593Smuzhiyun 
9135*4882a593Smuzhiyun 	u8         regs_63_to_32[0x20];
9136*4882a593Smuzhiyun 	u8         regs_31_to_0[0x20];
9137*4882a593Smuzhiyun };
9138*4882a593Smuzhiyun 
9139*4882a593Smuzhiyun struct mlx5_ifc_mcam_access_reg_bits1 {
9140*4882a593Smuzhiyun 	u8         regs_127_to_96[0x20];
9141*4882a593Smuzhiyun 
9142*4882a593Smuzhiyun 	u8         regs_95_to_64[0x20];
9143*4882a593Smuzhiyun 
9144*4882a593Smuzhiyun 	u8         regs_63_to_32[0x20];
9145*4882a593Smuzhiyun 
9146*4882a593Smuzhiyun 	u8         regs_31_to_0[0x20];
9147*4882a593Smuzhiyun };
9148*4882a593Smuzhiyun 
9149*4882a593Smuzhiyun struct mlx5_ifc_mcam_access_reg_bits2 {
9150*4882a593Smuzhiyun 	u8         regs_127_to_99[0x1d];
9151*4882a593Smuzhiyun 	u8         mirc[0x1];
9152*4882a593Smuzhiyun 	u8         regs_97_to_96[0x2];
9153*4882a593Smuzhiyun 
9154*4882a593Smuzhiyun 	u8         regs_95_to_64[0x20];
9155*4882a593Smuzhiyun 
9156*4882a593Smuzhiyun 	u8         regs_63_to_32[0x20];
9157*4882a593Smuzhiyun 
9158*4882a593Smuzhiyun 	u8         regs_31_to_0[0x20];
9159*4882a593Smuzhiyun };
9160*4882a593Smuzhiyun 
9161*4882a593Smuzhiyun struct mlx5_ifc_mcam_reg_bits {
9162*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9163*4882a593Smuzhiyun 	u8         feature_group[0x8];
9164*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9165*4882a593Smuzhiyun 	u8         access_reg_group[0x8];
9166*4882a593Smuzhiyun 
9167*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
9168*4882a593Smuzhiyun 
9169*4882a593Smuzhiyun 	union {
9170*4882a593Smuzhiyun 		struct mlx5_ifc_mcam_access_reg_bits access_regs;
9171*4882a593Smuzhiyun 		struct mlx5_ifc_mcam_access_reg_bits1 access_regs1;
9172*4882a593Smuzhiyun 		struct mlx5_ifc_mcam_access_reg_bits2 access_regs2;
9173*4882a593Smuzhiyun 		u8         reserved_at_0[0x80];
9174*4882a593Smuzhiyun 	} mng_access_reg_cap_mask;
9175*4882a593Smuzhiyun 
9176*4882a593Smuzhiyun 	u8         reserved_at_c0[0x80];
9177*4882a593Smuzhiyun 
9178*4882a593Smuzhiyun 	union {
9179*4882a593Smuzhiyun 		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
9180*4882a593Smuzhiyun 		u8         reserved_at_0[0x80];
9181*4882a593Smuzhiyun 	} mng_feature_cap_mask;
9182*4882a593Smuzhiyun 
9183*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x80];
9184*4882a593Smuzhiyun };
9185*4882a593Smuzhiyun 
9186*4882a593Smuzhiyun struct mlx5_ifc_qcam_access_reg_cap_mask {
9187*4882a593Smuzhiyun 	u8         qcam_access_reg_cap_mask_127_to_20[0x6C];
9188*4882a593Smuzhiyun 	u8         qpdpm[0x1];
9189*4882a593Smuzhiyun 	u8         qcam_access_reg_cap_mask_18_to_4[0x0F];
9190*4882a593Smuzhiyun 	u8         qdpm[0x1];
9191*4882a593Smuzhiyun 	u8         qpts[0x1];
9192*4882a593Smuzhiyun 	u8         qcap[0x1];
9193*4882a593Smuzhiyun 	u8         qcam_access_reg_cap_mask_0[0x1];
9194*4882a593Smuzhiyun };
9195*4882a593Smuzhiyun 
9196*4882a593Smuzhiyun struct mlx5_ifc_qcam_qos_feature_cap_mask {
9197*4882a593Smuzhiyun 	u8         qcam_qos_feature_cap_mask_127_to_1[0x7F];
9198*4882a593Smuzhiyun 	u8         qpts_trust_both[0x1];
9199*4882a593Smuzhiyun };
9200*4882a593Smuzhiyun 
9201*4882a593Smuzhiyun struct mlx5_ifc_qcam_reg_bits {
9202*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9203*4882a593Smuzhiyun 	u8         feature_group[0x8];
9204*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9205*4882a593Smuzhiyun 	u8         access_reg_group[0x8];
9206*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
9207*4882a593Smuzhiyun 
9208*4882a593Smuzhiyun 	union {
9209*4882a593Smuzhiyun 		struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
9210*4882a593Smuzhiyun 		u8  reserved_at_0[0x80];
9211*4882a593Smuzhiyun 	} qos_access_reg_cap_mask;
9212*4882a593Smuzhiyun 
9213*4882a593Smuzhiyun 	u8         reserved_at_c0[0x80];
9214*4882a593Smuzhiyun 
9215*4882a593Smuzhiyun 	union {
9216*4882a593Smuzhiyun 		struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
9217*4882a593Smuzhiyun 		u8  reserved_at_0[0x80];
9218*4882a593Smuzhiyun 	} qos_feature_cap_mask;
9219*4882a593Smuzhiyun 
9220*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x80];
9221*4882a593Smuzhiyun };
9222*4882a593Smuzhiyun 
9223*4882a593Smuzhiyun struct mlx5_ifc_core_dump_reg_bits {
9224*4882a593Smuzhiyun 	u8         reserved_at_0[0x18];
9225*4882a593Smuzhiyun 	u8         core_dump_type[0x8];
9226*4882a593Smuzhiyun 
9227*4882a593Smuzhiyun 	u8         reserved_at_20[0x30];
9228*4882a593Smuzhiyun 	u8         vhca_id[0x10];
9229*4882a593Smuzhiyun 
9230*4882a593Smuzhiyun 	u8         reserved_at_60[0x8];
9231*4882a593Smuzhiyun 	u8         qpn[0x18];
9232*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
9233*4882a593Smuzhiyun };
9234*4882a593Smuzhiyun 
9235*4882a593Smuzhiyun struct mlx5_ifc_pcap_reg_bits {
9236*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9237*4882a593Smuzhiyun 	u8         local_port[0x8];
9238*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9239*4882a593Smuzhiyun 
9240*4882a593Smuzhiyun 	u8         port_capability_mask[4][0x20];
9241*4882a593Smuzhiyun };
9242*4882a593Smuzhiyun 
9243*4882a593Smuzhiyun struct mlx5_ifc_paos_reg_bits {
9244*4882a593Smuzhiyun 	u8         swid[0x8];
9245*4882a593Smuzhiyun 	u8         local_port[0x8];
9246*4882a593Smuzhiyun 	u8         reserved_at_10[0x4];
9247*4882a593Smuzhiyun 	u8         admin_status[0x4];
9248*4882a593Smuzhiyun 	u8         reserved_at_18[0x4];
9249*4882a593Smuzhiyun 	u8         oper_status[0x4];
9250*4882a593Smuzhiyun 
9251*4882a593Smuzhiyun 	u8         ase[0x1];
9252*4882a593Smuzhiyun 	u8         ee[0x1];
9253*4882a593Smuzhiyun 	u8         reserved_at_22[0x1c];
9254*4882a593Smuzhiyun 	u8         e[0x2];
9255*4882a593Smuzhiyun 
9256*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9257*4882a593Smuzhiyun };
9258*4882a593Smuzhiyun 
9259*4882a593Smuzhiyun struct mlx5_ifc_pamp_reg_bits {
9260*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9261*4882a593Smuzhiyun 	u8         opamp_group[0x8];
9262*4882a593Smuzhiyun 	u8         reserved_at_10[0xc];
9263*4882a593Smuzhiyun 	u8         opamp_group_type[0x4];
9264*4882a593Smuzhiyun 
9265*4882a593Smuzhiyun 	u8         start_index[0x10];
9266*4882a593Smuzhiyun 	u8         reserved_at_30[0x4];
9267*4882a593Smuzhiyun 	u8         num_of_indices[0xc];
9268*4882a593Smuzhiyun 
9269*4882a593Smuzhiyun 	u8         index_data[18][0x10];
9270*4882a593Smuzhiyun };
9271*4882a593Smuzhiyun 
9272*4882a593Smuzhiyun struct mlx5_ifc_pcmr_reg_bits {
9273*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9274*4882a593Smuzhiyun 	u8         local_port[0x8];
9275*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9276*4882a593Smuzhiyun 
9277*4882a593Smuzhiyun 	u8         entropy_force_cap[0x1];
9278*4882a593Smuzhiyun 	u8         entropy_calc_cap[0x1];
9279*4882a593Smuzhiyun 	u8         entropy_gre_calc_cap[0x1];
9280*4882a593Smuzhiyun 	u8         reserved_at_23[0xf];
9281*4882a593Smuzhiyun 	u8         rx_ts_over_crc_cap[0x1];
9282*4882a593Smuzhiyun 	u8         reserved_at_33[0xb];
9283*4882a593Smuzhiyun 	u8         fcs_cap[0x1];
9284*4882a593Smuzhiyun 	u8         reserved_at_3f[0x1];
9285*4882a593Smuzhiyun 
9286*4882a593Smuzhiyun 	u8         entropy_force[0x1];
9287*4882a593Smuzhiyun 	u8         entropy_calc[0x1];
9288*4882a593Smuzhiyun 	u8         entropy_gre_calc[0x1];
9289*4882a593Smuzhiyun 	u8         reserved_at_43[0xf];
9290*4882a593Smuzhiyun 	u8         rx_ts_over_crc[0x1];
9291*4882a593Smuzhiyun 	u8         reserved_at_53[0xb];
9292*4882a593Smuzhiyun 	u8         fcs_chk[0x1];
9293*4882a593Smuzhiyun 	u8         reserved_at_5f[0x1];
9294*4882a593Smuzhiyun };
9295*4882a593Smuzhiyun 
9296*4882a593Smuzhiyun struct mlx5_ifc_lane_2_module_mapping_bits {
9297*4882a593Smuzhiyun 	u8         reserved_at_0[0x6];
9298*4882a593Smuzhiyun 	u8         rx_lane[0x2];
9299*4882a593Smuzhiyun 	u8         reserved_at_8[0x6];
9300*4882a593Smuzhiyun 	u8         tx_lane[0x2];
9301*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9302*4882a593Smuzhiyun 	u8         module[0x8];
9303*4882a593Smuzhiyun };
9304*4882a593Smuzhiyun 
9305*4882a593Smuzhiyun struct mlx5_ifc_bufferx_reg_bits {
9306*4882a593Smuzhiyun 	u8         reserved_at_0[0x6];
9307*4882a593Smuzhiyun 	u8         lossy[0x1];
9308*4882a593Smuzhiyun 	u8         epsb[0x1];
9309*4882a593Smuzhiyun 	u8         reserved_at_8[0x8];
9310*4882a593Smuzhiyun 	u8         size[0x10];
9311*4882a593Smuzhiyun 
9312*4882a593Smuzhiyun 	u8         xoff_threshold[0x10];
9313*4882a593Smuzhiyun 	u8         xon_threshold[0x10];
9314*4882a593Smuzhiyun };
9315*4882a593Smuzhiyun 
9316*4882a593Smuzhiyun struct mlx5_ifc_set_node_in_bits {
9317*4882a593Smuzhiyun 	u8         node_description[64][0x8];
9318*4882a593Smuzhiyun };
9319*4882a593Smuzhiyun 
9320*4882a593Smuzhiyun struct mlx5_ifc_register_power_settings_bits {
9321*4882a593Smuzhiyun 	u8         reserved_at_0[0x18];
9322*4882a593Smuzhiyun 	u8         power_settings_level[0x8];
9323*4882a593Smuzhiyun 
9324*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
9325*4882a593Smuzhiyun };
9326*4882a593Smuzhiyun 
9327*4882a593Smuzhiyun struct mlx5_ifc_register_host_endianness_bits {
9328*4882a593Smuzhiyun 	u8         he[0x1];
9329*4882a593Smuzhiyun 	u8         reserved_at_1[0x1f];
9330*4882a593Smuzhiyun 
9331*4882a593Smuzhiyun 	u8         reserved_at_20[0x60];
9332*4882a593Smuzhiyun };
9333*4882a593Smuzhiyun 
9334*4882a593Smuzhiyun struct mlx5_ifc_umr_pointer_desc_argument_bits {
9335*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
9336*4882a593Smuzhiyun 
9337*4882a593Smuzhiyun 	u8         mkey[0x20];
9338*4882a593Smuzhiyun 
9339*4882a593Smuzhiyun 	u8         addressh_63_32[0x20];
9340*4882a593Smuzhiyun 
9341*4882a593Smuzhiyun 	u8         addressl_31_0[0x20];
9342*4882a593Smuzhiyun };
9343*4882a593Smuzhiyun 
9344*4882a593Smuzhiyun struct mlx5_ifc_ud_adrs_vector_bits {
9345*4882a593Smuzhiyun 	u8         dc_key[0x40];
9346*4882a593Smuzhiyun 
9347*4882a593Smuzhiyun 	u8         ext[0x1];
9348*4882a593Smuzhiyun 	u8         reserved_at_41[0x7];
9349*4882a593Smuzhiyun 	u8         destination_qp_dct[0x18];
9350*4882a593Smuzhiyun 
9351*4882a593Smuzhiyun 	u8         static_rate[0x4];
9352*4882a593Smuzhiyun 	u8         sl_eth_prio[0x4];
9353*4882a593Smuzhiyun 	u8         fl[0x1];
9354*4882a593Smuzhiyun 	u8         mlid[0x7];
9355*4882a593Smuzhiyun 	u8         rlid_udp_sport[0x10];
9356*4882a593Smuzhiyun 
9357*4882a593Smuzhiyun 	u8         reserved_at_80[0x20];
9358*4882a593Smuzhiyun 
9359*4882a593Smuzhiyun 	u8         rmac_47_16[0x20];
9360*4882a593Smuzhiyun 
9361*4882a593Smuzhiyun 	u8         rmac_15_0[0x10];
9362*4882a593Smuzhiyun 	u8         tclass[0x8];
9363*4882a593Smuzhiyun 	u8         hop_limit[0x8];
9364*4882a593Smuzhiyun 
9365*4882a593Smuzhiyun 	u8         reserved_at_e0[0x1];
9366*4882a593Smuzhiyun 	u8         grh[0x1];
9367*4882a593Smuzhiyun 	u8         reserved_at_e2[0x2];
9368*4882a593Smuzhiyun 	u8         src_addr_index[0x8];
9369*4882a593Smuzhiyun 	u8         flow_label[0x14];
9370*4882a593Smuzhiyun 
9371*4882a593Smuzhiyun 	u8         rgid_rip[16][0x8];
9372*4882a593Smuzhiyun };
9373*4882a593Smuzhiyun 
9374*4882a593Smuzhiyun struct mlx5_ifc_pages_req_event_bits {
9375*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
9376*4882a593Smuzhiyun 	u8         function_id[0x10];
9377*4882a593Smuzhiyun 
9378*4882a593Smuzhiyun 	u8         num_pages[0x20];
9379*4882a593Smuzhiyun 
9380*4882a593Smuzhiyun 	u8         reserved_at_40[0xa0];
9381*4882a593Smuzhiyun };
9382*4882a593Smuzhiyun 
9383*4882a593Smuzhiyun struct mlx5_ifc_eqe_bits {
9384*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9385*4882a593Smuzhiyun 	u8         event_type[0x8];
9386*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9387*4882a593Smuzhiyun 	u8         event_sub_type[0x8];
9388*4882a593Smuzhiyun 
9389*4882a593Smuzhiyun 	u8         reserved_at_20[0xe0];
9390*4882a593Smuzhiyun 
9391*4882a593Smuzhiyun 	union mlx5_ifc_event_auto_bits event_data;
9392*4882a593Smuzhiyun 
9393*4882a593Smuzhiyun 	u8         reserved_at_1e0[0x10];
9394*4882a593Smuzhiyun 	u8         signature[0x8];
9395*4882a593Smuzhiyun 	u8         reserved_at_1f8[0x7];
9396*4882a593Smuzhiyun 	u8         owner[0x1];
9397*4882a593Smuzhiyun };
9398*4882a593Smuzhiyun 
9399*4882a593Smuzhiyun enum {
9400*4882a593Smuzhiyun 	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
9401*4882a593Smuzhiyun };
9402*4882a593Smuzhiyun 
9403*4882a593Smuzhiyun struct mlx5_ifc_cmd_queue_entry_bits {
9404*4882a593Smuzhiyun 	u8         type[0x8];
9405*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9406*4882a593Smuzhiyun 
9407*4882a593Smuzhiyun 	u8         input_length[0x20];
9408*4882a593Smuzhiyun 
9409*4882a593Smuzhiyun 	u8         input_mailbox_pointer_63_32[0x20];
9410*4882a593Smuzhiyun 
9411*4882a593Smuzhiyun 	u8         input_mailbox_pointer_31_9[0x17];
9412*4882a593Smuzhiyun 	u8         reserved_at_77[0x9];
9413*4882a593Smuzhiyun 
9414*4882a593Smuzhiyun 	u8         command_input_inline_data[16][0x8];
9415*4882a593Smuzhiyun 
9416*4882a593Smuzhiyun 	u8         command_output_inline_data[16][0x8];
9417*4882a593Smuzhiyun 
9418*4882a593Smuzhiyun 	u8         output_mailbox_pointer_63_32[0x20];
9419*4882a593Smuzhiyun 
9420*4882a593Smuzhiyun 	u8         output_mailbox_pointer_31_9[0x17];
9421*4882a593Smuzhiyun 	u8         reserved_at_1b7[0x9];
9422*4882a593Smuzhiyun 
9423*4882a593Smuzhiyun 	u8         output_length[0x20];
9424*4882a593Smuzhiyun 
9425*4882a593Smuzhiyun 	u8         token[0x8];
9426*4882a593Smuzhiyun 	u8         signature[0x8];
9427*4882a593Smuzhiyun 	u8         reserved_at_1f0[0x8];
9428*4882a593Smuzhiyun 	u8         status[0x7];
9429*4882a593Smuzhiyun 	u8         ownership[0x1];
9430*4882a593Smuzhiyun };
9431*4882a593Smuzhiyun 
9432*4882a593Smuzhiyun struct mlx5_ifc_cmd_out_bits {
9433*4882a593Smuzhiyun 	u8         status[0x8];
9434*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9435*4882a593Smuzhiyun 
9436*4882a593Smuzhiyun 	u8         syndrome[0x20];
9437*4882a593Smuzhiyun 
9438*4882a593Smuzhiyun 	u8         command_output[0x20];
9439*4882a593Smuzhiyun };
9440*4882a593Smuzhiyun 
9441*4882a593Smuzhiyun struct mlx5_ifc_cmd_in_bits {
9442*4882a593Smuzhiyun 	u8         opcode[0x10];
9443*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9444*4882a593Smuzhiyun 
9445*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9446*4882a593Smuzhiyun 	u8         op_mod[0x10];
9447*4882a593Smuzhiyun 
9448*4882a593Smuzhiyun 	u8         command[][0x20];
9449*4882a593Smuzhiyun };
9450*4882a593Smuzhiyun 
9451*4882a593Smuzhiyun struct mlx5_ifc_cmd_if_box_bits {
9452*4882a593Smuzhiyun 	u8         mailbox_data[512][0x8];
9453*4882a593Smuzhiyun 
9454*4882a593Smuzhiyun 	u8         reserved_at_1000[0x180];
9455*4882a593Smuzhiyun 
9456*4882a593Smuzhiyun 	u8         next_pointer_63_32[0x20];
9457*4882a593Smuzhiyun 
9458*4882a593Smuzhiyun 	u8         next_pointer_31_10[0x16];
9459*4882a593Smuzhiyun 	u8         reserved_at_11b6[0xa];
9460*4882a593Smuzhiyun 
9461*4882a593Smuzhiyun 	u8         block_number[0x20];
9462*4882a593Smuzhiyun 
9463*4882a593Smuzhiyun 	u8         reserved_at_11e0[0x8];
9464*4882a593Smuzhiyun 	u8         token[0x8];
9465*4882a593Smuzhiyun 	u8         ctrl_signature[0x8];
9466*4882a593Smuzhiyun 	u8         signature[0x8];
9467*4882a593Smuzhiyun };
9468*4882a593Smuzhiyun 
9469*4882a593Smuzhiyun struct mlx5_ifc_mtt_bits {
9470*4882a593Smuzhiyun 	u8         ptag_63_32[0x20];
9471*4882a593Smuzhiyun 
9472*4882a593Smuzhiyun 	u8         ptag_31_8[0x18];
9473*4882a593Smuzhiyun 	u8         reserved_at_38[0x6];
9474*4882a593Smuzhiyun 	u8         wr_en[0x1];
9475*4882a593Smuzhiyun 	u8         rd_en[0x1];
9476*4882a593Smuzhiyun };
9477*4882a593Smuzhiyun 
9478*4882a593Smuzhiyun struct mlx5_ifc_query_wol_rol_out_bits {
9479*4882a593Smuzhiyun 	u8         status[0x8];
9480*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9481*4882a593Smuzhiyun 
9482*4882a593Smuzhiyun 	u8         syndrome[0x20];
9483*4882a593Smuzhiyun 
9484*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
9485*4882a593Smuzhiyun 	u8         rol_mode[0x8];
9486*4882a593Smuzhiyun 	u8         wol_mode[0x8];
9487*4882a593Smuzhiyun 
9488*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
9489*4882a593Smuzhiyun };
9490*4882a593Smuzhiyun 
9491*4882a593Smuzhiyun struct mlx5_ifc_query_wol_rol_in_bits {
9492*4882a593Smuzhiyun 	u8         opcode[0x10];
9493*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9494*4882a593Smuzhiyun 
9495*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9496*4882a593Smuzhiyun 	u8         op_mod[0x10];
9497*4882a593Smuzhiyun 
9498*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9499*4882a593Smuzhiyun };
9500*4882a593Smuzhiyun 
9501*4882a593Smuzhiyun struct mlx5_ifc_set_wol_rol_out_bits {
9502*4882a593Smuzhiyun 	u8         status[0x8];
9503*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9504*4882a593Smuzhiyun 
9505*4882a593Smuzhiyun 	u8         syndrome[0x20];
9506*4882a593Smuzhiyun 
9507*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9508*4882a593Smuzhiyun };
9509*4882a593Smuzhiyun 
9510*4882a593Smuzhiyun struct mlx5_ifc_set_wol_rol_in_bits {
9511*4882a593Smuzhiyun 	u8         opcode[0x10];
9512*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9513*4882a593Smuzhiyun 
9514*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9515*4882a593Smuzhiyun 	u8         op_mod[0x10];
9516*4882a593Smuzhiyun 
9517*4882a593Smuzhiyun 	u8         rol_mode_valid[0x1];
9518*4882a593Smuzhiyun 	u8         wol_mode_valid[0x1];
9519*4882a593Smuzhiyun 	u8         reserved_at_42[0xe];
9520*4882a593Smuzhiyun 	u8         rol_mode[0x8];
9521*4882a593Smuzhiyun 	u8         wol_mode[0x8];
9522*4882a593Smuzhiyun 
9523*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
9524*4882a593Smuzhiyun };
9525*4882a593Smuzhiyun 
9526*4882a593Smuzhiyun enum {
9527*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
9528*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
9529*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
9530*4882a593Smuzhiyun };
9531*4882a593Smuzhiyun 
9532*4882a593Smuzhiyun enum {
9533*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
9534*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
9535*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
9536*4882a593Smuzhiyun };
9537*4882a593Smuzhiyun 
9538*4882a593Smuzhiyun enum {
9539*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
9540*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
9541*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
9542*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
9543*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
9544*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
9545*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
9546*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
9547*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
9548*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
9549*4882a593Smuzhiyun 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
9550*4882a593Smuzhiyun };
9551*4882a593Smuzhiyun 
9552*4882a593Smuzhiyun struct mlx5_ifc_initial_seg_bits {
9553*4882a593Smuzhiyun 	u8         fw_rev_minor[0x10];
9554*4882a593Smuzhiyun 	u8         fw_rev_major[0x10];
9555*4882a593Smuzhiyun 
9556*4882a593Smuzhiyun 	u8         cmd_interface_rev[0x10];
9557*4882a593Smuzhiyun 	u8         fw_rev_subminor[0x10];
9558*4882a593Smuzhiyun 
9559*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9560*4882a593Smuzhiyun 
9561*4882a593Smuzhiyun 	u8         cmdq_phy_addr_63_32[0x20];
9562*4882a593Smuzhiyun 
9563*4882a593Smuzhiyun 	u8         cmdq_phy_addr_31_12[0x14];
9564*4882a593Smuzhiyun 	u8         reserved_at_b4[0x2];
9565*4882a593Smuzhiyun 	u8         nic_interface[0x2];
9566*4882a593Smuzhiyun 	u8         log_cmdq_size[0x4];
9567*4882a593Smuzhiyun 	u8         log_cmdq_stride[0x4];
9568*4882a593Smuzhiyun 
9569*4882a593Smuzhiyun 	u8         command_doorbell_vector[0x20];
9570*4882a593Smuzhiyun 
9571*4882a593Smuzhiyun 	u8         reserved_at_e0[0xf00];
9572*4882a593Smuzhiyun 
9573*4882a593Smuzhiyun 	u8         initializing[0x1];
9574*4882a593Smuzhiyun 	u8         reserved_at_fe1[0x4];
9575*4882a593Smuzhiyun 	u8         nic_interface_supported[0x3];
9576*4882a593Smuzhiyun 	u8         embedded_cpu[0x1];
9577*4882a593Smuzhiyun 	u8         reserved_at_fe9[0x17];
9578*4882a593Smuzhiyun 
9579*4882a593Smuzhiyun 	struct mlx5_ifc_health_buffer_bits health_buffer;
9580*4882a593Smuzhiyun 
9581*4882a593Smuzhiyun 	u8         no_dram_nic_offset[0x20];
9582*4882a593Smuzhiyun 
9583*4882a593Smuzhiyun 	u8         reserved_at_1220[0x6e40];
9584*4882a593Smuzhiyun 
9585*4882a593Smuzhiyun 	u8         reserved_at_8060[0x1f];
9586*4882a593Smuzhiyun 	u8         clear_int[0x1];
9587*4882a593Smuzhiyun 
9588*4882a593Smuzhiyun 	u8         health_syndrome[0x8];
9589*4882a593Smuzhiyun 	u8         health_counter[0x18];
9590*4882a593Smuzhiyun 
9591*4882a593Smuzhiyun 	u8         reserved_at_80a0[0x17fc0];
9592*4882a593Smuzhiyun };
9593*4882a593Smuzhiyun 
9594*4882a593Smuzhiyun struct mlx5_ifc_mtpps_reg_bits {
9595*4882a593Smuzhiyun 	u8         reserved_at_0[0xc];
9596*4882a593Smuzhiyun 	u8         cap_number_of_pps_pins[0x4];
9597*4882a593Smuzhiyun 	u8         reserved_at_10[0x4];
9598*4882a593Smuzhiyun 	u8         cap_max_num_of_pps_in_pins[0x4];
9599*4882a593Smuzhiyun 	u8         reserved_at_18[0x4];
9600*4882a593Smuzhiyun 	u8         cap_max_num_of_pps_out_pins[0x4];
9601*4882a593Smuzhiyun 
9602*4882a593Smuzhiyun 	u8         reserved_at_20[0x24];
9603*4882a593Smuzhiyun 	u8         cap_pin_3_mode[0x4];
9604*4882a593Smuzhiyun 	u8         reserved_at_48[0x4];
9605*4882a593Smuzhiyun 	u8         cap_pin_2_mode[0x4];
9606*4882a593Smuzhiyun 	u8         reserved_at_50[0x4];
9607*4882a593Smuzhiyun 	u8         cap_pin_1_mode[0x4];
9608*4882a593Smuzhiyun 	u8         reserved_at_58[0x4];
9609*4882a593Smuzhiyun 	u8         cap_pin_0_mode[0x4];
9610*4882a593Smuzhiyun 
9611*4882a593Smuzhiyun 	u8         reserved_at_60[0x4];
9612*4882a593Smuzhiyun 	u8         cap_pin_7_mode[0x4];
9613*4882a593Smuzhiyun 	u8         reserved_at_68[0x4];
9614*4882a593Smuzhiyun 	u8         cap_pin_6_mode[0x4];
9615*4882a593Smuzhiyun 	u8         reserved_at_70[0x4];
9616*4882a593Smuzhiyun 	u8         cap_pin_5_mode[0x4];
9617*4882a593Smuzhiyun 	u8         reserved_at_78[0x4];
9618*4882a593Smuzhiyun 	u8         cap_pin_4_mode[0x4];
9619*4882a593Smuzhiyun 
9620*4882a593Smuzhiyun 	u8         field_select[0x20];
9621*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
9622*4882a593Smuzhiyun 
9623*4882a593Smuzhiyun 	u8         enable[0x1];
9624*4882a593Smuzhiyun 	u8         reserved_at_101[0xb];
9625*4882a593Smuzhiyun 	u8         pattern[0x4];
9626*4882a593Smuzhiyun 	u8         reserved_at_110[0x4];
9627*4882a593Smuzhiyun 	u8         pin_mode[0x4];
9628*4882a593Smuzhiyun 	u8         pin[0x8];
9629*4882a593Smuzhiyun 
9630*4882a593Smuzhiyun 	u8         reserved_at_120[0x20];
9631*4882a593Smuzhiyun 
9632*4882a593Smuzhiyun 	u8         time_stamp[0x40];
9633*4882a593Smuzhiyun 
9634*4882a593Smuzhiyun 	u8         out_pulse_duration[0x10];
9635*4882a593Smuzhiyun 	u8         out_periodic_adjustment[0x10];
9636*4882a593Smuzhiyun 	u8         enhanced_out_periodic_adjustment[0x20];
9637*4882a593Smuzhiyun 
9638*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x20];
9639*4882a593Smuzhiyun };
9640*4882a593Smuzhiyun 
9641*4882a593Smuzhiyun struct mlx5_ifc_mtppse_reg_bits {
9642*4882a593Smuzhiyun 	u8         reserved_at_0[0x18];
9643*4882a593Smuzhiyun 	u8         pin[0x8];
9644*4882a593Smuzhiyun 	u8         event_arm[0x1];
9645*4882a593Smuzhiyun 	u8         reserved_at_21[0x1b];
9646*4882a593Smuzhiyun 	u8         event_generation_mode[0x4];
9647*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9648*4882a593Smuzhiyun };
9649*4882a593Smuzhiyun 
9650*4882a593Smuzhiyun struct mlx5_ifc_mcqs_reg_bits {
9651*4882a593Smuzhiyun 	u8         last_index_flag[0x1];
9652*4882a593Smuzhiyun 	u8         reserved_at_1[0x7];
9653*4882a593Smuzhiyun 	u8         fw_device[0x8];
9654*4882a593Smuzhiyun 	u8         component_index[0x10];
9655*4882a593Smuzhiyun 
9656*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9657*4882a593Smuzhiyun 	u8         identifier[0x10];
9658*4882a593Smuzhiyun 
9659*4882a593Smuzhiyun 	u8         reserved_at_40[0x17];
9660*4882a593Smuzhiyun 	u8         component_status[0x5];
9661*4882a593Smuzhiyun 	u8         component_update_state[0x4];
9662*4882a593Smuzhiyun 
9663*4882a593Smuzhiyun 	u8         last_update_state_changer_type[0x4];
9664*4882a593Smuzhiyun 	u8         last_update_state_changer_host_id[0x4];
9665*4882a593Smuzhiyun 	u8         reserved_at_68[0x18];
9666*4882a593Smuzhiyun };
9667*4882a593Smuzhiyun 
9668*4882a593Smuzhiyun struct mlx5_ifc_mcqi_cap_bits {
9669*4882a593Smuzhiyun 	u8         supported_info_bitmask[0x20];
9670*4882a593Smuzhiyun 
9671*4882a593Smuzhiyun 	u8         component_size[0x20];
9672*4882a593Smuzhiyun 
9673*4882a593Smuzhiyun 	u8         max_component_size[0x20];
9674*4882a593Smuzhiyun 
9675*4882a593Smuzhiyun 	u8         log_mcda_word_size[0x4];
9676*4882a593Smuzhiyun 	u8         reserved_at_64[0xc];
9677*4882a593Smuzhiyun 	u8         mcda_max_write_size[0x10];
9678*4882a593Smuzhiyun 
9679*4882a593Smuzhiyun 	u8         rd_en[0x1];
9680*4882a593Smuzhiyun 	u8         reserved_at_81[0x1];
9681*4882a593Smuzhiyun 	u8         match_chip_id[0x1];
9682*4882a593Smuzhiyun 	u8         match_psid[0x1];
9683*4882a593Smuzhiyun 	u8         check_user_timestamp[0x1];
9684*4882a593Smuzhiyun 	u8         match_base_guid_mac[0x1];
9685*4882a593Smuzhiyun 	u8         reserved_at_86[0x1a];
9686*4882a593Smuzhiyun };
9687*4882a593Smuzhiyun 
9688*4882a593Smuzhiyun struct mlx5_ifc_mcqi_version_bits {
9689*4882a593Smuzhiyun 	u8         reserved_at_0[0x2];
9690*4882a593Smuzhiyun 	u8         build_time_valid[0x1];
9691*4882a593Smuzhiyun 	u8         user_defined_time_valid[0x1];
9692*4882a593Smuzhiyun 	u8         reserved_at_4[0x14];
9693*4882a593Smuzhiyun 	u8         version_string_length[0x8];
9694*4882a593Smuzhiyun 
9695*4882a593Smuzhiyun 	u8         version[0x20];
9696*4882a593Smuzhiyun 
9697*4882a593Smuzhiyun 	u8         build_time[0x40];
9698*4882a593Smuzhiyun 
9699*4882a593Smuzhiyun 	u8         user_defined_time[0x40];
9700*4882a593Smuzhiyun 
9701*4882a593Smuzhiyun 	u8         build_tool_version[0x20];
9702*4882a593Smuzhiyun 
9703*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
9704*4882a593Smuzhiyun 
9705*4882a593Smuzhiyun 	u8         version_string[92][0x8];
9706*4882a593Smuzhiyun };
9707*4882a593Smuzhiyun 
9708*4882a593Smuzhiyun struct mlx5_ifc_mcqi_activation_method_bits {
9709*4882a593Smuzhiyun 	u8         pending_server_ac_power_cycle[0x1];
9710*4882a593Smuzhiyun 	u8         pending_server_dc_power_cycle[0x1];
9711*4882a593Smuzhiyun 	u8         pending_server_reboot[0x1];
9712*4882a593Smuzhiyun 	u8         pending_fw_reset[0x1];
9713*4882a593Smuzhiyun 	u8         auto_activate[0x1];
9714*4882a593Smuzhiyun 	u8         all_hosts_sync[0x1];
9715*4882a593Smuzhiyun 	u8         device_hw_reset[0x1];
9716*4882a593Smuzhiyun 	u8         reserved_at_7[0x19];
9717*4882a593Smuzhiyun };
9718*4882a593Smuzhiyun 
9719*4882a593Smuzhiyun union mlx5_ifc_mcqi_reg_data_bits {
9720*4882a593Smuzhiyun 	struct mlx5_ifc_mcqi_cap_bits               mcqi_caps;
9721*4882a593Smuzhiyun 	struct mlx5_ifc_mcqi_version_bits           mcqi_version;
9722*4882a593Smuzhiyun 	struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod;
9723*4882a593Smuzhiyun };
9724*4882a593Smuzhiyun 
9725*4882a593Smuzhiyun struct mlx5_ifc_mcqi_reg_bits {
9726*4882a593Smuzhiyun 	u8         read_pending_component[0x1];
9727*4882a593Smuzhiyun 	u8         reserved_at_1[0xf];
9728*4882a593Smuzhiyun 	u8         component_index[0x10];
9729*4882a593Smuzhiyun 
9730*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
9731*4882a593Smuzhiyun 
9732*4882a593Smuzhiyun 	u8         reserved_at_40[0x1b];
9733*4882a593Smuzhiyun 	u8         info_type[0x5];
9734*4882a593Smuzhiyun 
9735*4882a593Smuzhiyun 	u8         info_size[0x20];
9736*4882a593Smuzhiyun 
9737*4882a593Smuzhiyun 	u8         offset[0x20];
9738*4882a593Smuzhiyun 
9739*4882a593Smuzhiyun 	u8         reserved_at_a0[0x10];
9740*4882a593Smuzhiyun 	u8         data_size[0x10];
9741*4882a593Smuzhiyun 
9742*4882a593Smuzhiyun 	union mlx5_ifc_mcqi_reg_data_bits data[];
9743*4882a593Smuzhiyun };
9744*4882a593Smuzhiyun 
9745*4882a593Smuzhiyun struct mlx5_ifc_mcc_reg_bits {
9746*4882a593Smuzhiyun 	u8         reserved_at_0[0x4];
9747*4882a593Smuzhiyun 	u8         time_elapsed_since_last_cmd[0xc];
9748*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
9749*4882a593Smuzhiyun 	u8         instruction[0x8];
9750*4882a593Smuzhiyun 
9751*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9752*4882a593Smuzhiyun 	u8         component_index[0x10];
9753*4882a593Smuzhiyun 
9754*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
9755*4882a593Smuzhiyun 	u8         update_handle[0x18];
9756*4882a593Smuzhiyun 
9757*4882a593Smuzhiyun 	u8         handle_owner_type[0x4];
9758*4882a593Smuzhiyun 	u8         handle_owner_host_id[0x4];
9759*4882a593Smuzhiyun 	u8         reserved_at_68[0x1];
9760*4882a593Smuzhiyun 	u8         control_progress[0x7];
9761*4882a593Smuzhiyun 	u8         error_code[0x8];
9762*4882a593Smuzhiyun 	u8         reserved_at_78[0x4];
9763*4882a593Smuzhiyun 	u8         control_state[0x4];
9764*4882a593Smuzhiyun 
9765*4882a593Smuzhiyun 	u8         component_size[0x20];
9766*4882a593Smuzhiyun 
9767*4882a593Smuzhiyun 	u8         reserved_at_a0[0x60];
9768*4882a593Smuzhiyun };
9769*4882a593Smuzhiyun 
9770*4882a593Smuzhiyun struct mlx5_ifc_mcda_reg_bits {
9771*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
9772*4882a593Smuzhiyun 	u8         update_handle[0x18];
9773*4882a593Smuzhiyun 
9774*4882a593Smuzhiyun 	u8         offset[0x20];
9775*4882a593Smuzhiyun 
9776*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
9777*4882a593Smuzhiyun 	u8         size[0x10];
9778*4882a593Smuzhiyun 
9779*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
9780*4882a593Smuzhiyun 
9781*4882a593Smuzhiyun 	u8         data[][0x20];
9782*4882a593Smuzhiyun };
9783*4882a593Smuzhiyun 
9784*4882a593Smuzhiyun enum {
9785*4882a593Smuzhiyun 	MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0),
9786*4882a593Smuzhiyun 	MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1),
9787*4882a593Smuzhiyun };
9788*4882a593Smuzhiyun 
9789*4882a593Smuzhiyun enum {
9790*4882a593Smuzhiyun 	MLX5_MFRL_REG_RESET_LEVEL0 = BIT(0),
9791*4882a593Smuzhiyun 	MLX5_MFRL_REG_RESET_LEVEL3 = BIT(3),
9792*4882a593Smuzhiyun 	MLX5_MFRL_REG_RESET_LEVEL6 = BIT(6),
9793*4882a593Smuzhiyun };
9794*4882a593Smuzhiyun 
9795*4882a593Smuzhiyun struct mlx5_ifc_mfrl_reg_bits {
9796*4882a593Smuzhiyun 	u8         reserved_at_0[0x20];
9797*4882a593Smuzhiyun 
9798*4882a593Smuzhiyun 	u8         reserved_at_20[0x2];
9799*4882a593Smuzhiyun 	u8         pci_sync_for_fw_update_start[0x1];
9800*4882a593Smuzhiyun 	u8         pci_sync_for_fw_update_resp[0x2];
9801*4882a593Smuzhiyun 	u8         rst_type_sel[0x3];
9802*4882a593Smuzhiyun 	u8         reserved_at_28[0x8];
9803*4882a593Smuzhiyun 	u8         reset_type[0x8];
9804*4882a593Smuzhiyun 	u8         reset_level[0x8];
9805*4882a593Smuzhiyun };
9806*4882a593Smuzhiyun 
9807*4882a593Smuzhiyun struct mlx5_ifc_mirc_reg_bits {
9808*4882a593Smuzhiyun 	u8         reserved_at_0[0x18];
9809*4882a593Smuzhiyun 	u8         status_code[0x8];
9810*4882a593Smuzhiyun 
9811*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
9812*4882a593Smuzhiyun };
9813*4882a593Smuzhiyun 
9814*4882a593Smuzhiyun union mlx5_ifc_ports_control_registers_document_bits {
9815*4882a593Smuzhiyun 	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
9816*4882a593Smuzhiyun 	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
9817*4882a593Smuzhiyun 	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
9818*4882a593Smuzhiyun 	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
9819*4882a593Smuzhiyun 	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
9820*4882a593Smuzhiyun 	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
9821*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
9822*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
9823*4882a593Smuzhiyun 	struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
9824*4882a593Smuzhiyun 	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
9825*4882a593Smuzhiyun 	struct mlx5_ifc_pamp_reg_bits pamp_reg;
9826*4882a593Smuzhiyun 	struct mlx5_ifc_paos_reg_bits paos_reg;
9827*4882a593Smuzhiyun 	struct mlx5_ifc_pcap_reg_bits pcap_reg;
9828*4882a593Smuzhiyun 	struct mlx5_ifc_peir_reg_bits peir_reg;
9829*4882a593Smuzhiyun 	struct mlx5_ifc_pelc_reg_bits pelc_reg;
9830*4882a593Smuzhiyun 	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
9831*4882a593Smuzhiyun 	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
9832*4882a593Smuzhiyun 	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
9833*4882a593Smuzhiyun 	struct mlx5_ifc_pifr_reg_bits pifr_reg;
9834*4882a593Smuzhiyun 	struct mlx5_ifc_pipg_reg_bits pipg_reg;
9835*4882a593Smuzhiyun 	struct mlx5_ifc_plbf_reg_bits plbf_reg;
9836*4882a593Smuzhiyun 	struct mlx5_ifc_plib_reg_bits plib_reg;
9837*4882a593Smuzhiyun 	struct mlx5_ifc_plpc_reg_bits plpc_reg;
9838*4882a593Smuzhiyun 	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
9839*4882a593Smuzhiyun 	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
9840*4882a593Smuzhiyun 	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
9841*4882a593Smuzhiyun 	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
9842*4882a593Smuzhiyun 	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
9843*4882a593Smuzhiyun 	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
9844*4882a593Smuzhiyun 	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
9845*4882a593Smuzhiyun 	struct mlx5_ifc_ppad_reg_bits ppad_reg;
9846*4882a593Smuzhiyun 	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
9847*4882a593Smuzhiyun 	struct mlx5_ifc_mpein_reg_bits mpein_reg;
9848*4882a593Smuzhiyun 	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
9849*4882a593Smuzhiyun 	struct mlx5_ifc_pplm_reg_bits pplm_reg;
9850*4882a593Smuzhiyun 	struct mlx5_ifc_pplr_reg_bits pplr_reg;
9851*4882a593Smuzhiyun 	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
9852*4882a593Smuzhiyun 	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
9853*4882a593Smuzhiyun 	struct mlx5_ifc_pspa_reg_bits pspa_reg;
9854*4882a593Smuzhiyun 	struct mlx5_ifc_ptas_reg_bits ptas_reg;
9855*4882a593Smuzhiyun 	struct mlx5_ifc_ptys_reg_bits ptys_reg;
9856*4882a593Smuzhiyun 	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
9857*4882a593Smuzhiyun 	struct mlx5_ifc_pude_reg_bits pude_reg;
9858*4882a593Smuzhiyun 	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
9859*4882a593Smuzhiyun 	struct mlx5_ifc_slrg_reg_bits slrg_reg;
9860*4882a593Smuzhiyun 	struct mlx5_ifc_sltp_reg_bits sltp_reg;
9861*4882a593Smuzhiyun 	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
9862*4882a593Smuzhiyun 	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
9863*4882a593Smuzhiyun 	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
9864*4882a593Smuzhiyun 	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
9865*4882a593Smuzhiyun 	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
9866*4882a593Smuzhiyun 	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
9867*4882a593Smuzhiyun 	struct mlx5_ifc_mcc_reg_bits mcc_reg;
9868*4882a593Smuzhiyun 	struct mlx5_ifc_mcda_reg_bits mcda_reg;
9869*4882a593Smuzhiyun 	struct mlx5_ifc_mirc_reg_bits mirc_reg;
9870*4882a593Smuzhiyun 	struct mlx5_ifc_mfrl_reg_bits mfrl_reg;
9871*4882a593Smuzhiyun 	u8         reserved_at_0[0x60e0];
9872*4882a593Smuzhiyun };
9873*4882a593Smuzhiyun 
9874*4882a593Smuzhiyun union mlx5_ifc_debug_enhancements_document_bits {
9875*4882a593Smuzhiyun 	struct mlx5_ifc_health_buffer_bits health_buffer;
9876*4882a593Smuzhiyun 	u8         reserved_at_0[0x200];
9877*4882a593Smuzhiyun };
9878*4882a593Smuzhiyun 
9879*4882a593Smuzhiyun union mlx5_ifc_uplink_pci_interface_document_bits {
9880*4882a593Smuzhiyun 	struct mlx5_ifc_initial_seg_bits initial_seg;
9881*4882a593Smuzhiyun 	u8         reserved_at_0[0x20060];
9882*4882a593Smuzhiyun };
9883*4882a593Smuzhiyun 
9884*4882a593Smuzhiyun struct mlx5_ifc_set_flow_table_root_out_bits {
9885*4882a593Smuzhiyun 	u8         status[0x8];
9886*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9887*4882a593Smuzhiyun 
9888*4882a593Smuzhiyun 	u8         syndrome[0x20];
9889*4882a593Smuzhiyun 
9890*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9891*4882a593Smuzhiyun };
9892*4882a593Smuzhiyun 
9893*4882a593Smuzhiyun struct mlx5_ifc_set_flow_table_root_in_bits {
9894*4882a593Smuzhiyun 	u8         opcode[0x10];
9895*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9896*4882a593Smuzhiyun 
9897*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9898*4882a593Smuzhiyun 	u8         op_mod[0x10];
9899*4882a593Smuzhiyun 
9900*4882a593Smuzhiyun 	u8         other_vport[0x1];
9901*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
9902*4882a593Smuzhiyun 	u8         vport_number[0x10];
9903*4882a593Smuzhiyun 
9904*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
9905*4882a593Smuzhiyun 
9906*4882a593Smuzhiyun 	u8         table_type[0x8];
9907*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
9908*4882a593Smuzhiyun 
9909*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
9910*4882a593Smuzhiyun 	u8         table_id[0x18];
9911*4882a593Smuzhiyun 
9912*4882a593Smuzhiyun 	u8         reserved_at_c0[0x8];
9913*4882a593Smuzhiyun 	u8         underlay_qpn[0x18];
9914*4882a593Smuzhiyun 	u8         reserved_at_e0[0x120];
9915*4882a593Smuzhiyun };
9916*4882a593Smuzhiyun 
9917*4882a593Smuzhiyun enum {
9918*4882a593Smuzhiyun 	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
9919*4882a593Smuzhiyun 	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
9920*4882a593Smuzhiyun };
9921*4882a593Smuzhiyun 
9922*4882a593Smuzhiyun struct mlx5_ifc_modify_flow_table_out_bits {
9923*4882a593Smuzhiyun 	u8         status[0x8];
9924*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
9925*4882a593Smuzhiyun 
9926*4882a593Smuzhiyun 	u8         syndrome[0x20];
9927*4882a593Smuzhiyun 
9928*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
9929*4882a593Smuzhiyun };
9930*4882a593Smuzhiyun 
9931*4882a593Smuzhiyun struct mlx5_ifc_modify_flow_table_in_bits {
9932*4882a593Smuzhiyun 	u8         opcode[0x10];
9933*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
9934*4882a593Smuzhiyun 
9935*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
9936*4882a593Smuzhiyun 	u8         op_mod[0x10];
9937*4882a593Smuzhiyun 
9938*4882a593Smuzhiyun 	u8         other_vport[0x1];
9939*4882a593Smuzhiyun 	u8         reserved_at_41[0xf];
9940*4882a593Smuzhiyun 	u8         vport_number[0x10];
9941*4882a593Smuzhiyun 
9942*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
9943*4882a593Smuzhiyun 	u8         modify_field_select[0x10];
9944*4882a593Smuzhiyun 
9945*4882a593Smuzhiyun 	u8         table_type[0x8];
9946*4882a593Smuzhiyun 	u8         reserved_at_88[0x18];
9947*4882a593Smuzhiyun 
9948*4882a593Smuzhiyun 	u8         reserved_at_a0[0x8];
9949*4882a593Smuzhiyun 	u8         table_id[0x18];
9950*4882a593Smuzhiyun 
9951*4882a593Smuzhiyun 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
9952*4882a593Smuzhiyun };
9953*4882a593Smuzhiyun 
9954*4882a593Smuzhiyun struct mlx5_ifc_ets_tcn_config_reg_bits {
9955*4882a593Smuzhiyun 	u8         g[0x1];
9956*4882a593Smuzhiyun 	u8         b[0x1];
9957*4882a593Smuzhiyun 	u8         r[0x1];
9958*4882a593Smuzhiyun 	u8         reserved_at_3[0x9];
9959*4882a593Smuzhiyun 	u8         group[0x4];
9960*4882a593Smuzhiyun 	u8         reserved_at_10[0x9];
9961*4882a593Smuzhiyun 	u8         bw_allocation[0x7];
9962*4882a593Smuzhiyun 
9963*4882a593Smuzhiyun 	u8         reserved_at_20[0xc];
9964*4882a593Smuzhiyun 	u8         max_bw_units[0x4];
9965*4882a593Smuzhiyun 	u8         reserved_at_30[0x8];
9966*4882a593Smuzhiyun 	u8         max_bw_value[0x8];
9967*4882a593Smuzhiyun };
9968*4882a593Smuzhiyun 
9969*4882a593Smuzhiyun struct mlx5_ifc_ets_global_config_reg_bits {
9970*4882a593Smuzhiyun 	u8         reserved_at_0[0x2];
9971*4882a593Smuzhiyun 	u8         r[0x1];
9972*4882a593Smuzhiyun 	u8         reserved_at_3[0x1d];
9973*4882a593Smuzhiyun 
9974*4882a593Smuzhiyun 	u8         reserved_at_20[0xc];
9975*4882a593Smuzhiyun 	u8         max_bw_units[0x4];
9976*4882a593Smuzhiyun 	u8         reserved_at_30[0x8];
9977*4882a593Smuzhiyun 	u8         max_bw_value[0x8];
9978*4882a593Smuzhiyun };
9979*4882a593Smuzhiyun 
9980*4882a593Smuzhiyun struct mlx5_ifc_qetc_reg_bits {
9981*4882a593Smuzhiyun 	u8                                         reserved_at_0[0x8];
9982*4882a593Smuzhiyun 	u8                                         port_number[0x8];
9983*4882a593Smuzhiyun 	u8                                         reserved_at_10[0x30];
9984*4882a593Smuzhiyun 
9985*4882a593Smuzhiyun 	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
9986*4882a593Smuzhiyun 	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
9987*4882a593Smuzhiyun };
9988*4882a593Smuzhiyun 
9989*4882a593Smuzhiyun struct mlx5_ifc_qpdpm_dscp_reg_bits {
9990*4882a593Smuzhiyun 	u8         e[0x1];
9991*4882a593Smuzhiyun 	u8         reserved_at_01[0x0b];
9992*4882a593Smuzhiyun 	u8         prio[0x04];
9993*4882a593Smuzhiyun };
9994*4882a593Smuzhiyun 
9995*4882a593Smuzhiyun struct mlx5_ifc_qpdpm_reg_bits {
9996*4882a593Smuzhiyun 	u8                                     reserved_at_0[0x8];
9997*4882a593Smuzhiyun 	u8                                     local_port[0x8];
9998*4882a593Smuzhiyun 	u8                                     reserved_at_10[0x10];
9999*4882a593Smuzhiyun 	struct mlx5_ifc_qpdpm_dscp_reg_bits    dscp[64];
10000*4882a593Smuzhiyun };
10001*4882a593Smuzhiyun 
10002*4882a593Smuzhiyun struct mlx5_ifc_qpts_reg_bits {
10003*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
10004*4882a593Smuzhiyun 	u8         local_port[0x8];
10005*4882a593Smuzhiyun 	u8         reserved_at_10[0x2d];
10006*4882a593Smuzhiyun 	u8         trust_state[0x3];
10007*4882a593Smuzhiyun };
10008*4882a593Smuzhiyun 
10009*4882a593Smuzhiyun struct mlx5_ifc_pptb_reg_bits {
10010*4882a593Smuzhiyun 	u8         reserved_at_0[0x2];
10011*4882a593Smuzhiyun 	u8         mm[0x2];
10012*4882a593Smuzhiyun 	u8         reserved_at_4[0x4];
10013*4882a593Smuzhiyun 	u8         local_port[0x8];
10014*4882a593Smuzhiyun 	u8         reserved_at_10[0x6];
10015*4882a593Smuzhiyun 	u8         cm[0x1];
10016*4882a593Smuzhiyun 	u8         um[0x1];
10017*4882a593Smuzhiyun 	u8         pm[0x8];
10018*4882a593Smuzhiyun 
10019*4882a593Smuzhiyun 	u8         prio_x_buff[0x20];
10020*4882a593Smuzhiyun 
10021*4882a593Smuzhiyun 	u8         pm_msb[0x8];
10022*4882a593Smuzhiyun 	u8         reserved_at_48[0x10];
10023*4882a593Smuzhiyun 	u8         ctrl_buff[0x4];
10024*4882a593Smuzhiyun 	u8         untagged_buff[0x4];
10025*4882a593Smuzhiyun };
10026*4882a593Smuzhiyun 
10027*4882a593Smuzhiyun struct mlx5_ifc_sbcam_reg_bits {
10028*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
10029*4882a593Smuzhiyun 	u8         feature_group[0x8];
10030*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
10031*4882a593Smuzhiyun 	u8         access_reg_group[0x8];
10032*4882a593Smuzhiyun 
10033*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
10034*4882a593Smuzhiyun 
10035*4882a593Smuzhiyun 	u8         sb_access_reg_cap_mask[4][0x20];
10036*4882a593Smuzhiyun 
10037*4882a593Smuzhiyun 	u8         reserved_at_c0[0x80];
10038*4882a593Smuzhiyun 
10039*4882a593Smuzhiyun 	u8         sb_feature_cap_mask[4][0x20];
10040*4882a593Smuzhiyun 
10041*4882a593Smuzhiyun 	u8         reserved_at_1c0[0x40];
10042*4882a593Smuzhiyun 
10043*4882a593Smuzhiyun 	u8         cap_total_buffer_size[0x20];
10044*4882a593Smuzhiyun 
10045*4882a593Smuzhiyun 	u8         cap_cell_size[0x10];
10046*4882a593Smuzhiyun 	u8         cap_max_pg_buffers[0x8];
10047*4882a593Smuzhiyun 	u8         cap_num_pool_supported[0x8];
10048*4882a593Smuzhiyun 
10049*4882a593Smuzhiyun 	u8         reserved_at_240[0x8];
10050*4882a593Smuzhiyun 	u8         cap_sbsr_stat_size[0x8];
10051*4882a593Smuzhiyun 	u8         cap_max_tclass_data[0x8];
10052*4882a593Smuzhiyun 	u8         cap_max_cpu_ingress_tclass_sb[0x8];
10053*4882a593Smuzhiyun };
10054*4882a593Smuzhiyun 
10055*4882a593Smuzhiyun struct mlx5_ifc_pbmc_reg_bits {
10056*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
10057*4882a593Smuzhiyun 	u8         local_port[0x8];
10058*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10059*4882a593Smuzhiyun 
10060*4882a593Smuzhiyun 	u8         xoff_timer_value[0x10];
10061*4882a593Smuzhiyun 	u8         xoff_refresh[0x10];
10062*4882a593Smuzhiyun 
10063*4882a593Smuzhiyun 	u8         reserved_at_40[0x9];
10064*4882a593Smuzhiyun 	u8         fullness_threshold[0x7];
10065*4882a593Smuzhiyun 	u8         port_buffer_size[0x10];
10066*4882a593Smuzhiyun 
10067*4882a593Smuzhiyun 	struct mlx5_ifc_bufferx_reg_bits buffer[10];
10068*4882a593Smuzhiyun 
10069*4882a593Smuzhiyun 	u8         reserved_at_2e0[0x80];
10070*4882a593Smuzhiyun };
10071*4882a593Smuzhiyun 
10072*4882a593Smuzhiyun struct mlx5_ifc_qtct_reg_bits {
10073*4882a593Smuzhiyun 	u8         reserved_at_0[0x8];
10074*4882a593Smuzhiyun 	u8         port_number[0x8];
10075*4882a593Smuzhiyun 	u8         reserved_at_10[0xd];
10076*4882a593Smuzhiyun 	u8         prio[0x3];
10077*4882a593Smuzhiyun 
10078*4882a593Smuzhiyun 	u8         reserved_at_20[0x1d];
10079*4882a593Smuzhiyun 	u8         tclass[0x3];
10080*4882a593Smuzhiyun };
10081*4882a593Smuzhiyun 
10082*4882a593Smuzhiyun struct mlx5_ifc_mcia_reg_bits {
10083*4882a593Smuzhiyun 	u8         l[0x1];
10084*4882a593Smuzhiyun 	u8         reserved_at_1[0x7];
10085*4882a593Smuzhiyun 	u8         module[0x8];
10086*4882a593Smuzhiyun 	u8         reserved_at_10[0x8];
10087*4882a593Smuzhiyun 	u8         status[0x8];
10088*4882a593Smuzhiyun 
10089*4882a593Smuzhiyun 	u8         i2c_device_address[0x8];
10090*4882a593Smuzhiyun 	u8         page_number[0x8];
10091*4882a593Smuzhiyun 	u8         device_address[0x10];
10092*4882a593Smuzhiyun 
10093*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10094*4882a593Smuzhiyun 	u8         size[0x10];
10095*4882a593Smuzhiyun 
10096*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10097*4882a593Smuzhiyun 
10098*4882a593Smuzhiyun 	u8         dword_0[0x20];
10099*4882a593Smuzhiyun 	u8         dword_1[0x20];
10100*4882a593Smuzhiyun 	u8         dword_2[0x20];
10101*4882a593Smuzhiyun 	u8         dword_3[0x20];
10102*4882a593Smuzhiyun 	u8         dword_4[0x20];
10103*4882a593Smuzhiyun 	u8         dword_5[0x20];
10104*4882a593Smuzhiyun 	u8         dword_6[0x20];
10105*4882a593Smuzhiyun 	u8         dword_7[0x20];
10106*4882a593Smuzhiyun 	u8         dword_8[0x20];
10107*4882a593Smuzhiyun 	u8         dword_9[0x20];
10108*4882a593Smuzhiyun 	u8         dword_10[0x20];
10109*4882a593Smuzhiyun 	u8         dword_11[0x20];
10110*4882a593Smuzhiyun };
10111*4882a593Smuzhiyun 
10112*4882a593Smuzhiyun struct mlx5_ifc_dcbx_param_bits {
10113*4882a593Smuzhiyun 	u8         dcbx_cee_cap[0x1];
10114*4882a593Smuzhiyun 	u8         dcbx_ieee_cap[0x1];
10115*4882a593Smuzhiyun 	u8         dcbx_standby_cap[0x1];
10116*4882a593Smuzhiyun 	u8         reserved_at_3[0x5];
10117*4882a593Smuzhiyun 	u8         port_number[0x8];
10118*4882a593Smuzhiyun 	u8         reserved_at_10[0xa];
10119*4882a593Smuzhiyun 	u8         max_application_table_size[6];
10120*4882a593Smuzhiyun 	u8         reserved_at_20[0x15];
10121*4882a593Smuzhiyun 	u8         version_oper[0x3];
10122*4882a593Smuzhiyun 	u8         reserved_at_38[5];
10123*4882a593Smuzhiyun 	u8         version_admin[0x3];
10124*4882a593Smuzhiyun 	u8         willing_admin[0x1];
10125*4882a593Smuzhiyun 	u8         reserved_at_41[0x3];
10126*4882a593Smuzhiyun 	u8         pfc_cap_oper[0x4];
10127*4882a593Smuzhiyun 	u8         reserved_at_48[0x4];
10128*4882a593Smuzhiyun 	u8         pfc_cap_admin[0x4];
10129*4882a593Smuzhiyun 	u8         reserved_at_50[0x4];
10130*4882a593Smuzhiyun 	u8         num_of_tc_oper[0x4];
10131*4882a593Smuzhiyun 	u8         reserved_at_58[0x4];
10132*4882a593Smuzhiyun 	u8         num_of_tc_admin[0x4];
10133*4882a593Smuzhiyun 	u8         remote_willing[0x1];
10134*4882a593Smuzhiyun 	u8         reserved_at_61[3];
10135*4882a593Smuzhiyun 	u8         remote_pfc_cap[4];
10136*4882a593Smuzhiyun 	u8         reserved_at_68[0x14];
10137*4882a593Smuzhiyun 	u8         remote_num_of_tc[0x4];
10138*4882a593Smuzhiyun 	u8         reserved_at_80[0x18];
10139*4882a593Smuzhiyun 	u8         error[0x8];
10140*4882a593Smuzhiyun 	u8         reserved_at_a0[0x160];
10141*4882a593Smuzhiyun };
10142*4882a593Smuzhiyun 
10143*4882a593Smuzhiyun struct mlx5_ifc_lagc_bits {
10144*4882a593Smuzhiyun 	u8         reserved_at_0[0x1d];
10145*4882a593Smuzhiyun 	u8         lag_state[0x3];
10146*4882a593Smuzhiyun 
10147*4882a593Smuzhiyun 	u8         reserved_at_20[0x14];
10148*4882a593Smuzhiyun 	u8         tx_remap_affinity_2[0x4];
10149*4882a593Smuzhiyun 	u8         reserved_at_38[0x4];
10150*4882a593Smuzhiyun 	u8         tx_remap_affinity_1[0x4];
10151*4882a593Smuzhiyun };
10152*4882a593Smuzhiyun 
10153*4882a593Smuzhiyun struct mlx5_ifc_create_lag_out_bits {
10154*4882a593Smuzhiyun 	u8         status[0x8];
10155*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10156*4882a593Smuzhiyun 
10157*4882a593Smuzhiyun 	u8         syndrome[0x20];
10158*4882a593Smuzhiyun 
10159*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10160*4882a593Smuzhiyun };
10161*4882a593Smuzhiyun 
10162*4882a593Smuzhiyun struct mlx5_ifc_create_lag_in_bits {
10163*4882a593Smuzhiyun 	u8         opcode[0x10];
10164*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10165*4882a593Smuzhiyun 
10166*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10167*4882a593Smuzhiyun 	u8         op_mod[0x10];
10168*4882a593Smuzhiyun 
10169*4882a593Smuzhiyun 	struct mlx5_ifc_lagc_bits ctx;
10170*4882a593Smuzhiyun };
10171*4882a593Smuzhiyun 
10172*4882a593Smuzhiyun struct mlx5_ifc_modify_lag_out_bits {
10173*4882a593Smuzhiyun 	u8         status[0x8];
10174*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10175*4882a593Smuzhiyun 
10176*4882a593Smuzhiyun 	u8         syndrome[0x20];
10177*4882a593Smuzhiyun 
10178*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10179*4882a593Smuzhiyun };
10180*4882a593Smuzhiyun 
10181*4882a593Smuzhiyun struct mlx5_ifc_modify_lag_in_bits {
10182*4882a593Smuzhiyun 	u8         opcode[0x10];
10183*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10184*4882a593Smuzhiyun 
10185*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10186*4882a593Smuzhiyun 	u8         op_mod[0x10];
10187*4882a593Smuzhiyun 
10188*4882a593Smuzhiyun 	u8         reserved_at_40[0x20];
10189*4882a593Smuzhiyun 	u8         field_select[0x20];
10190*4882a593Smuzhiyun 
10191*4882a593Smuzhiyun 	struct mlx5_ifc_lagc_bits ctx;
10192*4882a593Smuzhiyun };
10193*4882a593Smuzhiyun 
10194*4882a593Smuzhiyun struct mlx5_ifc_query_lag_out_bits {
10195*4882a593Smuzhiyun 	u8         status[0x8];
10196*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10197*4882a593Smuzhiyun 
10198*4882a593Smuzhiyun 	u8         syndrome[0x20];
10199*4882a593Smuzhiyun 
10200*4882a593Smuzhiyun 	struct mlx5_ifc_lagc_bits ctx;
10201*4882a593Smuzhiyun };
10202*4882a593Smuzhiyun 
10203*4882a593Smuzhiyun struct mlx5_ifc_query_lag_in_bits {
10204*4882a593Smuzhiyun 	u8         opcode[0x10];
10205*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10206*4882a593Smuzhiyun 
10207*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10208*4882a593Smuzhiyun 	u8         op_mod[0x10];
10209*4882a593Smuzhiyun 
10210*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10211*4882a593Smuzhiyun };
10212*4882a593Smuzhiyun 
10213*4882a593Smuzhiyun struct mlx5_ifc_destroy_lag_out_bits {
10214*4882a593Smuzhiyun 	u8         status[0x8];
10215*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10216*4882a593Smuzhiyun 
10217*4882a593Smuzhiyun 	u8         syndrome[0x20];
10218*4882a593Smuzhiyun 
10219*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10220*4882a593Smuzhiyun };
10221*4882a593Smuzhiyun 
10222*4882a593Smuzhiyun struct mlx5_ifc_destroy_lag_in_bits {
10223*4882a593Smuzhiyun 	u8         opcode[0x10];
10224*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10225*4882a593Smuzhiyun 
10226*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10227*4882a593Smuzhiyun 	u8         op_mod[0x10];
10228*4882a593Smuzhiyun 
10229*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10230*4882a593Smuzhiyun };
10231*4882a593Smuzhiyun 
10232*4882a593Smuzhiyun struct mlx5_ifc_create_vport_lag_out_bits {
10233*4882a593Smuzhiyun 	u8         status[0x8];
10234*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10235*4882a593Smuzhiyun 
10236*4882a593Smuzhiyun 	u8         syndrome[0x20];
10237*4882a593Smuzhiyun 
10238*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10239*4882a593Smuzhiyun };
10240*4882a593Smuzhiyun 
10241*4882a593Smuzhiyun struct mlx5_ifc_create_vport_lag_in_bits {
10242*4882a593Smuzhiyun 	u8         opcode[0x10];
10243*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10244*4882a593Smuzhiyun 
10245*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10246*4882a593Smuzhiyun 	u8         op_mod[0x10];
10247*4882a593Smuzhiyun 
10248*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10249*4882a593Smuzhiyun };
10250*4882a593Smuzhiyun 
10251*4882a593Smuzhiyun struct mlx5_ifc_destroy_vport_lag_out_bits {
10252*4882a593Smuzhiyun 	u8         status[0x8];
10253*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10254*4882a593Smuzhiyun 
10255*4882a593Smuzhiyun 	u8         syndrome[0x20];
10256*4882a593Smuzhiyun 
10257*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10258*4882a593Smuzhiyun };
10259*4882a593Smuzhiyun 
10260*4882a593Smuzhiyun struct mlx5_ifc_destroy_vport_lag_in_bits {
10261*4882a593Smuzhiyun 	u8         opcode[0x10];
10262*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10263*4882a593Smuzhiyun 
10264*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10265*4882a593Smuzhiyun 	u8         op_mod[0x10];
10266*4882a593Smuzhiyun 
10267*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10268*4882a593Smuzhiyun };
10269*4882a593Smuzhiyun 
10270*4882a593Smuzhiyun struct mlx5_ifc_alloc_memic_in_bits {
10271*4882a593Smuzhiyun 	u8         opcode[0x10];
10272*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10273*4882a593Smuzhiyun 
10274*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10275*4882a593Smuzhiyun 	u8         op_mod[0x10];
10276*4882a593Smuzhiyun 
10277*4882a593Smuzhiyun 	u8         reserved_at_30[0x20];
10278*4882a593Smuzhiyun 
10279*4882a593Smuzhiyun 	u8	   reserved_at_40[0x18];
10280*4882a593Smuzhiyun 	u8	   log_memic_addr_alignment[0x8];
10281*4882a593Smuzhiyun 
10282*4882a593Smuzhiyun 	u8         range_start_addr[0x40];
10283*4882a593Smuzhiyun 
10284*4882a593Smuzhiyun 	u8         range_size[0x20];
10285*4882a593Smuzhiyun 
10286*4882a593Smuzhiyun 	u8         memic_size[0x20];
10287*4882a593Smuzhiyun };
10288*4882a593Smuzhiyun 
10289*4882a593Smuzhiyun struct mlx5_ifc_alloc_memic_out_bits {
10290*4882a593Smuzhiyun 	u8         status[0x8];
10291*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10292*4882a593Smuzhiyun 
10293*4882a593Smuzhiyun 	u8         syndrome[0x20];
10294*4882a593Smuzhiyun 
10295*4882a593Smuzhiyun 	u8         memic_start_addr[0x40];
10296*4882a593Smuzhiyun };
10297*4882a593Smuzhiyun 
10298*4882a593Smuzhiyun struct mlx5_ifc_dealloc_memic_in_bits {
10299*4882a593Smuzhiyun 	u8         opcode[0x10];
10300*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10301*4882a593Smuzhiyun 
10302*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10303*4882a593Smuzhiyun 	u8         op_mod[0x10];
10304*4882a593Smuzhiyun 
10305*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10306*4882a593Smuzhiyun 
10307*4882a593Smuzhiyun 	u8         memic_start_addr[0x40];
10308*4882a593Smuzhiyun 
10309*4882a593Smuzhiyun 	u8         memic_size[0x20];
10310*4882a593Smuzhiyun 
10311*4882a593Smuzhiyun 	u8         reserved_at_e0[0x20];
10312*4882a593Smuzhiyun };
10313*4882a593Smuzhiyun 
10314*4882a593Smuzhiyun struct mlx5_ifc_dealloc_memic_out_bits {
10315*4882a593Smuzhiyun 	u8         status[0x8];
10316*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10317*4882a593Smuzhiyun 
10318*4882a593Smuzhiyun 	u8         syndrome[0x20];
10319*4882a593Smuzhiyun 
10320*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10321*4882a593Smuzhiyun };
10322*4882a593Smuzhiyun 
10323*4882a593Smuzhiyun struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
10324*4882a593Smuzhiyun 	u8         opcode[0x10];
10325*4882a593Smuzhiyun 	u8         uid[0x10];
10326*4882a593Smuzhiyun 
10327*4882a593Smuzhiyun 	u8         vhca_tunnel_id[0x10];
10328*4882a593Smuzhiyun 	u8         obj_type[0x10];
10329*4882a593Smuzhiyun 
10330*4882a593Smuzhiyun 	u8         obj_id[0x20];
10331*4882a593Smuzhiyun 
10332*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10333*4882a593Smuzhiyun };
10334*4882a593Smuzhiyun 
10335*4882a593Smuzhiyun struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
10336*4882a593Smuzhiyun 	u8         status[0x8];
10337*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10338*4882a593Smuzhiyun 
10339*4882a593Smuzhiyun 	u8         syndrome[0x20];
10340*4882a593Smuzhiyun 
10341*4882a593Smuzhiyun 	u8         obj_id[0x20];
10342*4882a593Smuzhiyun 
10343*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10344*4882a593Smuzhiyun };
10345*4882a593Smuzhiyun 
10346*4882a593Smuzhiyun struct mlx5_ifc_umem_bits {
10347*4882a593Smuzhiyun 	u8         reserved_at_0[0x80];
10348*4882a593Smuzhiyun 
10349*4882a593Smuzhiyun 	u8         reserved_at_80[0x1b];
10350*4882a593Smuzhiyun 	u8         log_page_size[0x5];
10351*4882a593Smuzhiyun 
10352*4882a593Smuzhiyun 	u8         page_offset[0x20];
10353*4882a593Smuzhiyun 
10354*4882a593Smuzhiyun 	u8         num_of_mtt[0x40];
10355*4882a593Smuzhiyun 
10356*4882a593Smuzhiyun 	struct mlx5_ifc_mtt_bits  mtt[];
10357*4882a593Smuzhiyun };
10358*4882a593Smuzhiyun 
10359*4882a593Smuzhiyun struct mlx5_ifc_uctx_bits {
10360*4882a593Smuzhiyun 	u8         cap[0x20];
10361*4882a593Smuzhiyun 
10362*4882a593Smuzhiyun 	u8         reserved_at_20[0x160];
10363*4882a593Smuzhiyun };
10364*4882a593Smuzhiyun 
10365*4882a593Smuzhiyun struct mlx5_ifc_sw_icm_bits {
10366*4882a593Smuzhiyun 	u8         modify_field_select[0x40];
10367*4882a593Smuzhiyun 
10368*4882a593Smuzhiyun 	u8	   reserved_at_40[0x18];
10369*4882a593Smuzhiyun 	u8         log_sw_icm_size[0x8];
10370*4882a593Smuzhiyun 
10371*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10372*4882a593Smuzhiyun 
10373*4882a593Smuzhiyun 	u8         sw_icm_start_addr[0x40];
10374*4882a593Smuzhiyun 
10375*4882a593Smuzhiyun 	u8         reserved_at_c0[0x140];
10376*4882a593Smuzhiyun };
10377*4882a593Smuzhiyun 
10378*4882a593Smuzhiyun struct mlx5_ifc_geneve_tlv_option_bits {
10379*4882a593Smuzhiyun 	u8         modify_field_select[0x40];
10380*4882a593Smuzhiyun 
10381*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
10382*4882a593Smuzhiyun 	u8         geneve_option_fte_index[0x8];
10383*4882a593Smuzhiyun 
10384*4882a593Smuzhiyun 	u8         option_class[0x10];
10385*4882a593Smuzhiyun 	u8         option_type[0x8];
10386*4882a593Smuzhiyun 	u8         reserved_at_78[0x3];
10387*4882a593Smuzhiyun 	u8         option_data_length[0x5];
10388*4882a593Smuzhiyun 
10389*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
10390*4882a593Smuzhiyun };
10391*4882a593Smuzhiyun 
10392*4882a593Smuzhiyun struct mlx5_ifc_create_umem_in_bits {
10393*4882a593Smuzhiyun 	u8         opcode[0x10];
10394*4882a593Smuzhiyun 	u8         uid[0x10];
10395*4882a593Smuzhiyun 
10396*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10397*4882a593Smuzhiyun 	u8         op_mod[0x10];
10398*4882a593Smuzhiyun 
10399*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10400*4882a593Smuzhiyun 
10401*4882a593Smuzhiyun 	struct mlx5_ifc_umem_bits  umem;
10402*4882a593Smuzhiyun };
10403*4882a593Smuzhiyun 
10404*4882a593Smuzhiyun struct mlx5_ifc_create_umem_out_bits {
10405*4882a593Smuzhiyun 	u8         status[0x8];
10406*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10407*4882a593Smuzhiyun 
10408*4882a593Smuzhiyun 	u8         syndrome[0x20];
10409*4882a593Smuzhiyun 
10410*4882a593Smuzhiyun 	u8         reserved_at_40[0x8];
10411*4882a593Smuzhiyun 	u8         umem_id[0x18];
10412*4882a593Smuzhiyun 
10413*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10414*4882a593Smuzhiyun };
10415*4882a593Smuzhiyun 
10416*4882a593Smuzhiyun struct mlx5_ifc_destroy_umem_in_bits {
10417*4882a593Smuzhiyun 	u8        opcode[0x10];
10418*4882a593Smuzhiyun 	u8        uid[0x10];
10419*4882a593Smuzhiyun 
10420*4882a593Smuzhiyun 	u8        reserved_at_20[0x10];
10421*4882a593Smuzhiyun 	u8        op_mod[0x10];
10422*4882a593Smuzhiyun 
10423*4882a593Smuzhiyun 	u8        reserved_at_40[0x8];
10424*4882a593Smuzhiyun 	u8        umem_id[0x18];
10425*4882a593Smuzhiyun 
10426*4882a593Smuzhiyun 	u8        reserved_at_60[0x20];
10427*4882a593Smuzhiyun };
10428*4882a593Smuzhiyun 
10429*4882a593Smuzhiyun struct mlx5_ifc_destroy_umem_out_bits {
10430*4882a593Smuzhiyun 	u8        status[0x8];
10431*4882a593Smuzhiyun 	u8        reserved_at_8[0x18];
10432*4882a593Smuzhiyun 
10433*4882a593Smuzhiyun 	u8        syndrome[0x20];
10434*4882a593Smuzhiyun 
10435*4882a593Smuzhiyun 	u8        reserved_at_40[0x40];
10436*4882a593Smuzhiyun };
10437*4882a593Smuzhiyun 
10438*4882a593Smuzhiyun struct mlx5_ifc_create_uctx_in_bits {
10439*4882a593Smuzhiyun 	u8         opcode[0x10];
10440*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10441*4882a593Smuzhiyun 
10442*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10443*4882a593Smuzhiyun 	u8         op_mod[0x10];
10444*4882a593Smuzhiyun 
10445*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10446*4882a593Smuzhiyun 
10447*4882a593Smuzhiyun 	struct mlx5_ifc_uctx_bits  uctx;
10448*4882a593Smuzhiyun };
10449*4882a593Smuzhiyun 
10450*4882a593Smuzhiyun struct mlx5_ifc_create_uctx_out_bits {
10451*4882a593Smuzhiyun 	u8         status[0x8];
10452*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10453*4882a593Smuzhiyun 
10454*4882a593Smuzhiyun 	u8         syndrome[0x20];
10455*4882a593Smuzhiyun 
10456*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10457*4882a593Smuzhiyun 	u8         uid[0x10];
10458*4882a593Smuzhiyun 
10459*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10460*4882a593Smuzhiyun };
10461*4882a593Smuzhiyun 
10462*4882a593Smuzhiyun struct mlx5_ifc_destroy_uctx_in_bits {
10463*4882a593Smuzhiyun 	u8         opcode[0x10];
10464*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10465*4882a593Smuzhiyun 
10466*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10467*4882a593Smuzhiyun 	u8         op_mod[0x10];
10468*4882a593Smuzhiyun 
10469*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10470*4882a593Smuzhiyun 	u8         uid[0x10];
10471*4882a593Smuzhiyun 
10472*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10473*4882a593Smuzhiyun };
10474*4882a593Smuzhiyun 
10475*4882a593Smuzhiyun struct mlx5_ifc_destroy_uctx_out_bits {
10476*4882a593Smuzhiyun 	u8         status[0x8];
10477*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10478*4882a593Smuzhiyun 
10479*4882a593Smuzhiyun 	u8         syndrome[0x20];
10480*4882a593Smuzhiyun 
10481*4882a593Smuzhiyun 	u8          reserved_at_40[0x40];
10482*4882a593Smuzhiyun };
10483*4882a593Smuzhiyun 
10484*4882a593Smuzhiyun struct mlx5_ifc_create_sw_icm_in_bits {
10485*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
10486*4882a593Smuzhiyun 	struct mlx5_ifc_sw_icm_bits		      sw_icm;
10487*4882a593Smuzhiyun };
10488*4882a593Smuzhiyun 
10489*4882a593Smuzhiyun struct mlx5_ifc_create_geneve_tlv_option_in_bits {
10490*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
10491*4882a593Smuzhiyun 	struct mlx5_ifc_geneve_tlv_option_bits        geneve_tlv_opt;
10492*4882a593Smuzhiyun };
10493*4882a593Smuzhiyun 
10494*4882a593Smuzhiyun struct mlx5_ifc_mtrc_string_db_param_bits {
10495*4882a593Smuzhiyun 	u8         string_db_base_address[0x20];
10496*4882a593Smuzhiyun 
10497*4882a593Smuzhiyun 	u8         reserved_at_20[0x8];
10498*4882a593Smuzhiyun 	u8         string_db_size[0x18];
10499*4882a593Smuzhiyun };
10500*4882a593Smuzhiyun 
10501*4882a593Smuzhiyun struct mlx5_ifc_mtrc_cap_bits {
10502*4882a593Smuzhiyun 	u8         trace_owner[0x1];
10503*4882a593Smuzhiyun 	u8         trace_to_memory[0x1];
10504*4882a593Smuzhiyun 	u8         reserved_at_2[0x4];
10505*4882a593Smuzhiyun 	u8         trc_ver[0x2];
10506*4882a593Smuzhiyun 	u8         reserved_at_8[0x14];
10507*4882a593Smuzhiyun 	u8         num_string_db[0x4];
10508*4882a593Smuzhiyun 
10509*4882a593Smuzhiyun 	u8         first_string_trace[0x8];
10510*4882a593Smuzhiyun 	u8         num_string_trace[0x8];
10511*4882a593Smuzhiyun 	u8         reserved_at_30[0x28];
10512*4882a593Smuzhiyun 
10513*4882a593Smuzhiyun 	u8         log_max_trace_buffer_size[0x8];
10514*4882a593Smuzhiyun 
10515*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10516*4882a593Smuzhiyun 
10517*4882a593Smuzhiyun 	struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8];
10518*4882a593Smuzhiyun 
10519*4882a593Smuzhiyun 	u8         reserved_at_280[0x180];
10520*4882a593Smuzhiyun };
10521*4882a593Smuzhiyun 
10522*4882a593Smuzhiyun struct mlx5_ifc_mtrc_conf_bits {
10523*4882a593Smuzhiyun 	u8         reserved_at_0[0x1c];
10524*4882a593Smuzhiyun 	u8         trace_mode[0x4];
10525*4882a593Smuzhiyun 	u8         reserved_at_20[0x18];
10526*4882a593Smuzhiyun 	u8         log_trace_buffer_size[0x8];
10527*4882a593Smuzhiyun 	u8         trace_mkey[0x20];
10528*4882a593Smuzhiyun 	u8         reserved_at_60[0x3a0];
10529*4882a593Smuzhiyun };
10530*4882a593Smuzhiyun 
10531*4882a593Smuzhiyun struct mlx5_ifc_mtrc_stdb_bits {
10532*4882a593Smuzhiyun 	u8         string_db_index[0x4];
10533*4882a593Smuzhiyun 	u8         reserved_at_4[0x4];
10534*4882a593Smuzhiyun 	u8         read_size[0x18];
10535*4882a593Smuzhiyun 	u8         start_offset[0x20];
10536*4882a593Smuzhiyun 	u8         string_db_data[];
10537*4882a593Smuzhiyun };
10538*4882a593Smuzhiyun 
10539*4882a593Smuzhiyun struct mlx5_ifc_mtrc_ctrl_bits {
10540*4882a593Smuzhiyun 	u8         trace_status[0x2];
10541*4882a593Smuzhiyun 	u8         reserved_at_2[0x2];
10542*4882a593Smuzhiyun 	u8         arm_event[0x1];
10543*4882a593Smuzhiyun 	u8         reserved_at_5[0xb];
10544*4882a593Smuzhiyun 	u8         modify_field_select[0x10];
10545*4882a593Smuzhiyun 	u8         reserved_at_20[0x2b];
10546*4882a593Smuzhiyun 	u8         current_timestamp52_32[0x15];
10547*4882a593Smuzhiyun 	u8         current_timestamp31_0[0x20];
10548*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
10549*4882a593Smuzhiyun };
10550*4882a593Smuzhiyun 
10551*4882a593Smuzhiyun struct mlx5_ifc_host_params_context_bits {
10552*4882a593Smuzhiyun 	u8         host_number[0x8];
10553*4882a593Smuzhiyun 	u8         reserved_at_8[0x7];
10554*4882a593Smuzhiyun 	u8         host_pf_disabled[0x1];
10555*4882a593Smuzhiyun 	u8         host_num_of_vfs[0x10];
10556*4882a593Smuzhiyun 
10557*4882a593Smuzhiyun 	u8         host_total_vfs[0x10];
10558*4882a593Smuzhiyun 	u8         host_pci_bus[0x10];
10559*4882a593Smuzhiyun 
10560*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10561*4882a593Smuzhiyun 	u8         host_pci_device[0x10];
10562*4882a593Smuzhiyun 
10563*4882a593Smuzhiyun 	u8         reserved_at_60[0x10];
10564*4882a593Smuzhiyun 	u8         host_pci_function[0x10];
10565*4882a593Smuzhiyun 
10566*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
10567*4882a593Smuzhiyun };
10568*4882a593Smuzhiyun 
10569*4882a593Smuzhiyun struct mlx5_ifc_query_esw_functions_in_bits {
10570*4882a593Smuzhiyun 	u8         opcode[0x10];
10571*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10572*4882a593Smuzhiyun 
10573*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10574*4882a593Smuzhiyun 	u8         op_mod[0x10];
10575*4882a593Smuzhiyun 
10576*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10577*4882a593Smuzhiyun };
10578*4882a593Smuzhiyun 
10579*4882a593Smuzhiyun struct mlx5_ifc_query_esw_functions_out_bits {
10580*4882a593Smuzhiyun 	u8         status[0x8];
10581*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10582*4882a593Smuzhiyun 
10583*4882a593Smuzhiyun 	u8         syndrome[0x20];
10584*4882a593Smuzhiyun 
10585*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10586*4882a593Smuzhiyun 
10587*4882a593Smuzhiyun 	struct mlx5_ifc_host_params_context_bits host_params_context;
10588*4882a593Smuzhiyun 
10589*4882a593Smuzhiyun 	u8         reserved_at_280[0x180];
10590*4882a593Smuzhiyun 	u8         host_sf_enable[][0x40];
10591*4882a593Smuzhiyun };
10592*4882a593Smuzhiyun 
10593*4882a593Smuzhiyun struct mlx5_ifc_sf_partition_bits {
10594*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
10595*4882a593Smuzhiyun 	u8         log_num_sf[0x8];
10596*4882a593Smuzhiyun 	u8         log_sf_bar_size[0x8];
10597*4882a593Smuzhiyun };
10598*4882a593Smuzhiyun 
10599*4882a593Smuzhiyun struct mlx5_ifc_query_sf_partitions_out_bits {
10600*4882a593Smuzhiyun 	u8         status[0x8];
10601*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10602*4882a593Smuzhiyun 
10603*4882a593Smuzhiyun 	u8         syndrome[0x20];
10604*4882a593Smuzhiyun 
10605*4882a593Smuzhiyun 	u8         reserved_at_40[0x18];
10606*4882a593Smuzhiyun 	u8         num_sf_partitions[0x8];
10607*4882a593Smuzhiyun 
10608*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10609*4882a593Smuzhiyun 
10610*4882a593Smuzhiyun 	struct mlx5_ifc_sf_partition_bits sf_partition[];
10611*4882a593Smuzhiyun };
10612*4882a593Smuzhiyun 
10613*4882a593Smuzhiyun struct mlx5_ifc_query_sf_partitions_in_bits {
10614*4882a593Smuzhiyun 	u8         opcode[0x10];
10615*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10616*4882a593Smuzhiyun 
10617*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10618*4882a593Smuzhiyun 	u8         op_mod[0x10];
10619*4882a593Smuzhiyun 
10620*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10621*4882a593Smuzhiyun };
10622*4882a593Smuzhiyun 
10623*4882a593Smuzhiyun struct mlx5_ifc_dealloc_sf_out_bits {
10624*4882a593Smuzhiyun 	u8         status[0x8];
10625*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10626*4882a593Smuzhiyun 
10627*4882a593Smuzhiyun 	u8         syndrome[0x20];
10628*4882a593Smuzhiyun 
10629*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10630*4882a593Smuzhiyun };
10631*4882a593Smuzhiyun 
10632*4882a593Smuzhiyun struct mlx5_ifc_dealloc_sf_in_bits {
10633*4882a593Smuzhiyun 	u8         opcode[0x10];
10634*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10635*4882a593Smuzhiyun 
10636*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10637*4882a593Smuzhiyun 	u8         op_mod[0x10];
10638*4882a593Smuzhiyun 
10639*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10640*4882a593Smuzhiyun 	u8         function_id[0x10];
10641*4882a593Smuzhiyun 
10642*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10643*4882a593Smuzhiyun };
10644*4882a593Smuzhiyun 
10645*4882a593Smuzhiyun struct mlx5_ifc_alloc_sf_out_bits {
10646*4882a593Smuzhiyun 	u8         status[0x8];
10647*4882a593Smuzhiyun 	u8         reserved_at_8[0x18];
10648*4882a593Smuzhiyun 
10649*4882a593Smuzhiyun 	u8         syndrome[0x20];
10650*4882a593Smuzhiyun 
10651*4882a593Smuzhiyun 	u8         reserved_at_40[0x40];
10652*4882a593Smuzhiyun };
10653*4882a593Smuzhiyun 
10654*4882a593Smuzhiyun struct mlx5_ifc_alloc_sf_in_bits {
10655*4882a593Smuzhiyun 	u8         opcode[0x10];
10656*4882a593Smuzhiyun 	u8         reserved_at_10[0x10];
10657*4882a593Smuzhiyun 
10658*4882a593Smuzhiyun 	u8         reserved_at_20[0x10];
10659*4882a593Smuzhiyun 	u8         op_mod[0x10];
10660*4882a593Smuzhiyun 
10661*4882a593Smuzhiyun 	u8         reserved_at_40[0x10];
10662*4882a593Smuzhiyun 	u8         function_id[0x10];
10663*4882a593Smuzhiyun 
10664*4882a593Smuzhiyun 	u8         reserved_at_60[0x20];
10665*4882a593Smuzhiyun };
10666*4882a593Smuzhiyun 
10667*4882a593Smuzhiyun struct mlx5_ifc_affiliated_event_header_bits {
10668*4882a593Smuzhiyun 	u8         reserved_at_0[0x10];
10669*4882a593Smuzhiyun 	u8         obj_type[0x10];
10670*4882a593Smuzhiyun 
10671*4882a593Smuzhiyun 	u8         obj_id[0x20];
10672*4882a593Smuzhiyun };
10673*4882a593Smuzhiyun 
10674*4882a593Smuzhiyun enum {
10675*4882a593Smuzhiyun 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT(0xc),
10676*4882a593Smuzhiyun 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_IPSEC = BIT(0x13),
10677*4882a593Smuzhiyun };
10678*4882a593Smuzhiyun 
10679*4882a593Smuzhiyun enum {
10680*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc,
10681*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPES_IPSEC = 0x13,
10682*4882a593Smuzhiyun };
10683*4882a593Smuzhiyun 
10684*4882a593Smuzhiyun enum {
10685*4882a593Smuzhiyun 	MLX5_IPSEC_OBJECT_ICV_LEN_16B,
10686*4882a593Smuzhiyun 	MLX5_IPSEC_OBJECT_ICV_LEN_12B,
10687*4882a593Smuzhiyun 	MLX5_IPSEC_OBJECT_ICV_LEN_8B,
10688*4882a593Smuzhiyun };
10689*4882a593Smuzhiyun 
10690*4882a593Smuzhiyun struct mlx5_ifc_ipsec_obj_bits {
10691*4882a593Smuzhiyun 	u8         modify_field_select[0x40];
10692*4882a593Smuzhiyun 	u8         full_offload[0x1];
10693*4882a593Smuzhiyun 	u8         reserved_at_41[0x1];
10694*4882a593Smuzhiyun 	u8         esn_en[0x1];
10695*4882a593Smuzhiyun 	u8         esn_overlap[0x1];
10696*4882a593Smuzhiyun 	u8         reserved_at_44[0x2];
10697*4882a593Smuzhiyun 	u8         icv_length[0x2];
10698*4882a593Smuzhiyun 	u8         reserved_at_48[0x4];
10699*4882a593Smuzhiyun 	u8         aso_return_reg[0x4];
10700*4882a593Smuzhiyun 	u8         reserved_at_50[0x10];
10701*4882a593Smuzhiyun 
10702*4882a593Smuzhiyun 	u8         esn_msb[0x20];
10703*4882a593Smuzhiyun 
10704*4882a593Smuzhiyun 	u8         reserved_at_80[0x8];
10705*4882a593Smuzhiyun 	u8         dekn[0x18];
10706*4882a593Smuzhiyun 
10707*4882a593Smuzhiyun 	u8         salt[0x20];
10708*4882a593Smuzhiyun 
10709*4882a593Smuzhiyun 	u8         implicit_iv[0x40];
10710*4882a593Smuzhiyun 
10711*4882a593Smuzhiyun 	u8         reserved_at_100[0x700];
10712*4882a593Smuzhiyun };
10713*4882a593Smuzhiyun 
10714*4882a593Smuzhiyun struct mlx5_ifc_create_ipsec_obj_in_bits {
10715*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
10716*4882a593Smuzhiyun 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
10717*4882a593Smuzhiyun };
10718*4882a593Smuzhiyun 
10719*4882a593Smuzhiyun enum {
10720*4882a593Smuzhiyun 	MLX5_MODIFY_IPSEC_BITMASK_ESN_OVERLAP = BIT(0),
10721*4882a593Smuzhiyun 	MLX5_MODIFY_IPSEC_BITMASK_ESN_MSB = BIT(1),
10722*4882a593Smuzhiyun };
10723*4882a593Smuzhiyun 
10724*4882a593Smuzhiyun struct mlx5_ifc_query_ipsec_obj_out_bits {
10725*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
10726*4882a593Smuzhiyun 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
10727*4882a593Smuzhiyun };
10728*4882a593Smuzhiyun 
10729*4882a593Smuzhiyun struct mlx5_ifc_modify_ipsec_obj_in_bits {
10730*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
10731*4882a593Smuzhiyun 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
10732*4882a593Smuzhiyun };
10733*4882a593Smuzhiyun 
10734*4882a593Smuzhiyun struct mlx5_ifc_encryption_key_obj_bits {
10735*4882a593Smuzhiyun 	u8         modify_field_select[0x40];
10736*4882a593Smuzhiyun 
10737*4882a593Smuzhiyun 	u8         reserved_at_40[0x14];
10738*4882a593Smuzhiyun 	u8         key_size[0x4];
10739*4882a593Smuzhiyun 	u8         reserved_at_58[0x4];
10740*4882a593Smuzhiyun 	u8         key_type[0x4];
10741*4882a593Smuzhiyun 
10742*4882a593Smuzhiyun 	u8         reserved_at_60[0x8];
10743*4882a593Smuzhiyun 	u8         pd[0x18];
10744*4882a593Smuzhiyun 
10745*4882a593Smuzhiyun 	u8         reserved_at_80[0x180];
10746*4882a593Smuzhiyun 	u8         key[8][0x20];
10747*4882a593Smuzhiyun 
10748*4882a593Smuzhiyun 	u8         reserved_at_300[0x500];
10749*4882a593Smuzhiyun };
10750*4882a593Smuzhiyun 
10751*4882a593Smuzhiyun struct mlx5_ifc_create_encryption_key_in_bits {
10752*4882a593Smuzhiyun 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
10753*4882a593Smuzhiyun 	struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
10754*4882a593Smuzhiyun };
10755*4882a593Smuzhiyun 
10756*4882a593Smuzhiyun enum {
10757*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0,
10758*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1,
10759*4882a593Smuzhiyun };
10760*4882a593Smuzhiyun 
10761*4882a593Smuzhiyun enum {
10762*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_TYPE_TLS = 0x1,
10763*4882a593Smuzhiyun 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_TYPE_IPSEC = 0x2,
10764*4882a593Smuzhiyun };
10765*4882a593Smuzhiyun 
10766*4882a593Smuzhiyun struct mlx5_ifc_tls_static_params_bits {
10767*4882a593Smuzhiyun 	u8         const_2[0x2];
10768*4882a593Smuzhiyun 	u8         tls_version[0x4];
10769*4882a593Smuzhiyun 	u8         const_1[0x2];
10770*4882a593Smuzhiyun 	u8         reserved_at_8[0x14];
10771*4882a593Smuzhiyun 	u8         encryption_standard[0x4];
10772*4882a593Smuzhiyun 
10773*4882a593Smuzhiyun 	u8         reserved_at_20[0x20];
10774*4882a593Smuzhiyun 
10775*4882a593Smuzhiyun 	u8         initial_record_number[0x40];
10776*4882a593Smuzhiyun 
10777*4882a593Smuzhiyun 	u8         resync_tcp_sn[0x20];
10778*4882a593Smuzhiyun 
10779*4882a593Smuzhiyun 	u8         gcm_iv[0x20];
10780*4882a593Smuzhiyun 
10781*4882a593Smuzhiyun 	u8         implicit_iv[0x40];
10782*4882a593Smuzhiyun 
10783*4882a593Smuzhiyun 	u8         reserved_at_100[0x8];
10784*4882a593Smuzhiyun 	u8         dek_index[0x18];
10785*4882a593Smuzhiyun 
10786*4882a593Smuzhiyun 	u8         reserved_at_120[0xe0];
10787*4882a593Smuzhiyun };
10788*4882a593Smuzhiyun 
10789*4882a593Smuzhiyun struct mlx5_ifc_tls_progress_params_bits {
10790*4882a593Smuzhiyun 	u8         next_record_tcp_sn[0x20];
10791*4882a593Smuzhiyun 
10792*4882a593Smuzhiyun 	u8         hw_resync_tcp_sn[0x20];
10793*4882a593Smuzhiyun 
10794*4882a593Smuzhiyun 	u8         record_tracker_state[0x2];
10795*4882a593Smuzhiyun 	u8         auth_state[0x2];
10796*4882a593Smuzhiyun 	u8         reserved_at_44[0x4];
10797*4882a593Smuzhiyun 	u8         hw_offset_record_number[0x18];
10798*4882a593Smuzhiyun };
10799*4882a593Smuzhiyun 
10800*4882a593Smuzhiyun enum {
10801*4882a593Smuzhiyun 	MLX5_MTT_PERM_READ	= 1 << 0,
10802*4882a593Smuzhiyun 	MLX5_MTT_PERM_WRITE	= 1 << 1,
10803*4882a593Smuzhiyun 	MLX5_MTT_PERM_RW	= MLX5_MTT_PERM_READ | MLX5_MTT_PERM_WRITE,
10804*4882a593Smuzhiyun };
10805*4882a593Smuzhiyun 
10806*4882a593Smuzhiyun #endif /* MLX5_IFC_H */
10807