xref: /OK3568_Linux_fs/kernel/include/linux/mlx5/driver.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef MLX5_DRIVER_H
34*4882a593Smuzhiyun #define MLX5_DRIVER_H
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/kernel.h>
37*4882a593Smuzhiyun #include <linux/completion.h>
38*4882a593Smuzhiyun #include <linux/pci.h>
39*4882a593Smuzhiyun #include <linux/irq.h>
40*4882a593Smuzhiyun #include <linux/spinlock_types.h>
41*4882a593Smuzhiyun #include <linux/semaphore.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <linux/vmalloc.h>
44*4882a593Smuzhiyun #include <linux/xarray.h>
45*4882a593Smuzhiyun #include <linux/workqueue.h>
46*4882a593Smuzhiyun #include <linux/mempool.h>
47*4882a593Smuzhiyun #include <linux/interrupt.h>
48*4882a593Smuzhiyun #include <linux/idr.h>
49*4882a593Smuzhiyun #include <linux/notifier.h>
50*4882a593Smuzhiyun #include <linux/refcount.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <linux/mlx5/device.h>
53*4882a593Smuzhiyun #include <linux/mlx5/doorbell.h>
54*4882a593Smuzhiyun #include <linux/mlx5/eq.h>
55*4882a593Smuzhiyun #include <linux/timecounter.h>
56*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
57*4882a593Smuzhiyun #include <net/devlink.h>
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun 	MLX5_BOARD_ID_LEN = 64,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum {
64*4882a593Smuzhiyun 	/* one minute for the sake of bringup. Generally, commands must always
65*4882a593Smuzhiyun 	 * complete and we may need to increase this timeout value
66*4882a593Smuzhiyun 	 */
67*4882a593Smuzhiyun 	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
68*4882a593Smuzhiyun 	MLX5_CMD_WQ_MAX_NAME	= 32,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun enum {
72*4882a593Smuzhiyun 	CMD_OWNER_SW		= 0x0,
73*4882a593Smuzhiyun 	CMD_OWNER_HW		= 0x1,
74*4882a593Smuzhiyun 	CMD_STATUS_SUCCESS	= 0,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun enum mlx5_sqp_t {
78*4882a593Smuzhiyun 	MLX5_SQP_SMI		= 0,
79*4882a593Smuzhiyun 	MLX5_SQP_GSI		= 1,
80*4882a593Smuzhiyun 	MLX5_SQP_IEEE_1588	= 2,
81*4882a593Smuzhiyun 	MLX5_SQP_SNIFFER	= 3,
82*4882a593Smuzhiyun 	MLX5_SQP_SYNC_UMR	= 4,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum {
86*4882a593Smuzhiyun 	MLX5_MAX_PORTS	= 2,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum {
90*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_OFFSET = 16,
91*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_IB_COMP = 1,
92*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_CX = 2,
93*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_8B = 3,
94*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_16B = 4,
95*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_32B = 5,
96*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_64B = 6,
97*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_128B = 7,
98*4882a593Smuzhiyun 	MLX5_ATOMIC_MODE_256B = 8,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun enum {
102*4882a593Smuzhiyun 	MLX5_REG_QPTS            = 0x4002,
103*4882a593Smuzhiyun 	MLX5_REG_QETCR		 = 0x4005,
104*4882a593Smuzhiyun 	MLX5_REG_QTCT		 = 0x400a,
105*4882a593Smuzhiyun 	MLX5_REG_QPDPM           = 0x4013,
106*4882a593Smuzhiyun 	MLX5_REG_QCAM            = 0x4019,
107*4882a593Smuzhiyun 	MLX5_REG_DCBX_PARAM      = 0x4020,
108*4882a593Smuzhiyun 	MLX5_REG_DCBX_APP        = 0x4021,
109*4882a593Smuzhiyun 	MLX5_REG_FPGA_CAP	 = 0x4022,
110*4882a593Smuzhiyun 	MLX5_REG_FPGA_CTRL	 = 0x4023,
111*4882a593Smuzhiyun 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
112*4882a593Smuzhiyun 	MLX5_REG_CORE_DUMP	 = 0x402e,
113*4882a593Smuzhiyun 	MLX5_REG_PCAP		 = 0x5001,
114*4882a593Smuzhiyun 	MLX5_REG_PMTU		 = 0x5003,
115*4882a593Smuzhiyun 	MLX5_REG_PTYS		 = 0x5004,
116*4882a593Smuzhiyun 	MLX5_REG_PAOS		 = 0x5006,
117*4882a593Smuzhiyun 	MLX5_REG_PFCC            = 0x5007,
118*4882a593Smuzhiyun 	MLX5_REG_PPCNT		 = 0x5008,
119*4882a593Smuzhiyun 	MLX5_REG_PPTB            = 0x500b,
120*4882a593Smuzhiyun 	MLX5_REG_PBMC            = 0x500c,
121*4882a593Smuzhiyun 	MLX5_REG_PMAOS		 = 0x5012,
122*4882a593Smuzhiyun 	MLX5_REG_PUDE		 = 0x5009,
123*4882a593Smuzhiyun 	MLX5_REG_PMPE		 = 0x5010,
124*4882a593Smuzhiyun 	MLX5_REG_PELC		 = 0x500e,
125*4882a593Smuzhiyun 	MLX5_REG_PVLC		 = 0x500f,
126*4882a593Smuzhiyun 	MLX5_REG_PCMR		 = 0x5041,
127*4882a593Smuzhiyun 	MLX5_REG_PMLP		 = 0x5002,
128*4882a593Smuzhiyun 	MLX5_REG_PPLM		 = 0x5023,
129*4882a593Smuzhiyun 	MLX5_REG_PCAM		 = 0x507f,
130*4882a593Smuzhiyun 	MLX5_REG_NODE_DESC	 = 0x6001,
131*4882a593Smuzhiyun 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
132*4882a593Smuzhiyun 	MLX5_REG_MCIA		 = 0x9014,
133*4882a593Smuzhiyun 	MLX5_REG_MFRL		 = 0x9028,
134*4882a593Smuzhiyun 	MLX5_REG_MLCR		 = 0x902b,
135*4882a593Smuzhiyun 	MLX5_REG_MTRC_CAP	 = 0x9040,
136*4882a593Smuzhiyun 	MLX5_REG_MTRC_CONF	 = 0x9041,
137*4882a593Smuzhiyun 	MLX5_REG_MTRC_STDB	 = 0x9042,
138*4882a593Smuzhiyun 	MLX5_REG_MTRC_CTRL	 = 0x9043,
139*4882a593Smuzhiyun 	MLX5_REG_MPEIN		 = 0x9050,
140*4882a593Smuzhiyun 	MLX5_REG_MPCNT		 = 0x9051,
141*4882a593Smuzhiyun 	MLX5_REG_MTPPS		 = 0x9053,
142*4882a593Smuzhiyun 	MLX5_REG_MTPPSE		 = 0x9054,
143*4882a593Smuzhiyun 	MLX5_REG_MPEGC		 = 0x9056,
144*4882a593Smuzhiyun 	MLX5_REG_MCQS		 = 0x9060,
145*4882a593Smuzhiyun 	MLX5_REG_MCQI		 = 0x9061,
146*4882a593Smuzhiyun 	MLX5_REG_MCC		 = 0x9062,
147*4882a593Smuzhiyun 	MLX5_REG_MCDA		 = 0x9063,
148*4882a593Smuzhiyun 	MLX5_REG_MCAM		 = 0x907f,
149*4882a593Smuzhiyun 	MLX5_REG_MIRC		 = 0x9162,
150*4882a593Smuzhiyun 	MLX5_REG_SBCAM		 = 0xB01F,
151*4882a593Smuzhiyun 	MLX5_REG_RESOURCE_DUMP   = 0xC000,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun enum mlx5_qpts_trust_state {
155*4882a593Smuzhiyun 	MLX5_QPTS_TRUST_PCP  = 1,
156*4882a593Smuzhiyun 	MLX5_QPTS_TRUST_DSCP = 2,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun enum mlx5_dcbx_oper_mode {
160*4882a593Smuzhiyun 	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
161*4882a593Smuzhiyun 	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun enum {
165*4882a593Smuzhiyun 	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
166*4882a593Smuzhiyun 	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
167*4882a593Smuzhiyun 	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
168*4882a593Smuzhiyun 	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun enum mlx5_page_fault_resume_flags {
172*4882a593Smuzhiyun 	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
173*4882a593Smuzhiyun 	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
174*4882a593Smuzhiyun 	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
175*4882a593Smuzhiyun 	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun enum dbg_rsc_type {
179*4882a593Smuzhiyun 	MLX5_DBG_RSC_QP,
180*4882a593Smuzhiyun 	MLX5_DBG_RSC_EQ,
181*4882a593Smuzhiyun 	MLX5_DBG_RSC_CQ,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun enum port_state_policy {
185*4882a593Smuzhiyun 	MLX5_POLICY_DOWN	= 0,
186*4882a593Smuzhiyun 	MLX5_POLICY_UP		= 1,
187*4882a593Smuzhiyun 	MLX5_POLICY_FOLLOW	= 2,
188*4882a593Smuzhiyun 	MLX5_POLICY_INVALID	= 0xffffffff
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun enum mlx5_coredev_type {
192*4882a593Smuzhiyun 	MLX5_COREDEV_PF,
193*4882a593Smuzhiyun 	MLX5_COREDEV_VF
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun struct mlx5_field_desc {
197*4882a593Smuzhiyun 	int			i;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun struct mlx5_rsc_debug {
201*4882a593Smuzhiyun 	struct mlx5_core_dev   *dev;
202*4882a593Smuzhiyun 	void		       *object;
203*4882a593Smuzhiyun 	enum dbg_rsc_type	type;
204*4882a593Smuzhiyun 	struct dentry	       *root;
205*4882a593Smuzhiyun 	struct mlx5_field_desc	fields[];
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun enum mlx5_dev_event {
209*4882a593Smuzhiyun 	MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
210*4882a593Smuzhiyun 	MLX5_DEV_EVENT_PORT_AFFINITY = 129,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun enum mlx5_port_status {
214*4882a593Smuzhiyun 	MLX5_PORT_UP        = 1,
215*4882a593Smuzhiyun 	MLX5_PORT_DOWN      = 2,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun enum mlx5_cmdif_state {
219*4882a593Smuzhiyun 	MLX5_CMDIF_STATE_UNINITIALIZED,
220*4882a593Smuzhiyun 	MLX5_CMDIF_STATE_UP,
221*4882a593Smuzhiyun 	MLX5_CMDIF_STATE_DOWN,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct mlx5_cmd_first {
225*4882a593Smuzhiyun 	__be32		data[4];
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct mlx5_cmd_msg {
229*4882a593Smuzhiyun 	struct list_head		list;
230*4882a593Smuzhiyun 	struct cmd_msg_cache	       *parent;
231*4882a593Smuzhiyun 	u32				len;
232*4882a593Smuzhiyun 	struct mlx5_cmd_first		first;
233*4882a593Smuzhiyun 	struct mlx5_cmd_mailbox	       *next;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun struct mlx5_cmd_debug {
237*4882a593Smuzhiyun 	struct dentry	       *dbg_root;
238*4882a593Smuzhiyun 	void		       *in_msg;
239*4882a593Smuzhiyun 	void		       *out_msg;
240*4882a593Smuzhiyun 	u8			status;
241*4882a593Smuzhiyun 	u16			inlen;
242*4882a593Smuzhiyun 	u16			outlen;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun struct cmd_msg_cache {
246*4882a593Smuzhiyun 	/* protect block chain allocations
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	spinlock_t		lock;
249*4882a593Smuzhiyun 	struct list_head	head;
250*4882a593Smuzhiyun 	unsigned int		max_inbox_size;
251*4882a593Smuzhiyun 	unsigned int		num_ent;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun enum {
255*4882a593Smuzhiyun 	MLX5_NUM_COMMAND_CACHES = 5,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun struct mlx5_cmd_stats {
259*4882a593Smuzhiyun 	u64		sum;
260*4882a593Smuzhiyun 	u64		n;
261*4882a593Smuzhiyun 	struct dentry  *root;
262*4882a593Smuzhiyun 	/* protect command average calculations */
263*4882a593Smuzhiyun 	spinlock_t	lock;
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct mlx5_cmd {
267*4882a593Smuzhiyun 	struct mlx5_nb    nb;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	enum mlx5_cmdif_state	state;
270*4882a593Smuzhiyun 	void	       *cmd_alloc_buf;
271*4882a593Smuzhiyun 	dma_addr_t	alloc_dma;
272*4882a593Smuzhiyun 	int		alloc_size;
273*4882a593Smuzhiyun 	void	       *cmd_buf;
274*4882a593Smuzhiyun 	dma_addr_t	dma;
275*4882a593Smuzhiyun 	u16		cmdif_rev;
276*4882a593Smuzhiyun 	u8		log_sz;
277*4882a593Smuzhiyun 	u8		log_stride;
278*4882a593Smuzhiyun 	int		max_reg_cmds;
279*4882a593Smuzhiyun 	int		events;
280*4882a593Smuzhiyun 	u32 __iomem    *vector;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* protect command queue allocations
283*4882a593Smuzhiyun 	 */
284*4882a593Smuzhiyun 	spinlock_t	alloc_lock;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* protect token allocations
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	spinlock_t	token_lock;
289*4882a593Smuzhiyun 	u8		token;
290*4882a593Smuzhiyun 	unsigned long	bitmask;
291*4882a593Smuzhiyun 	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
292*4882a593Smuzhiyun 	struct workqueue_struct *wq;
293*4882a593Smuzhiyun 	struct semaphore sem;
294*4882a593Smuzhiyun 	struct semaphore pages_sem;
295*4882a593Smuzhiyun 	int	mode;
296*4882a593Smuzhiyun 	u16     allowed_opcode;
297*4882a593Smuzhiyun 	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
298*4882a593Smuzhiyun 	struct dma_pool *pool;
299*4882a593Smuzhiyun 	struct mlx5_cmd_debug dbg;
300*4882a593Smuzhiyun 	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
301*4882a593Smuzhiyun 	int checksum_disabled;
302*4882a593Smuzhiyun 	struct mlx5_cmd_stats *stats;
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun struct mlx5_port_caps {
306*4882a593Smuzhiyun 	int	gid_table_len;
307*4882a593Smuzhiyun 	int	pkey_table_len;
308*4882a593Smuzhiyun 	u8	ext_port_cap;
309*4882a593Smuzhiyun 	bool	has_smi;
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun struct mlx5_cmd_mailbox {
313*4882a593Smuzhiyun 	void	       *buf;
314*4882a593Smuzhiyun 	dma_addr_t	dma;
315*4882a593Smuzhiyun 	struct mlx5_cmd_mailbox *next;
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun struct mlx5_buf_list {
319*4882a593Smuzhiyun 	void		       *buf;
320*4882a593Smuzhiyun 	dma_addr_t		map;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun struct mlx5_frag_buf {
324*4882a593Smuzhiyun 	struct mlx5_buf_list	*frags;
325*4882a593Smuzhiyun 	int			npages;
326*4882a593Smuzhiyun 	int			size;
327*4882a593Smuzhiyun 	u8			page_shift;
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct mlx5_frag_buf_ctrl {
331*4882a593Smuzhiyun 	struct mlx5_buf_list   *frags;
332*4882a593Smuzhiyun 	u32			sz_m1;
333*4882a593Smuzhiyun 	u16			frag_sz_m1;
334*4882a593Smuzhiyun 	u16			strides_offset;
335*4882a593Smuzhiyun 	u8			log_sz;
336*4882a593Smuzhiyun 	u8			log_stride;
337*4882a593Smuzhiyun 	u8			log_frag_strides;
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun struct mlx5_core_psv {
341*4882a593Smuzhiyun 	u32	psv_idx;
342*4882a593Smuzhiyun 	struct psv_layout {
343*4882a593Smuzhiyun 		u32	pd;
344*4882a593Smuzhiyun 		u16	syndrome;
345*4882a593Smuzhiyun 		u16	reserved;
346*4882a593Smuzhiyun 		u16	bg;
347*4882a593Smuzhiyun 		u16	app_tag;
348*4882a593Smuzhiyun 		u32	ref_tag;
349*4882a593Smuzhiyun 	} psv;
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun struct mlx5_core_sig_ctx {
353*4882a593Smuzhiyun 	struct mlx5_core_psv	psv_memory;
354*4882a593Smuzhiyun 	struct mlx5_core_psv	psv_wire;
355*4882a593Smuzhiyun 	struct ib_sig_err       err_item;
356*4882a593Smuzhiyun 	bool			sig_status_checked;
357*4882a593Smuzhiyun 	bool			sig_err_exists;
358*4882a593Smuzhiyun 	u32			sigerr_count;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun enum {
362*4882a593Smuzhiyun 	MLX5_MKEY_MR = 1,
363*4882a593Smuzhiyun 	MLX5_MKEY_MW,
364*4882a593Smuzhiyun 	MLX5_MKEY_INDIRECT_DEVX,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun struct mlx5_core_mkey {
368*4882a593Smuzhiyun 	u64			iova;
369*4882a593Smuzhiyun 	u64			size;
370*4882a593Smuzhiyun 	u32			key;
371*4882a593Smuzhiyun 	u32			pd;
372*4882a593Smuzhiyun 	u32			type;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define MLX5_24BIT_MASK		((1 << 24) - 1)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun enum mlx5_res_type {
378*4882a593Smuzhiyun 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
379*4882a593Smuzhiyun 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
380*4882a593Smuzhiyun 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
381*4882a593Smuzhiyun 	MLX5_RES_SRQ	= 3,
382*4882a593Smuzhiyun 	MLX5_RES_XSRQ	= 4,
383*4882a593Smuzhiyun 	MLX5_RES_XRQ	= 5,
384*4882a593Smuzhiyun 	MLX5_RES_DCT	= MLX5_EVENT_QUEUE_TYPE_DCT,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun struct mlx5_core_rsc_common {
388*4882a593Smuzhiyun 	enum mlx5_res_type	res;
389*4882a593Smuzhiyun 	refcount_t		refcount;
390*4882a593Smuzhiyun 	struct completion	free;
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct mlx5_uars_page {
394*4882a593Smuzhiyun 	void __iomem	       *map;
395*4882a593Smuzhiyun 	bool			wc;
396*4882a593Smuzhiyun 	u32			index;
397*4882a593Smuzhiyun 	struct list_head	list;
398*4882a593Smuzhiyun 	unsigned int		bfregs;
399*4882a593Smuzhiyun 	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
400*4882a593Smuzhiyun 	unsigned long	       *fp_bitmap;
401*4882a593Smuzhiyun 	unsigned int		reg_avail;
402*4882a593Smuzhiyun 	unsigned int		fp_avail;
403*4882a593Smuzhiyun 	struct kref		ref_count;
404*4882a593Smuzhiyun 	struct mlx5_core_dev   *mdev;
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun struct mlx5_bfreg_head {
408*4882a593Smuzhiyun 	/* protect blue flame registers allocations */
409*4882a593Smuzhiyun 	struct mutex		lock;
410*4882a593Smuzhiyun 	struct list_head	list;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun struct mlx5_bfreg_data {
414*4882a593Smuzhiyun 	struct mlx5_bfreg_head	reg_head;
415*4882a593Smuzhiyun 	struct mlx5_bfreg_head	wc_head;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun struct mlx5_sq_bfreg {
419*4882a593Smuzhiyun 	void __iomem	       *map;
420*4882a593Smuzhiyun 	struct mlx5_uars_page  *up;
421*4882a593Smuzhiyun 	bool			wc;
422*4882a593Smuzhiyun 	u32			index;
423*4882a593Smuzhiyun 	unsigned int		offset;
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun struct mlx5_core_health {
427*4882a593Smuzhiyun 	struct health_buffer __iomem   *health;
428*4882a593Smuzhiyun 	__be32 __iomem		       *health_counter;
429*4882a593Smuzhiyun 	struct timer_list		timer;
430*4882a593Smuzhiyun 	u32				prev;
431*4882a593Smuzhiyun 	int				miss_counter;
432*4882a593Smuzhiyun 	u8				synd;
433*4882a593Smuzhiyun 	u32				fatal_error;
434*4882a593Smuzhiyun 	u32				crdump_size;
435*4882a593Smuzhiyun 	/* wq spinlock to synchronize draining */
436*4882a593Smuzhiyun 	spinlock_t			wq_lock;
437*4882a593Smuzhiyun 	struct workqueue_struct	       *wq;
438*4882a593Smuzhiyun 	unsigned long			flags;
439*4882a593Smuzhiyun 	struct work_struct		fatal_report_work;
440*4882a593Smuzhiyun 	struct work_struct		report_work;
441*4882a593Smuzhiyun 	struct delayed_work		recover_work;
442*4882a593Smuzhiyun 	struct devlink_health_reporter *fw_reporter;
443*4882a593Smuzhiyun 	struct devlink_health_reporter *fw_fatal_reporter;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun struct mlx5_qp_table {
447*4882a593Smuzhiyun 	struct notifier_block   nb;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* protect radix tree
450*4882a593Smuzhiyun 	 */
451*4882a593Smuzhiyun 	spinlock_t		lock;
452*4882a593Smuzhiyun 	struct radix_tree_root	tree;
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun struct mlx5_vf_context {
456*4882a593Smuzhiyun 	int	enabled;
457*4882a593Smuzhiyun 	u64	port_guid;
458*4882a593Smuzhiyun 	u64	node_guid;
459*4882a593Smuzhiyun 	/* Valid bits are used to validate administrative guid only.
460*4882a593Smuzhiyun 	 * Enabled after ndo_set_vf_guid
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 	u8	port_guid_valid:1;
463*4882a593Smuzhiyun 	u8	node_guid_valid:1;
464*4882a593Smuzhiyun 	enum port_state_policy	policy;
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun struct mlx5_core_sriov {
468*4882a593Smuzhiyun 	struct mlx5_vf_context	*vfs_ctx;
469*4882a593Smuzhiyun 	int			num_vfs;
470*4882a593Smuzhiyun 	u16			max_vfs;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun struct mlx5_fc_pool {
474*4882a593Smuzhiyun 	struct mlx5_core_dev *dev;
475*4882a593Smuzhiyun 	struct mutex pool_lock; /* protects pool lists */
476*4882a593Smuzhiyun 	struct list_head fully_used;
477*4882a593Smuzhiyun 	struct list_head partially_used;
478*4882a593Smuzhiyun 	struct list_head unused;
479*4882a593Smuzhiyun 	int available_fcs;
480*4882a593Smuzhiyun 	int used_fcs;
481*4882a593Smuzhiyun 	int threshold;
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun struct mlx5_fc_stats {
485*4882a593Smuzhiyun 	spinlock_t counters_idr_lock; /* protects counters_idr */
486*4882a593Smuzhiyun 	struct idr counters_idr;
487*4882a593Smuzhiyun 	struct list_head counters;
488*4882a593Smuzhiyun 	struct llist_head addlist;
489*4882a593Smuzhiyun 	struct llist_head dellist;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	struct workqueue_struct *wq;
492*4882a593Smuzhiyun 	struct delayed_work work;
493*4882a593Smuzhiyun 	unsigned long next_query;
494*4882a593Smuzhiyun 	unsigned long sampling_interval; /* jiffies */
495*4882a593Smuzhiyun 	u32 *bulk_query_out;
496*4882a593Smuzhiyun 	struct mlx5_fc_pool fc_pool;
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun struct mlx5_events;
500*4882a593Smuzhiyun struct mlx5_mpfs;
501*4882a593Smuzhiyun struct mlx5_eswitch;
502*4882a593Smuzhiyun struct mlx5_lag;
503*4882a593Smuzhiyun struct mlx5_devcom;
504*4882a593Smuzhiyun struct mlx5_fw_reset;
505*4882a593Smuzhiyun struct mlx5_eq_table;
506*4882a593Smuzhiyun struct mlx5_irq_table;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun struct mlx5_rate_limit {
509*4882a593Smuzhiyun 	u32			rate;
510*4882a593Smuzhiyun 	u32			max_burst_sz;
511*4882a593Smuzhiyun 	u16			typical_pkt_sz;
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun struct mlx5_rl_entry {
515*4882a593Smuzhiyun 	u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
516*4882a593Smuzhiyun 	u16 index;
517*4882a593Smuzhiyun 	u64 refcount;
518*4882a593Smuzhiyun 	u16 uid;
519*4882a593Smuzhiyun 	u8 dedicated : 1;
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun struct mlx5_rl_table {
523*4882a593Smuzhiyun 	/* protect rate limit table */
524*4882a593Smuzhiyun 	struct mutex            rl_lock;
525*4882a593Smuzhiyun 	u16                     max_size;
526*4882a593Smuzhiyun 	u32                     max_rate;
527*4882a593Smuzhiyun 	u32                     min_rate;
528*4882a593Smuzhiyun 	struct mlx5_rl_entry   *rl_entry;
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun struct mlx5_core_roce {
532*4882a593Smuzhiyun 	struct mlx5_flow_table *ft;
533*4882a593Smuzhiyun 	struct mlx5_flow_group *fg;
534*4882a593Smuzhiyun 	struct mlx5_flow_handle *allow_rule;
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun struct mlx5_priv {
538*4882a593Smuzhiyun 	/* IRQ table valid only for real pci devices PF or VF */
539*4882a593Smuzhiyun 	struct mlx5_irq_table   *irq_table;
540*4882a593Smuzhiyun 	struct mlx5_eq_table	*eq_table;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* pages stuff */
543*4882a593Smuzhiyun 	struct mlx5_nb          pg_nb;
544*4882a593Smuzhiyun 	struct workqueue_struct *pg_wq;
545*4882a593Smuzhiyun 	struct xarray           page_root_xa;
546*4882a593Smuzhiyun 	int			fw_pages;
547*4882a593Smuzhiyun 	atomic_t		reg_pages;
548*4882a593Smuzhiyun 	struct list_head	free_list;
549*4882a593Smuzhiyun 	int			vfs_pages;
550*4882a593Smuzhiyun 	int			peer_pf_pages;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	struct mlx5_core_health health;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* start: qp staff */
555*4882a593Smuzhiyun 	struct dentry	       *qp_debugfs;
556*4882a593Smuzhiyun 	struct dentry	       *eq_debugfs;
557*4882a593Smuzhiyun 	struct dentry	       *cq_debugfs;
558*4882a593Smuzhiyun 	struct dentry	       *cmdif_debugfs;
559*4882a593Smuzhiyun 	/* end: qp staff */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* start: alloc staff */
562*4882a593Smuzhiyun 	/* protect buffer alocation according to numa node */
563*4882a593Smuzhiyun 	struct mutex            alloc_mutex;
564*4882a593Smuzhiyun 	int                     numa_node;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	struct mutex            pgdir_mutex;
567*4882a593Smuzhiyun 	struct list_head        pgdir_list;
568*4882a593Smuzhiyun 	/* end: alloc staff */
569*4882a593Smuzhiyun 	struct dentry	       *dbg_root;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	struct list_head        dev_list;
572*4882a593Smuzhiyun 	struct list_head        ctx_list;
573*4882a593Smuzhiyun 	spinlock_t              ctx_lock;
574*4882a593Smuzhiyun 	struct mlx5_events      *events;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	struct mlx5_flow_steering *steering;
577*4882a593Smuzhiyun 	struct mlx5_mpfs        *mpfs;
578*4882a593Smuzhiyun 	struct mlx5_eswitch     *eswitch;
579*4882a593Smuzhiyun 	struct mlx5_core_sriov	sriov;
580*4882a593Smuzhiyun 	struct mlx5_lag		*lag;
581*4882a593Smuzhiyun 	struct mlx5_devcom	*devcom;
582*4882a593Smuzhiyun 	struct mlx5_fw_reset	*fw_reset;
583*4882a593Smuzhiyun 	struct mlx5_core_roce	roce;
584*4882a593Smuzhiyun 	struct mlx5_fc_stats		fc_stats;
585*4882a593Smuzhiyun 	struct mlx5_rl_table            rl_table;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	struct mlx5_bfreg_data		bfregs;
588*4882a593Smuzhiyun 	struct mlx5_uars_page	       *uar;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun enum mlx5_device_state {
592*4882a593Smuzhiyun 	MLX5_DEVICE_STATE_UNINITIALIZED,
593*4882a593Smuzhiyun 	MLX5_DEVICE_STATE_UP,
594*4882a593Smuzhiyun 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun enum mlx5_interface_state {
598*4882a593Smuzhiyun 	MLX5_INTERFACE_STATE_UP = BIT(0),
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun enum mlx5_pci_status {
602*4882a593Smuzhiyun 	MLX5_PCI_STATUS_DISABLED,
603*4882a593Smuzhiyun 	MLX5_PCI_STATUS_ENABLED,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun enum mlx5_pagefault_type_flags {
607*4882a593Smuzhiyun 	MLX5_PFAULT_REQUESTOR = 1 << 0,
608*4882a593Smuzhiyun 	MLX5_PFAULT_WRITE     = 1 << 1,
609*4882a593Smuzhiyun 	MLX5_PFAULT_RDMA      = 1 << 2,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun struct mlx5_td {
613*4882a593Smuzhiyun 	/* protects tirs list changes while tirs refresh */
614*4882a593Smuzhiyun 	struct mutex     list_lock;
615*4882a593Smuzhiyun 	struct list_head tirs_list;
616*4882a593Smuzhiyun 	u32              tdn;
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun struct mlx5e_resources {
620*4882a593Smuzhiyun 	u32                        pdn;
621*4882a593Smuzhiyun 	struct mlx5_td             td;
622*4882a593Smuzhiyun 	struct mlx5_core_mkey      mkey;
623*4882a593Smuzhiyun 	struct mlx5_sq_bfreg       bfreg;
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun enum mlx5_sw_icm_type {
627*4882a593Smuzhiyun 	MLX5_SW_ICM_TYPE_STEERING,
628*4882a593Smuzhiyun 	MLX5_SW_ICM_TYPE_HEADER_MODIFY,
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define MLX5_MAX_RESERVED_GIDS 8
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun struct mlx5_rsvd_gids {
634*4882a593Smuzhiyun 	unsigned int start;
635*4882a593Smuzhiyun 	unsigned int count;
636*4882a593Smuzhiyun 	struct ida ida;
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define MAX_PIN_NUM	8
640*4882a593Smuzhiyun struct mlx5_pps {
641*4882a593Smuzhiyun 	u8                         pin_caps[MAX_PIN_NUM];
642*4882a593Smuzhiyun 	struct work_struct         out_work;
643*4882a593Smuzhiyun 	u64                        start[MAX_PIN_NUM];
644*4882a593Smuzhiyun 	u8                         enabled;
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun struct mlx5_clock {
648*4882a593Smuzhiyun 	struct mlx5_nb             pps_nb;
649*4882a593Smuzhiyun 	seqlock_t                  lock;
650*4882a593Smuzhiyun 	struct cyclecounter        cycles;
651*4882a593Smuzhiyun 	struct timecounter         tc;
652*4882a593Smuzhiyun 	struct hwtstamp_config     hwtstamp_config;
653*4882a593Smuzhiyun 	u32                        nominal_c_mult;
654*4882a593Smuzhiyun 	unsigned long              overflow_period;
655*4882a593Smuzhiyun 	struct delayed_work        overflow_work;
656*4882a593Smuzhiyun 	struct ptp_clock          *ptp;
657*4882a593Smuzhiyun 	struct ptp_clock_info      ptp_info;
658*4882a593Smuzhiyun 	struct mlx5_pps            pps_info;
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun struct mlx5_dm;
662*4882a593Smuzhiyun struct mlx5_fw_tracer;
663*4882a593Smuzhiyun struct mlx5_vxlan;
664*4882a593Smuzhiyun struct mlx5_geneve;
665*4882a593Smuzhiyun struct mlx5_hv_vhca;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
668*4882a593Smuzhiyun #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun struct mlx5_core_dev {
671*4882a593Smuzhiyun 	struct device *device;
672*4882a593Smuzhiyun 	enum mlx5_coredev_type coredev_type;
673*4882a593Smuzhiyun 	struct pci_dev	       *pdev;
674*4882a593Smuzhiyun 	/* sync pci state */
675*4882a593Smuzhiyun 	struct mutex		pci_status_mutex;
676*4882a593Smuzhiyun 	enum mlx5_pci_status	pci_status;
677*4882a593Smuzhiyun 	u8			rev_id;
678*4882a593Smuzhiyun 	char			board_id[MLX5_BOARD_ID_LEN];
679*4882a593Smuzhiyun 	struct mlx5_cmd		cmd;
680*4882a593Smuzhiyun 	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
681*4882a593Smuzhiyun 	struct {
682*4882a593Smuzhiyun 		u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
683*4882a593Smuzhiyun 		u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
684*4882a593Smuzhiyun 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
685*4882a593Smuzhiyun 		u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
686*4882a593Smuzhiyun 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
687*4882a593Smuzhiyun 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
688*4882a593Smuzhiyun 		u8  embedded_cpu;
689*4882a593Smuzhiyun 	} caps;
690*4882a593Smuzhiyun 	u64			sys_image_guid;
691*4882a593Smuzhiyun 	phys_addr_t		iseg_base;
692*4882a593Smuzhiyun 	struct mlx5_init_seg __iomem *iseg;
693*4882a593Smuzhiyun 	phys_addr_t             bar_addr;
694*4882a593Smuzhiyun 	enum mlx5_device_state	state;
695*4882a593Smuzhiyun 	/* sync interface state */
696*4882a593Smuzhiyun 	struct mutex		intf_state_mutex;
697*4882a593Smuzhiyun 	unsigned long		intf_state;
698*4882a593Smuzhiyun 	struct mlx5_priv	priv;
699*4882a593Smuzhiyun 	struct mlx5_profile	*profile;
700*4882a593Smuzhiyun 	u32			issi;
701*4882a593Smuzhiyun 	struct mlx5e_resources  mlx5e_res;
702*4882a593Smuzhiyun 	struct mlx5_dm          *dm;
703*4882a593Smuzhiyun 	struct mlx5_vxlan       *vxlan;
704*4882a593Smuzhiyun 	struct mlx5_geneve      *geneve;
705*4882a593Smuzhiyun 	struct {
706*4882a593Smuzhiyun 		struct mlx5_rsvd_gids	reserved_gids;
707*4882a593Smuzhiyun 		u32			roce_en;
708*4882a593Smuzhiyun 	} roce;
709*4882a593Smuzhiyun #ifdef CONFIG_MLX5_FPGA
710*4882a593Smuzhiyun 	struct mlx5_fpga_device *fpga;
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun #ifdef CONFIG_MLX5_ACCEL
713*4882a593Smuzhiyun 	const struct mlx5_accel_ipsec_ops *ipsec_ops;
714*4882a593Smuzhiyun #endif
715*4882a593Smuzhiyun 	struct mlx5_clock        clock;
716*4882a593Smuzhiyun 	struct mlx5_ib_clock_info  *clock_info;
717*4882a593Smuzhiyun 	struct mlx5_fw_tracer   *tracer;
718*4882a593Smuzhiyun 	struct mlx5_rsc_dump    *rsc_dump;
719*4882a593Smuzhiyun 	u32                      vsc_addr;
720*4882a593Smuzhiyun 	struct mlx5_hv_vhca	*hv_vhca;
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun struct mlx5_db {
724*4882a593Smuzhiyun 	__be32			*db;
725*4882a593Smuzhiyun 	union {
726*4882a593Smuzhiyun 		struct mlx5_db_pgdir		*pgdir;
727*4882a593Smuzhiyun 		struct mlx5_ib_user_db_page	*user_page;
728*4882a593Smuzhiyun 	}			u;
729*4882a593Smuzhiyun 	dma_addr_t		dma;
730*4882a593Smuzhiyun 	int			index;
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun enum {
734*4882a593Smuzhiyun 	MLX5_COMP_EQ_SIZE = 1024,
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun enum {
738*4882a593Smuzhiyun 	MLX5_PTYS_IB = 1 << 0,
739*4882a593Smuzhiyun 	MLX5_PTYS_EN = 1 << 2,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun enum {
745*4882a593Smuzhiyun 	MLX5_CMD_ENT_STATE_PENDING_COMP,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun struct mlx5_cmd_work_ent {
749*4882a593Smuzhiyun 	unsigned long		state;
750*4882a593Smuzhiyun 	struct mlx5_cmd_msg    *in;
751*4882a593Smuzhiyun 	struct mlx5_cmd_msg    *out;
752*4882a593Smuzhiyun 	void		       *uout;
753*4882a593Smuzhiyun 	int			uout_size;
754*4882a593Smuzhiyun 	mlx5_cmd_cbk_t		callback;
755*4882a593Smuzhiyun 	struct delayed_work	cb_timeout_work;
756*4882a593Smuzhiyun 	void		       *context;
757*4882a593Smuzhiyun 	int			idx;
758*4882a593Smuzhiyun 	struct completion	handling;
759*4882a593Smuzhiyun 	struct completion	done;
760*4882a593Smuzhiyun 	struct mlx5_cmd        *cmd;
761*4882a593Smuzhiyun 	struct work_struct	work;
762*4882a593Smuzhiyun 	struct mlx5_cmd_layout *lay;
763*4882a593Smuzhiyun 	int			ret;
764*4882a593Smuzhiyun 	int			page_queue;
765*4882a593Smuzhiyun 	u8			status;
766*4882a593Smuzhiyun 	u8			token;
767*4882a593Smuzhiyun 	u64			ts1;
768*4882a593Smuzhiyun 	u64			ts2;
769*4882a593Smuzhiyun 	u16			op;
770*4882a593Smuzhiyun 	bool			polling;
771*4882a593Smuzhiyun 	/* Track the max comp handlers */
772*4882a593Smuzhiyun 	refcount_t              refcnt;
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun struct mlx5_pas {
776*4882a593Smuzhiyun 	u64	pa;
777*4882a593Smuzhiyun 	u8	log_sz;
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun enum phy_port_state {
781*4882a593Smuzhiyun 	MLX5_AAA_111
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun struct mlx5_hca_vport_context {
785*4882a593Smuzhiyun 	u32			field_select;
786*4882a593Smuzhiyun 	bool			sm_virt_aware;
787*4882a593Smuzhiyun 	bool			has_smi;
788*4882a593Smuzhiyun 	bool			has_raw;
789*4882a593Smuzhiyun 	enum port_state_policy	policy;
790*4882a593Smuzhiyun 	enum phy_port_state	phys_state;
791*4882a593Smuzhiyun 	enum ib_port_state	vport_state;
792*4882a593Smuzhiyun 	u8			port_physical_state;
793*4882a593Smuzhiyun 	u64			sys_image_guid;
794*4882a593Smuzhiyun 	u64			port_guid;
795*4882a593Smuzhiyun 	u64			node_guid;
796*4882a593Smuzhiyun 	u32			cap_mask1;
797*4882a593Smuzhiyun 	u32			cap_mask1_perm;
798*4882a593Smuzhiyun 	u16			cap_mask2;
799*4882a593Smuzhiyun 	u16			cap_mask2_perm;
800*4882a593Smuzhiyun 	u16			lid;
801*4882a593Smuzhiyun 	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
802*4882a593Smuzhiyun 	u8			lmc;
803*4882a593Smuzhiyun 	u8			subnet_timeout;
804*4882a593Smuzhiyun 	u16			sm_lid;
805*4882a593Smuzhiyun 	u8			sm_sl;
806*4882a593Smuzhiyun 	u16			qkey_violation_counter;
807*4882a593Smuzhiyun 	u16			pkey_violation_counter;
808*4882a593Smuzhiyun 	bool			grh_required;
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun 
mlx5_buf_offset(struct mlx5_frag_buf * buf,int offset)811*4882a593Smuzhiyun static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 		return buf->frags->buf + offset;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #define STRUCT_FIELD(header, field) \
817*4882a593Smuzhiyun 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
818*4882a593Smuzhiyun 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
819*4882a593Smuzhiyun 
pci2mlx5_core_dev(struct pci_dev * pdev)820*4882a593Smuzhiyun static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	return pci_get_drvdata(pdev);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun extern struct dentry *mlx5_debugfs_root;
826*4882a593Smuzhiyun 
fw_rev_maj(struct mlx5_core_dev * dev)827*4882a593Smuzhiyun static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
fw_rev_min(struct mlx5_core_dev * dev)832*4882a593Smuzhiyun static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	return ioread32be(&dev->iseg->fw_rev) >> 16;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
fw_rev_sub(struct mlx5_core_dev * dev)837*4882a593Smuzhiyun static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
mlx5_base_mkey(const u32 key)842*4882a593Smuzhiyun static inline u32 mlx5_base_mkey(const u32 key)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	return key & 0xffffff00u;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
mlx5_init_fbc_offset(struct mlx5_buf_list * frags,u8 log_stride,u8 log_sz,u16 strides_offset,struct mlx5_frag_buf_ctrl * fbc)847*4882a593Smuzhiyun static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
848*4882a593Smuzhiyun 					u8 log_stride, u8 log_sz,
849*4882a593Smuzhiyun 					u16 strides_offset,
850*4882a593Smuzhiyun 					struct mlx5_frag_buf_ctrl *fbc)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	fbc->frags      = frags;
853*4882a593Smuzhiyun 	fbc->log_stride = log_stride;
854*4882a593Smuzhiyun 	fbc->log_sz     = log_sz;
855*4882a593Smuzhiyun 	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
856*4882a593Smuzhiyun 	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
857*4882a593Smuzhiyun 	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
858*4882a593Smuzhiyun 	fbc->strides_offset = strides_offset;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
mlx5_init_fbc(struct mlx5_buf_list * frags,u8 log_stride,u8 log_sz,struct mlx5_frag_buf_ctrl * fbc)861*4882a593Smuzhiyun static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
862*4882a593Smuzhiyun 				 u8 log_stride, u8 log_sz,
863*4882a593Smuzhiyun 				 struct mlx5_frag_buf_ctrl *fbc)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl * fbc,u32 ix)868*4882a593Smuzhiyun static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
869*4882a593Smuzhiyun 					  u32 ix)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	unsigned int frag;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	ix  += fbc->strides_offset;
874*4882a593Smuzhiyun 	frag = ix >> fbc->log_frag_strides;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl * fbc,u32 ix)880*4882a593Smuzhiyun mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun enum {
888*4882a593Smuzhiyun 	CMD_ALLOWED_OPCODE_ALL,
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun int mlx5_cmd_init(struct mlx5_core_dev *dev);
892*4882a593Smuzhiyun void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
893*4882a593Smuzhiyun void mlx5_cmd_set_state(struct mlx5_core_dev *dev,
894*4882a593Smuzhiyun 			enum mlx5_cmdif_state cmdif_state);
895*4882a593Smuzhiyun void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
896*4882a593Smuzhiyun void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
897*4882a593Smuzhiyun void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun struct mlx5_async_ctx {
900*4882a593Smuzhiyun 	struct mlx5_core_dev *dev;
901*4882a593Smuzhiyun 	atomic_t num_inflight;
902*4882a593Smuzhiyun 	struct completion inflight_done;
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun struct mlx5_async_work;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun struct mlx5_async_work {
910*4882a593Smuzhiyun 	struct mlx5_async_ctx *ctx;
911*4882a593Smuzhiyun 	mlx5_async_cbk_t user_callback;
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
915*4882a593Smuzhiyun 			     struct mlx5_async_ctx *ctx);
916*4882a593Smuzhiyun void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
917*4882a593Smuzhiyun int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
918*4882a593Smuzhiyun 		     void *out, int out_size, mlx5_async_cbk_t callback,
919*4882a593Smuzhiyun 		     struct mlx5_async_work *work);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
922*4882a593Smuzhiyun 		  int out_size);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out)                             \
925*4882a593Smuzhiyun 	({                                                                     \
926*4882a593Smuzhiyun 		mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out,    \
927*4882a593Smuzhiyun 			      MLX5_ST_SZ_BYTES(ifc_cmd##_out));                \
928*4882a593Smuzhiyun 	})
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun #define mlx5_cmd_exec_in(dev, ifc_cmd, in)                                     \
931*4882a593Smuzhiyun 	({                                                                     \
932*4882a593Smuzhiyun 		u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {};                   \
933*4882a593Smuzhiyun 		mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out);                   \
934*4882a593Smuzhiyun 	})
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
937*4882a593Smuzhiyun 			  void *out, int out_size);
938*4882a593Smuzhiyun void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
939*4882a593Smuzhiyun bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
942*4882a593Smuzhiyun int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
943*4882a593Smuzhiyun int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
944*4882a593Smuzhiyun void mlx5_health_flush(struct mlx5_core_dev *dev);
945*4882a593Smuzhiyun void mlx5_health_cleanup(struct mlx5_core_dev *dev);
946*4882a593Smuzhiyun int mlx5_health_init(struct mlx5_core_dev *dev);
947*4882a593Smuzhiyun void mlx5_start_health_poll(struct mlx5_core_dev *dev);
948*4882a593Smuzhiyun void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
949*4882a593Smuzhiyun void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
950*4882a593Smuzhiyun void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
951*4882a593Smuzhiyun int mlx5_buf_alloc(struct mlx5_core_dev *dev,
952*4882a593Smuzhiyun 		   int size, struct mlx5_frag_buf *buf);
953*4882a593Smuzhiyun void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
954*4882a593Smuzhiyun int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
955*4882a593Smuzhiyun 			     struct mlx5_frag_buf *buf, int node);
956*4882a593Smuzhiyun void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
957*4882a593Smuzhiyun struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
958*4882a593Smuzhiyun 						      gfp_t flags, int npages);
959*4882a593Smuzhiyun void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
960*4882a593Smuzhiyun 				 struct mlx5_cmd_mailbox *head);
961*4882a593Smuzhiyun int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
962*4882a593Smuzhiyun 			  struct mlx5_core_mkey *mkey,
963*4882a593Smuzhiyun 			  u32 *in, int inlen);
964*4882a593Smuzhiyun int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
965*4882a593Smuzhiyun 			   struct mlx5_core_mkey *mkey);
966*4882a593Smuzhiyun int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
967*4882a593Smuzhiyun 			 u32 *out, int outlen);
968*4882a593Smuzhiyun int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
969*4882a593Smuzhiyun int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
970*4882a593Smuzhiyun int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
971*4882a593Smuzhiyun void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
972*4882a593Smuzhiyun void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
973*4882a593Smuzhiyun void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
974*4882a593Smuzhiyun void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
975*4882a593Smuzhiyun 				 s32 npages, bool ec_function);
976*4882a593Smuzhiyun int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
977*4882a593Smuzhiyun int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
978*4882a593Smuzhiyun void mlx5_register_debugfs(void);
979*4882a593Smuzhiyun void mlx5_unregister_debugfs(void);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
982*4882a593Smuzhiyun void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
983*4882a593Smuzhiyun void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
984*4882a593Smuzhiyun int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
985*4882a593Smuzhiyun int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
986*4882a593Smuzhiyun int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
989*4882a593Smuzhiyun void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
990*4882a593Smuzhiyun int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
991*4882a593Smuzhiyun 			 int size_in, void *data_out, int size_out,
992*4882a593Smuzhiyun 			 u16 reg_num, int arg, int write);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
995*4882a593Smuzhiyun int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
996*4882a593Smuzhiyun 		       int node);
997*4882a593Smuzhiyun void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun const char *mlx5_command_str(int command);
1000*4882a593Smuzhiyun void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1001*4882a593Smuzhiyun void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1002*4882a593Smuzhiyun int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1003*4882a593Smuzhiyun 			 int npsvs, u32 *sig_index);
1004*4882a593Smuzhiyun int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1005*4882a593Smuzhiyun void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1006*4882a593Smuzhiyun int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1007*4882a593Smuzhiyun 			struct mlx5_odp_caps *odp_caps);
1008*4882a593Smuzhiyun int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1009*4882a593Smuzhiyun 			     u8 port_num, void *out, size_t sz);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1012*4882a593Smuzhiyun void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1013*4882a593Smuzhiyun int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1014*4882a593Smuzhiyun 		     struct mlx5_rate_limit *rl);
1015*4882a593Smuzhiyun void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1016*4882a593Smuzhiyun bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1017*4882a593Smuzhiyun int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1018*4882a593Smuzhiyun 			 bool dedicated_entry, u16 *index);
1019*4882a593Smuzhiyun void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
1020*4882a593Smuzhiyun bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1021*4882a593Smuzhiyun 		       struct mlx5_rate_limit *rl_1);
1022*4882a593Smuzhiyun int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1023*4882a593Smuzhiyun 		     bool map_wc, bool fast_path);
1024*4882a593Smuzhiyun void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1027*4882a593Smuzhiyun struct cpumask *
1028*4882a593Smuzhiyun mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1029*4882a593Smuzhiyun unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1030*4882a593Smuzhiyun int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1031*4882a593Smuzhiyun 			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1032*4882a593Smuzhiyun 			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1033*4882a593Smuzhiyun 
mlx5_mkey_to_idx(u32 mkey)1034*4882a593Smuzhiyun static inline u32 mlx5_mkey_to_idx(u32 mkey)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	return mkey >> 8;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
mlx5_idx_to_mkey(u32 mkey_idx)1039*4882a593Smuzhiyun static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	return mkey_idx << 8;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
mlx5_mkey_variant(u32 mkey)1044*4882a593Smuzhiyun static inline u8 mlx5_mkey_variant(u32 mkey)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	return mkey & 0xff;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun enum {
1050*4882a593Smuzhiyun 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1051*4882a593Smuzhiyun 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun enum {
1055*4882a593Smuzhiyun 	MR_CACHE_LAST_STD_ENTRY = 20,
1056*4882a593Smuzhiyun 	MLX5_IMR_MTT_CACHE_ENTRY,
1057*4882a593Smuzhiyun 	MLX5_IMR_KSM_CACHE_ENTRY,
1058*4882a593Smuzhiyun 	MAX_MR_CACHE_ENTRIES
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun enum {
1062*4882a593Smuzhiyun 	MLX5_INTERFACE_PROTOCOL_IB  = 0,
1063*4882a593Smuzhiyun 	MLX5_INTERFACE_PROTOCOL_ETH = 1,
1064*4882a593Smuzhiyun 	MLX5_INTERFACE_PROTOCOL_VDPA = 2,
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun struct mlx5_interface {
1068*4882a593Smuzhiyun 	void *			(*add)(struct mlx5_core_dev *dev);
1069*4882a593Smuzhiyun 	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1070*4882a593Smuzhiyun 	int			(*attach)(struct mlx5_core_dev *dev, void *context);
1071*4882a593Smuzhiyun 	void			(*detach)(struct mlx5_core_dev *dev, void *context);
1072*4882a593Smuzhiyun 	int			protocol;
1073*4882a593Smuzhiyun 	struct list_head	list;
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun int mlx5_register_interface(struct mlx5_interface *intf);
1077*4882a593Smuzhiyun void mlx5_unregister_interface(struct mlx5_interface *intf);
1078*4882a593Smuzhiyun int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1079*4882a593Smuzhiyun int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1080*4882a593Smuzhiyun int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1081*4882a593Smuzhiyun int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1086*4882a593Smuzhiyun int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1087*4882a593Smuzhiyun bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1088*4882a593Smuzhiyun bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
1089*4882a593Smuzhiyun bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
1090*4882a593Smuzhiyun bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1091*4882a593Smuzhiyun struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1092*4882a593Smuzhiyun u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1093*4882a593Smuzhiyun 			   struct net_device *slave);
1094*4882a593Smuzhiyun int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1095*4882a593Smuzhiyun 				 u64 *values,
1096*4882a593Smuzhiyun 				 int num_counters,
1097*4882a593Smuzhiyun 				 size_t *offsets);
1098*4882a593Smuzhiyun struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1099*4882a593Smuzhiyun void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1100*4882a593Smuzhiyun int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1101*4882a593Smuzhiyun 			 u64 length, u32 log_alignment, u16 uid,
1102*4882a593Smuzhiyun 			 phys_addr_t *addr, u32 *obj_id);
1103*4882a593Smuzhiyun int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1104*4882a593Smuzhiyun 			   u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun #ifdef CONFIG_MLX5_CORE_IPOIB
1107*4882a593Smuzhiyun struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1108*4882a593Smuzhiyun 					  struct ib_device *ibdev,
1109*4882a593Smuzhiyun 					  const char *name,
1110*4882a593Smuzhiyun 					  void (*setup)(struct net_device *));
1111*4882a593Smuzhiyun #endif /* CONFIG_MLX5_CORE_IPOIB */
1112*4882a593Smuzhiyun int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1113*4882a593Smuzhiyun 			    struct ib_device *device,
1114*4882a593Smuzhiyun 			    struct rdma_netdev_alloc_params *params);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun struct mlx5_profile {
1117*4882a593Smuzhiyun 	u64	mask;
1118*4882a593Smuzhiyun 	u8	log_max_qp;
1119*4882a593Smuzhiyun 	struct {
1120*4882a593Smuzhiyun 		int	size;
1121*4882a593Smuzhiyun 		int	limit;
1122*4882a593Smuzhiyun 	} mr_cache[MAX_MR_CACHE_ENTRIES];
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun enum {
1126*4882a593Smuzhiyun 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
mlx5_core_is_pf(const struct mlx5_core_dev * dev)1129*4882a593Smuzhiyun static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	return dev->coredev_type == MLX5_COREDEV_PF;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
mlx5_core_is_vf(const struct mlx5_core_dev * dev)1134*4882a593Smuzhiyun static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	return dev->coredev_type == MLX5_COREDEV_VF;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
mlx5_core_is_ecpf(struct mlx5_core_dev * dev)1139*4882a593Smuzhiyun static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	return dev->caps.embedded_cpu;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun static inline bool
mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev * dev)1145*4882a593Smuzhiyun mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
mlx5_ecpf_vport_exists(const struct mlx5_core_dev * dev)1150*4882a593Smuzhiyun static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
mlx5_core_max_vfs(const struct mlx5_core_dev * dev)1155*4882a593Smuzhiyun static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	return dev->priv.sriov.max_vfs;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
mlx5_get_gid_table_len(u16 param)1160*4882a593Smuzhiyun static inline int mlx5_get_gid_table_len(u16 param)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	if (param > 4) {
1163*4882a593Smuzhiyun 		pr_warn("gid table length is zero\n");
1164*4882a593Smuzhiyun 		return 0;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return 8 * (1 << param);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
mlx5_rl_is_supported(struct mlx5_core_dev * dev)1170*4882a593Smuzhiyun static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	return !!(dev->priv.rl_table.max_size);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
mlx5_core_is_mp_slave(struct mlx5_core_dev * dev)1175*4882a593Smuzhiyun static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1178*4882a593Smuzhiyun 	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
mlx5_core_is_mp_master(struct mlx5_core_dev * dev)1181*4882a593Smuzhiyun static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
mlx5_core_mp_enabled(struct mlx5_core_dev * dev)1186*4882a593Smuzhiyun static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	return mlx5_core_is_mp_slave(dev) ||
1189*4882a593Smuzhiyun 	       mlx5_core_is_mp_master(dev);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
mlx5_core_native_port_num(struct mlx5_core_dev * dev)1192*4882a593Smuzhiyun static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	if (!mlx5_core_mp_enabled(dev))
1195*4882a593Smuzhiyun 		return 1;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	return MLX5_CAP_GEN(dev, native_port_num);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun enum {
1201*4882a593Smuzhiyun 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun 
mlx5_is_roce_enabled(struct mlx5_core_dev * dev)1204*4882a593Smuzhiyun static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	struct devlink *devlink = priv_to_devlink(dev);
1207*4882a593Smuzhiyun 	union devlink_param_value val;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	devlink_param_driverinit_value_get(devlink,
1210*4882a593Smuzhiyun 					   DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1211*4882a593Smuzhiyun 					   &val);
1212*4882a593Smuzhiyun 	return val.vbool;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun #endif /* MLX5_DRIVER_H */
1216