1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef MLX5_DEVICE_H
34*4882a593Smuzhiyun #define MLX5_DEVICE_H
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/types.h>
37*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
38*4882a593Smuzhiyun #include <linux/mlx5/mlx5_ifc.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
41*4882a593Smuzhiyun #define MLX5_SET_HOST_ENDIANNESS 0
42*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN)
43*4882a593Smuzhiyun #define MLX5_SET_HOST_ENDIANNESS 0x80
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun #error Host endianness not defined
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* helper macros */
49*4882a593Smuzhiyun #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
50*4882a593Smuzhiyun #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
51*4882a593Smuzhiyun #define __mlx5_bit_off(typ, fld) (offsetof(struct mlx5_ifc_##typ##_bits, fld))
52*4882a593Smuzhiyun #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
53*4882a593Smuzhiyun #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
54*4882a593Smuzhiyun #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
55*4882a593Smuzhiyun #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf))
56*4882a593Smuzhiyun #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
57*4882a593Smuzhiyun #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
58*4882a593Smuzhiyun #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
59*4882a593Smuzhiyun #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
60*4882a593Smuzhiyun #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld))
61*4882a593Smuzhiyun #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
64*4882a593Smuzhiyun #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
65*4882a593Smuzhiyun #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
66*4882a593Smuzhiyun #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
67*4882a593Smuzhiyun #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
68*4882a593Smuzhiyun #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
69*4882a593Smuzhiyun #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
70*4882a593Smuzhiyun #define MLX5_ADDR_OF(typ, p, fld) ((void *)((uint8_t *)(p) + MLX5_BYTE_OFF(typ, fld)))
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* insert a value to a struct */
73*4882a593Smuzhiyun #define MLX5_SET(typ, p, fld, v) do { \
74*4882a593Smuzhiyun u32 _v = v; \
75*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
76*4882a593Smuzhiyun *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
77*4882a593Smuzhiyun cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
78*4882a593Smuzhiyun (~__mlx5_dw_mask(typ, fld))) | (((_v) & __mlx5_mask(typ, fld)) \
79*4882a593Smuzhiyun << __mlx5_dw_bit_off(typ, fld))); \
80*4882a593Smuzhiyun } while (0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define MLX5_ARRAY_SET(typ, p, fld, idx, v) do { \
83*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 32); \
84*4882a593Smuzhiyun MLX5_SET(typ, p, fld[idx], v); \
85*4882a593Smuzhiyun } while (0)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define MLX5_SET_TO_ONES(typ, p, fld) do { \
88*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
89*4882a593Smuzhiyun *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
90*4882a593Smuzhiyun cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
91*4882a593Smuzhiyun (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
92*4882a593Smuzhiyun << __mlx5_dw_bit_off(typ, fld))); \
93*4882a593Smuzhiyun } while (0)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
96*4882a593Smuzhiyun __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
97*4882a593Smuzhiyun __mlx5_mask(typ, fld))
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define MLX5_GET_PR(typ, p, fld) ({ \
100*4882a593Smuzhiyun u32 ___t = MLX5_GET(typ, p, fld); \
101*4882a593Smuzhiyun pr_debug(#fld " = 0x%x\n", ___t); \
102*4882a593Smuzhiyun ___t; \
103*4882a593Smuzhiyun })
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define __MLX5_SET64(typ, p, fld, v) do { \
106*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
107*4882a593Smuzhiyun *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
108*4882a593Smuzhiyun } while (0)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define MLX5_SET64(typ, p, fld, v) do { \
111*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
112*4882a593Smuzhiyun __MLX5_SET64(typ, p, fld, v); \
113*4882a593Smuzhiyun } while (0)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
116*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
117*4882a593Smuzhiyun __MLX5_SET64(typ, p, fld[idx], v); \
118*4882a593Smuzhiyun } while (0)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define MLX5_GET64_PR(typ, p, fld) ({ \
123*4882a593Smuzhiyun u64 ___t = MLX5_GET64(typ, p, fld); \
124*4882a593Smuzhiyun pr_debug(#fld " = 0x%llx\n", ___t); \
125*4882a593Smuzhiyun ___t; \
126*4882a593Smuzhiyun })
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\
129*4882a593Smuzhiyun __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
130*4882a593Smuzhiyun __mlx5_mask16(typ, fld))
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define MLX5_SET16(typ, p, fld, v) do { \
133*4882a593Smuzhiyun u16 _v = v; \
134*4882a593Smuzhiyun BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16); \
135*4882a593Smuzhiyun *((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \
136*4882a593Smuzhiyun cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \
137*4882a593Smuzhiyun (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \
138*4882a593Smuzhiyun << __mlx5_16_bit_off(typ, fld))); \
139*4882a593Smuzhiyun } while (0)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Big endian getters */
142*4882a593Smuzhiyun #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
143*4882a593Smuzhiyun __mlx5_64_off(typ, fld)))
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define MLX5_GET_BE(type_t, typ, p, fld) ({ \
146*4882a593Smuzhiyun type_t tmp; \
147*4882a593Smuzhiyun switch (sizeof(tmp)) { \
148*4882a593Smuzhiyun case sizeof(u8): \
149*4882a593Smuzhiyun tmp = (__force type_t)MLX5_GET(typ, p, fld); \
150*4882a593Smuzhiyun break; \
151*4882a593Smuzhiyun case sizeof(u16): \
152*4882a593Smuzhiyun tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
153*4882a593Smuzhiyun break; \
154*4882a593Smuzhiyun case sizeof(u32): \
155*4882a593Smuzhiyun tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
156*4882a593Smuzhiyun break; \
157*4882a593Smuzhiyun case sizeof(u64): \
158*4882a593Smuzhiyun tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
159*4882a593Smuzhiyun break; \
160*4882a593Smuzhiyun } \
161*4882a593Smuzhiyun tmp; \
162*4882a593Smuzhiyun })
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun enum mlx5_inline_modes {
165*4882a593Smuzhiyun MLX5_INLINE_MODE_NONE,
166*4882a593Smuzhiyun MLX5_INLINE_MODE_L2,
167*4882a593Smuzhiyun MLX5_INLINE_MODE_IP,
168*4882a593Smuzhiyun MLX5_INLINE_MODE_TCP_UDP,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun enum {
172*4882a593Smuzhiyun MLX5_MAX_COMMANDS = 32,
173*4882a593Smuzhiyun MLX5_CMD_DATA_BLOCK_SIZE = 512,
174*4882a593Smuzhiyun MLX5_PCI_CMD_XPORT = 7,
175*4882a593Smuzhiyun MLX5_MKEY_BSF_OCTO_SIZE = 4,
176*4882a593Smuzhiyun MLX5_MAX_PSVS = 4,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun enum {
180*4882a593Smuzhiyun MLX5_EXTENDED_UD_AV = 0x80000000,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun enum {
184*4882a593Smuzhiyun MLX5_CQ_STATE_ARMED = 9,
185*4882a593Smuzhiyun MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
186*4882a593Smuzhiyun MLX5_CQ_STATE_FIRED = 0xa,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun enum {
190*4882a593Smuzhiyun MLX5_STAT_RATE_OFFSET = 5,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun enum {
194*4882a593Smuzhiyun MLX5_INLINE_SEG = 0x80000000,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun enum {
198*4882a593Smuzhiyun MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun enum {
202*4882a593Smuzhiyun MLX5_MIN_PKEY_TABLE_SIZE = 128,
203*4882a593Smuzhiyun MLX5_MAX_LOG_PKEY_TABLE = 5,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum {
207*4882a593Smuzhiyun MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun enum {
211*4882a593Smuzhiyun MLX5_PFAULT_SUBTYPE_WQE = 0,
212*4882a593Smuzhiyun MLX5_PFAULT_SUBTYPE_RDMA = 1,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun enum wqe_page_fault_type {
216*4882a593Smuzhiyun MLX5_WQE_PF_TYPE_RMP = 0,
217*4882a593Smuzhiyun MLX5_WQE_PF_TYPE_REQ_SEND_OR_WRITE = 1,
218*4882a593Smuzhiyun MLX5_WQE_PF_TYPE_RESP = 2,
219*4882a593Smuzhiyun MLX5_WQE_PF_TYPE_REQ_READ_OR_ATOMIC = 3,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun enum {
223*4882a593Smuzhiyun MLX5_PERM_LOCAL_READ = 1 << 2,
224*4882a593Smuzhiyun MLX5_PERM_LOCAL_WRITE = 1 << 3,
225*4882a593Smuzhiyun MLX5_PERM_REMOTE_READ = 1 << 4,
226*4882a593Smuzhiyun MLX5_PERM_REMOTE_WRITE = 1 << 5,
227*4882a593Smuzhiyun MLX5_PERM_ATOMIC = 1 << 6,
228*4882a593Smuzhiyun MLX5_PERM_UMR_EN = 1 << 7,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun enum {
232*4882a593Smuzhiyun MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
233*4882a593Smuzhiyun MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
234*4882a593Smuzhiyun MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
235*4882a593Smuzhiyun MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
236*4882a593Smuzhiyun MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun enum {
240*4882a593Smuzhiyun MLX5_EN_RD = (u64)1,
241*4882a593Smuzhiyun MLX5_EN_WR = (u64)2
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun enum {
245*4882a593Smuzhiyun MLX5_ADAPTER_PAGE_SHIFT = 12,
246*4882a593Smuzhiyun MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun enum {
250*4882a593Smuzhiyun MLX5_BFREGS_PER_UAR = 4,
251*4882a593Smuzhiyun MLX5_MAX_UARS = 1 << 8,
252*4882a593Smuzhiyun MLX5_NON_FP_BFREGS_PER_UAR = 2,
253*4882a593Smuzhiyun MLX5_FP_BFREGS_PER_UAR = MLX5_BFREGS_PER_UAR -
254*4882a593Smuzhiyun MLX5_NON_FP_BFREGS_PER_UAR,
255*4882a593Smuzhiyun MLX5_MAX_BFREGS = MLX5_MAX_UARS *
256*4882a593Smuzhiyun MLX5_NON_FP_BFREGS_PER_UAR,
257*4882a593Smuzhiyun MLX5_UARS_IN_PAGE = PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE,
258*4882a593Smuzhiyun MLX5_NON_FP_BFREGS_IN_PAGE = MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE,
259*4882a593Smuzhiyun MLX5_MIN_DYN_BFREGS = 512,
260*4882a593Smuzhiyun MLX5_MAX_DYN_BFREGS = 1024,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun enum {
264*4882a593Smuzhiyun MLX5_MKEY_MASK_LEN = 1ull << 0,
265*4882a593Smuzhiyun MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
266*4882a593Smuzhiyun MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
267*4882a593Smuzhiyun MLX5_MKEY_MASK_PD = 1ull << 7,
268*4882a593Smuzhiyun MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
269*4882a593Smuzhiyun MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
270*4882a593Smuzhiyun MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
271*4882a593Smuzhiyun MLX5_MKEY_MASK_KEY = 1ull << 13,
272*4882a593Smuzhiyun MLX5_MKEY_MASK_QPN = 1ull << 14,
273*4882a593Smuzhiyun MLX5_MKEY_MASK_LR = 1ull << 17,
274*4882a593Smuzhiyun MLX5_MKEY_MASK_LW = 1ull << 18,
275*4882a593Smuzhiyun MLX5_MKEY_MASK_RR = 1ull << 19,
276*4882a593Smuzhiyun MLX5_MKEY_MASK_RW = 1ull << 20,
277*4882a593Smuzhiyun MLX5_MKEY_MASK_A = 1ull << 21,
278*4882a593Smuzhiyun MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
279*4882a593Smuzhiyun MLX5_MKEY_MASK_RELAXED_ORDERING_WRITE = 1ull << 25,
280*4882a593Smuzhiyun MLX5_MKEY_MASK_FREE = 1ull << 29,
281*4882a593Smuzhiyun MLX5_MKEY_MASK_RELAXED_ORDERING_READ = 1ull << 47,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun enum {
285*4882a593Smuzhiyun MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
288*4882a593Smuzhiyun MLX5_UMR_CHECK_FREE = (2 << 5),
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun MLX5_UMR_INLINE = (1 << 7),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define MLX5_UMR_MTT_ALIGNMENT 0x40
294*4882a593Smuzhiyun #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
295*4882a593Smuzhiyun #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun enum {
300*4882a593Smuzhiyun MLX5_EVENT_QUEUE_TYPE_QP = 0,
301*4882a593Smuzhiyun MLX5_EVENT_QUEUE_TYPE_RQ = 1,
302*4882a593Smuzhiyun MLX5_EVENT_QUEUE_TYPE_SQ = 2,
303*4882a593Smuzhiyun MLX5_EVENT_QUEUE_TYPE_DCT = 6,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* mlx5 components can subscribe to any one of these events via
307*4882a593Smuzhiyun * mlx5_eq_notifier_register API.
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun enum mlx5_event {
310*4882a593Smuzhiyun /* Special value to subscribe to any event */
311*4882a593Smuzhiyun MLX5_EVENT_TYPE_NOTIFY_ANY = 0x0,
312*4882a593Smuzhiyun /* HW events enum start: comp events are not subscribable */
313*4882a593Smuzhiyun MLX5_EVENT_TYPE_COMP = 0x0,
314*4882a593Smuzhiyun /* HW Async events enum start: subscribable events */
315*4882a593Smuzhiyun MLX5_EVENT_TYPE_PATH_MIG = 0x01,
316*4882a593Smuzhiyun MLX5_EVENT_TYPE_COMM_EST = 0x02,
317*4882a593Smuzhiyun MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
318*4882a593Smuzhiyun MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
319*4882a593Smuzhiyun MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
322*4882a593Smuzhiyun MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
323*4882a593Smuzhiyun MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
324*4882a593Smuzhiyun MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
325*4882a593Smuzhiyun MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
326*4882a593Smuzhiyun MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
329*4882a593Smuzhiyun MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
330*4882a593Smuzhiyun MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
331*4882a593Smuzhiyun MLX5_EVENT_TYPE_PORT_MODULE_EVENT = 0x16,
332*4882a593Smuzhiyun MLX5_EVENT_TYPE_TEMP_WARN_EVENT = 0x17,
333*4882a593Smuzhiyun MLX5_EVENT_TYPE_XRQ_ERROR = 0x18,
334*4882a593Smuzhiyun MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
335*4882a593Smuzhiyun MLX5_EVENT_TYPE_GENERAL_EVENT = 0x22,
336*4882a593Smuzhiyun MLX5_EVENT_TYPE_MONITOR_COUNTER = 0x24,
337*4882a593Smuzhiyun MLX5_EVENT_TYPE_PPS_EVENT = 0x25,
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
340*4882a593Smuzhiyun MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun MLX5_EVENT_TYPE_CMD = 0x0a,
343*4882a593Smuzhiyun MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
346*4882a593Smuzhiyun MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun MLX5_EVENT_TYPE_ESW_FUNCTIONS_CHANGED = 0xe,
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun MLX5_EVENT_TYPE_DCT_DRAINED = 0x1c,
351*4882a593Smuzhiyun MLX5_EVENT_TYPE_DCT_KEY_VIOLATION = 0x1d,
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun MLX5_EVENT_TYPE_FPGA_ERROR = 0x20,
354*4882a593Smuzhiyun MLX5_EVENT_TYPE_FPGA_QP_ERROR = 0x21,
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun MLX5_EVENT_TYPE_DEVICE_TRACER = 0x26,
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun MLX5_EVENT_TYPE_MAX = 0x100,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun enum {
362*4882a593Smuzhiyun MLX5_TRACER_SUBTYPE_OWNERSHIP_CHANGE = 0x0,
363*4882a593Smuzhiyun MLX5_TRACER_SUBTYPE_TRACES_AVAILABLE = 0x1,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun enum {
367*4882a593Smuzhiyun MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1,
368*4882a593Smuzhiyun MLX5_GENERAL_SUBTYPE_PCI_POWER_CHANGE_EVENT = 0x5,
369*4882a593Smuzhiyun MLX5_GENERAL_SUBTYPE_FW_LIVE_PATCH_EVENT = 0x7,
370*4882a593Smuzhiyun MLX5_GENERAL_SUBTYPE_PCI_SYNC_FOR_FW_UPDATE_EVENT = 0x8,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun enum {
374*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
375*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
376*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
377*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
378*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
379*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
380*4882a593Smuzhiyun MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun enum {
384*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
385*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
386*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
387*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
388*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
389*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
390*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
391*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
392*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
393*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_DCT = 1LL << 37,
394*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
395*4882a593Smuzhiyun MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun enum {
399*4882a593Smuzhiyun MLX5_ROCE_VERSION_1 = 0,
400*4882a593Smuzhiyun MLX5_ROCE_VERSION_2 = 2,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun enum {
404*4882a593Smuzhiyun MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
405*4882a593Smuzhiyun MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun enum {
409*4882a593Smuzhiyun MLX5_ROCE_L3_TYPE_IPV4 = 0,
410*4882a593Smuzhiyun MLX5_ROCE_L3_TYPE_IPV6 = 1,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun enum {
414*4882a593Smuzhiyun MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
415*4882a593Smuzhiyun MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun enum {
419*4882a593Smuzhiyun MLX5_OPCODE_NOP = 0x00,
420*4882a593Smuzhiyun MLX5_OPCODE_SEND_INVAL = 0x01,
421*4882a593Smuzhiyun MLX5_OPCODE_RDMA_WRITE = 0x08,
422*4882a593Smuzhiyun MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
423*4882a593Smuzhiyun MLX5_OPCODE_SEND = 0x0a,
424*4882a593Smuzhiyun MLX5_OPCODE_SEND_IMM = 0x0b,
425*4882a593Smuzhiyun MLX5_OPCODE_LSO = 0x0e,
426*4882a593Smuzhiyun MLX5_OPCODE_RDMA_READ = 0x10,
427*4882a593Smuzhiyun MLX5_OPCODE_ATOMIC_CS = 0x11,
428*4882a593Smuzhiyun MLX5_OPCODE_ATOMIC_FA = 0x12,
429*4882a593Smuzhiyun MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
430*4882a593Smuzhiyun MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
431*4882a593Smuzhiyun MLX5_OPCODE_BIND_MW = 0x18,
432*4882a593Smuzhiyun MLX5_OPCODE_CONFIG_CMD = 0x1f,
433*4882a593Smuzhiyun MLX5_OPCODE_ENHANCED_MPSW = 0x29,
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
436*4882a593Smuzhiyun MLX5_RECV_OPCODE_SEND = 0x01,
437*4882a593Smuzhiyun MLX5_RECV_OPCODE_SEND_IMM = 0x02,
438*4882a593Smuzhiyun MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun MLX5_CQE_OPCODE_ERROR = 0x1e,
441*4882a593Smuzhiyun MLX5_CQE_OPCODE_RESIZE = 0x16,
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun MLX5_OPCODE_SET_PSV = 0x20,
444*4882a593Smuzhiyun MLX5_OPCODE_GET_PSV = 0x21,
445*4882a593Smuzhiyun MLX5_OPCODE_CHECK_PSV = 0x22,
446*4882a593Smuzhiyun MLX5_OPCODE_DUMP = 0x23,
447*4882a593Smuzhiyun MLX5_OPCODE_RGET_PSV = 0x26,
448*4882a593Smuzhiyun MLX5_OPCODE_RCHECK_PSV = 0x27,
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun MLX5_OPCODE_UMR = 0x25,
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun enum {
455*4882a593Smuzhiyun MLX5_OPC_MOD_TLS_TIS_STATIC_PARAMS = 0x1,
456*4882a593Smuzhiyun MLX5_OPC_MOD_TLS_TIR_STATIC_PARAMS = 0x2,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun enum {
460*4882a593Smuzhiyun MLX5_OPC_MOD_TLS_TIS_PROGRESS_PARAMS = 0x1,
461*4882a593Smuzhiyun MLX5_OPC_MOD_TLS_TIR_PROGRESS_PARAMS = 0x2,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun struct mlx5_wqe_tls_static_params_seg {
465*4882a593Smuzhiyun u8 ctx[MLX5_ST_SZ_BYTES(tls_static_params)];
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun struct mlx5_wqe_tls_progress_params_seg {
469*4882a593Smuzhiyun __be32 tis_tir_num;
470*4882a593Smuzhiyun u8 ctx[MLX5_ST_SZ_BYTES(tls_progress_params)];
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun enum {
474*4882a593Smuzhiyun MLX5_SET_PORT_RESET_QKEY = 0,
475*4882a593Smuzhiyun MLX5_SET_PORT_GUID0 = 16,
476*4882a593Smuzhiyun MLX5_SET_PORT_NODE_GUID = 17,
477*4882a593Smuzhiyun MLX5_SET_PORT_SYS_GUID = 18,
478*4882a593Smuzhiyun MLX5_SET_PORT_GID_TABLE = 19,
479*4882a593Smuzhiyun MLX5_SET_PORT_PKEY_TABLE = 20,
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun enum {
483*4882a593Smuzhiyun MLX5_BW_NO_LIMIT = 0,
484*4882a593Smuzhiyun MLX5_100_MBPS_UNIT = 3,
485*4882a593Smuzhiyun MLX5_GBPS_UNIT = 4,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun enum {
489*4882a593Smuzhiyun MLX5_MAX_PAGE_SHIFT = 31
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun enum {
493*4882a593Smuzhiyun MLX5_CAP_OFF_CMDIF_CSUM = 46,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun enum {
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * Max wqe size for rdma read is 512 bytes, so this
499*4882a593Smuzhiyun * limits our max_sge_rd as the wqe needs to fit:
500*4882a593Smuzhiyun * - ctrl segment (16 bytes)
501*4882a593Smuzhiyun * - rdma segment (16 bytes)
502*4882a593Smuzhiyun * - scatter elements (16 bytes each)
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun enum mlx5_odp_transport_cap_bits {
508*4882a593Smuzhiyun MLX5_ODP_SUPPORT_SEND = 1 << 31,
509*4882a593Smuzhiyun MLX5_ODP_SUPPORT_RECV = 1 << 30,
510*4882a593Smuzhiyun MLX5_ODP_SUPPORT_WRITE = 1 << 29,
511*4882a593Smuzhiyun MLX5_ODP_SUPPORT_READ = 1 << 28,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun struct mlx5_odp_caps {
515*4882a593Smuzhiyun char reserved[0x10];
516*4882a593Smuzhiyun struct {
517*4882a593Smuzhiyun __be32 rc_odp_caps;
518*4882a593Smuzhiyun __be32 uc_odp_caps;
519*4882a593Smuzhiyun __be32 ud_odp_caps;
520*4882a593Smuzhiyun } per_transport_caps;
521*4882a593Smuzhiyun char reserved2[0xe4];
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun struct mlx5_cmd_layout {
525*4882a593Smuzhiyun u8 type;
526*4882a593Smuzhiyun u8 rsvd0[3];
527*4882a593Smuzhiyun __be32 inlen;
528*4882a593Smuzhiyun __be64 in_ptr;
529*4882a593Smuzhiyun __be32 in[4];
530*4882a593Smuzhiyun __be32 out[4];
531*4882a593Smuzhiyun __be64 out_ptr;
532*4882a593Smuzhiyun __be32 outlen;
533*4882a593Smuzhiyun u8 token;
534*4882a593Smuzhiyun u8 sig;
535*4882a593Smuzhiyun u8 rsvd1;
536*4882a593Smuzhiyun u8 status_own;
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun enum mlx5_fatal_assert_bit_offsets {
540*4882a593Smuzhiyun MLX5_RFR_OFFSET = 31,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun struct health_buffer {
544*4882a593Smuzhiyun __be32 assert_var[5];
545*4882a593Smuzhiyun __be32 rsvd0[3];
546*4882a593Smuzhiyun __be32 assert_exit_ptr;
547*4882a593Smuzhiyun __be32 assert_callra;
548*4882a593Smuzhiyun __be32 rsvd1[2];
549*4882a593Smuzhiyun __be32 fw_ver;
550*4882a593Smuzhiyun __be32 hw_id;
551*4882a593Smuzhiyun __be32 rfr;
552*4882a593Smuzhiyun u8 irisc_index;
553*4882a593Smuzhiyun u8 synd;
554*4882a593Smuzhiyun __be16 ext_synd;
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun enum mlx5_initializing_bit_offsets {
558*4882a593Smuzhiyun MLX5_FW_RESET_SUPPORTED_OFFSET = 30,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun enum mlx5_cmd_addr_l_sz_offset {
562*4882a593Smuzhiyun MLX5_NIC_IFC_OFFSET = 8,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun struct mlx5_init_seg {
566*4882a593Smuzhiyun __be32 fw_rev;
567*4882a593Smuzhiyun __be32 cmdif_rev_fw_sub;
568*4882a593Smuzhiyun __be32 rsvd0[2];
569*4882a593Smuzhiyun __be32 cmdq_addr_h;
570*4882a593Smuzhiyun __be32 cmdq_addr_l_sz;
571*4882a593Smuzhiyun __be32 cmd_dbell;
572*4882a593Smuzhiyun __be32 rsvd1[120];
573*4882a593Smuzhiyun __be32 initializing;
574*4882a593Smuzhiyun struct health_buffer health;
575*4882a593Smuzhiyun __be32 rsvd2[880];
576*4882a593Smuzhiyun __be32 internal_timer_h;
577*4882a593Smuzhiyun __be32 internal_timer_l;
578*4882a593Smuzhiyun __be32 rsvd3[2];
579*4882a593Smuzhiyun __be32 health_counter;
580*4882a593Smuzhiyun __be32 rsvd4[1019];
581*4882a593Smuzhiyun __be64 ieee1588_clk;
582*4882a593Smuzhiyun __be32 ieee1588_clk_type;
583*4882a593Smuzhiyun __be32 clr_intx;
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun struct mlx5_eqe_comp {
587*4882a593Smuzhiyun __be32 reserved[6];
588*4882a593Smuzhiyun __be32 cqn;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun struct mlx5_eqe_qp_srq {
592*4882a593Smuzhiyun __be32 reserved1[5];
593*4882a593Smuzhiyun u8 type;
594*4882a593Smuzhiyun u8 reserved2[3];
595*4882a593Smuzhiyun __be32 qp_srq_n;
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun struct mlx5_eqe_cq_err {
599*4882a593Smuzhiyun __be32 cqn;
600*4882a593Smuzhiyun u8 reserved1[7];
601*4882a593Smuzhiyun u8 syndrome;
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun struct mlx5_eqe_xrq_err {
605*4882a593Smuzhiyun __be32 reserved1[5];
606*4882a593Smuzhiyun __be32 type_xrqn;
607*4882a593Smuzhiyun __be32 reserved2;
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun struct mlx5_eqe_port_state {
611*4882a593Smuzhiyun u8 reserved0[8];
612*4882a593Smuzhiyun u8 port;
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun struct mlx5_eqe_gpio {
616*4882a593Smuzhiyun __be32 reserved0[2];
617*4882a593Smuzhiyun __be64 gpio_event;
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun struct mlx5_eqe_congestion {
621*4882a593Smuzhiyun u8 type;
622*4882a593Smuzhiyun u8 rsvd0;
623*4882a593Smuzhiyun u8 congestion_level;
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun struct mlx5_eqe_stall_vl {
627*4882a593Smuzhiyun u8 rsvd0[3];
628*4882a593Smuzhiyun u8 port_vl;
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun struct mlx5_eqe_cmd {
632*4882a593Smuzhiyun __be32 vector;
633*4882a593Smuzhiyun __be32 rsvd[6];
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun struct mlx5_eqe_page_req {
637*4882a593Smuzhiyun __be16 ec_function;
638*4882a593Smuzhiyun __be16 func_id;
639*4882a593Smuzhiyun __be32 num_pages;
640*4882a593Smuzhiyun __be32 rsvd1[5];
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun struct mlx5_eqe_page_fault {
644*4882a593Smuzhiyun __be32 bytes_committed;
645*4882a593Smuzhiyun union {
646*4882a593Smuzhiyun struct {
647*4882a593Smuzhiyun u16 reserved1;
648*4882a593Smuzhiyun __be16 wqe_index;
649*4882a593Smuzhiyun u16 reserved2;
650*4882a593Smuzhiyun __be16 packet_length;
651*4882a593Smuzhiyun __be32 token;
652*4882a593Smuzhiyun u8 reserved4[8];
653*4882a593Smuzhiyun __be32 pftype_wq;
654*4882a593Smuzhiyun } __packed wqe;
655*4882a593Smuzhiyun struct {
656*4882a593Smuzhiyun __be32 r_key;
657*4882a593Smuzhiyun u16 reserved1;
658*4882a593Smuzhiyun __be16 packet_length;
659*4882a593Smuzhiyun __be32 rdma_op_len;
660*4882a593Smuzhiyun __be64 rdma_va;
661*4882a593Smuzhiyun __be32 pftype_token;
662*4882a593Smuzhiyun } __packed rdma;
663*4882a593Smuzhiyun } __packed;
664*4882a593Smuzhiyun } __packed;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun struct mlx5_eqe_vport_change {
667*4882a593Smuzhiyun u8 rsvd0[2];
668*4882a593Smuzhiyun __be16 vport_num;
669*4882a593Smuzhiyun __be32 rsvd1[6];
670*4882a593Smuzhiyun } __packed;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun struct mlx5_eqe_port_module {
673*4882a593Smuzhiyun u8 reserved_at_0[1];
674*4882a593Smuzhiyun u8 module;
675*4882a593Smuzhiyun u8 reserved_at_2[1];
676*4882a593Smuzhiyun u8 module_status;
677*4882a593Smuzhiyun u8 reserved_at_4[2];
678*4882a593Smuzhiyun u8 error_type;
679*4882a593Smuzhiyun } __packed;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun struct mlx5_eqe_pps {
682*4882a593Smuzhiyun u8 rsvd0[3];
683*4882a593Smuzhiyun u8 pin;
684*4882a593Smuzhiyun u8 rsvd1[4];
685*4882a593Smuzhiyun union {
686*4882a593Smuzhiyun struct {
687*4882a593Smuzhiyun __be32 time_sec;
688*4882a593Smuzhiyun __be32 time_nsec;
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun struct {
691*4882a593Smuzhiyun __be64 time_stamp;
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun u8 rsvd2[12];
695*4882a593Smuzhiyun } __packed;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun struct mlx5_eqe_dct {
698*4882a593Smuzhiyun __be32 reserved[6];
699*4882a593Smuzhiyun __be32 dctn;
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun struct mlx5_eqe_temp_warning {
703*4882a593Smuzhiyun __be64 sensor_warning_msb;
704*4882a593Smuzhiyun __be64 sensor_warning_lsb;
705*4882a593Smuzhiyun } __packed;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun #define SYNC_RST_STATE_MASK 0xf
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun enum sync_rst_state_type {
710*4882a593Smuzhiyun MLX5_SYNC_RST_STATE_RESET_REQUEST = 0x0,
711*4882a593Smuzhiyun MLX5_SYNC_RST_STATE_RESET_NOW = 0x1,
712*4882a593Smuzhiyun MLX5_SYNC_RST_STATE_RESET_ABORT = 0x2,
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct mlx5_eqe_sync_fw_update {
716*4882a593Smuzhiyun u8 reserved_at_0[3];
717*4882a593Smuzhiyun u8 sync_rst_state;
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun union ev_data {
721*4882a593Smuzhiyun __be32 raw[7];
722*4882a593Smuzhiyun struct mlx5_eqe_cmd cmd;
723*4882a593Smuzhiyun struct mlx5_eqe_comp comp;
724*4882a593Smuzhiyun struct mlx5_eqe_qp_srq qp_srq;
725*4882a593Smuzhiyun struct mlx5_eqe_cq_err cq_err;
726*4882a593Smuzhiyun struct mlx5_eqe_port_state port;
727*4882a593Smuzhiyun struct mlx5_eqe_gpio gpio;
728*4882a593Smuzhiyun struct mlx5_eqe_congestion cong;
729*4882a593Smuzhiyun struct mlx5_eqe_stall_vl stall_vl;
730*4882a593Smuzhiyun struct mlx5_eqe_page_req req_pages;
731*4882a593Smuzhiyun struct mlx5_eqe_page_fault page_fault;
732*4882a593Smuzhiyun struct mlx5_eqe_vport_change vport_change;
733*4882a593Smuzhiyun struct mlx5_eqe_port_module port_module;
734*4882a593Smuzhiyun struct mlx5_eqe_pps pps;
735*4882a593Smuzhiyun struct mlx5_eqe_dct dct;
736*4882a593Smuzhiyun struct mlx5_eqe_temp_warning temp_warning;
737*4882a593Smuzhiyun struct mlx5_eqe_xrq_err xrq_err;
738*4882a593Smuzhiyun struct mlx5_eqe_sync_fw_update sync_fw_update;
739*4882a593Smuzhiyun } __packed;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun struct mlx5_eqe {
742*4882a593Smuzhiyun u8 rsvd0;
743*4882a593Smuzhiyun u8 type;
744*4882a593Smuzhiyun u8 rsvd1;
745*4882a593Smuzhiyun u8 sub_type;
746*4882a593Smuzhiyun __be32 rsvd2[7];
747*4882a593Smuzhiyun union ev_data data;
748*4882a593Smuzhiyun __be16 rsvd3;
749*4882a593Smuzhiyun u8 signature;
750*4882a593Smuzhiyun u8 owner;
751*4882a593Smuzhiyun } __packed;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun struct mlx5_cmd_prot_block {
754*4882a593Smuzhiyun u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
755*4882a593Smuzhiyun u8 rsvd0[48];
756*4882a593Smuzhiyun __be64 next;
757*4882a593Smuzhiyun __be32 block_num;
758*4882a593Smuzhiyun u8 rsvd1;
759*4882a593Smuzhiyun u8 token;
760*4882a593Smuzhiyun u8 ctrl_sig;
761*4882a593Smuzhiyun u8 sig;
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun enum {
765*4882a593Smuzhiyun MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun struct mlx5_err_cqe {
769*4882a593Smuzhiyun u8 rsvd0[32];
770*4882a593Smuzhiyun __be32 srqn;
771*4882a593Smuzhiyun u8 rsvd1[18];
772*4882a593Smuzhiyun u8 vendor_err_synd;
773*4882a593Smuzhiyun u8 syndrome;
774*4882a593Smuzhiyun __be32 s_wqe_opcode_qpn;
775*4882a593Smuzhiyun __be16 wqe_counter;
776*4882a593Smuzhiyun u8 signature;
777*4882a593Smuzhiyun u8 op_own;
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun struct mlx5_cqe64 {
781*4882a593Smuzhiyun u8 tls_outer_l3_tunneled;
782*4882a593Smuzhiyun u8 rsvd0;
783*4882a593Smuzhiyun __be16 wqe_id;
784*4882a593Smuzhiyun u8 lro_tcppsh_abort_dupack;
785*4882a593Smuzhiyun u8 lro_min_ttl;
786*4882a593Smuzhiyun __be16 lro_tcp_win;
787*4882a593Smuzhiyun __be32 lro_ack_seq_num;
788*4882a593Smuzhiyun __be32 rss_hash_result;
789*4882a593Smuzhiyun u8 rss_hash_type;
790*4882a593Smuzhiyun u8 ml_path;
791*4882a593Smuzhiyun u8 rsvd20[2];
792*4882a593Smuzhiyun __be16 check_sum;
793*4882a593Smuzhiyun __be16 slid;
794*4882a593Smuzhiyun __be32 flags_rqpn;
795*4882a593Smuzhiyun u8 hds_ip_ext;
796*4882a593Smuzhiyun u8 l4_l3_hdr_type;
797*4882a593Smuzhiyun __be16 vlan_info;
798*4882a593Smuzhiyun __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
799*4882a593Smuzhiyun union {
800*4882a593Smuzhiyun __be32 immediate;
801*4882a593Smuzhiyun __be32 inval_rkey;
802*4882a593Smuzhiyun __be32 pkey;
803*4882a593Smuzhiyun __be32 ft_metadata;
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun u8 rsvd40[4];
806*4882a593Smuzhiyun __be32 byte_cnt;
807*4882a593Smuzhiyun __be32 timestamp_h;
808*4882a593Smuzhiyun __be32 timestamp_l;
809*4882a593Smuzhiyun __be32 sop_drop_qpn;
810*4882a593Smuzhiyun __be16 wqe_counter;
811*4882a593Smuzhiyun u8 signature;
812*4882a593Smuzhiyun u8 op_own;
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun struct mlx5_mini_cqe8 {
816*4882a593Smuzhiyun union {
817*4882a593Smuzhiyun __be32 rx_hash_result;
818*4882a593Smuzhiyun struct {
819*4882a593Smuzhiyun __be16 checksum;
820*4882a593Smuzhiyun __be16 stridx;
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun struct {
823*4882a593Smuzhiyun __be16 wqe_counter;
824*4882a593Smuzhiyun u8 s_wqe_opcode;
825*4882a593Smuzhiyun u8 reserved;
826*4882a593Smuzhiyun } s_wqe_info;
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun __be32 byte_cnt;
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun enum {
832*4882a593Smuzhiyun MLX5_NO_INLINE_DATA,
833*4882a593Smuzhiyun MLX5_INLINE_DATA32_SEG,
834*4882a593Smuzhiyun MLX5_INLINE_DATA64_SEG,
835*4882a593Smuzhiyun MLX5_COMPRESSED,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun enum {
839*4882a593Smuzhiyun MLX5_CQE_FORMAT_CSUM = 0x1,
840*4882a593Smuzhiyun MLX5_CQE_FORMAT_CSUM_STRIDX = 0x3,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #define MLX5_MINI_CQE_ARRAY_SIZE 8
844*4882a593Smuzhiyun
mlx5_get_cqe_format(struct mlx5_cqe64 * cqe)845*4882a593Smuzhiyun static inline u8 mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun return (cqe->op_own >> 2) & 0x3;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
get_cqe_opcode(struct mlx5_cqe64 * cqe)850*4882a593Smuzhiyun static inline u8 get_cqe_opcode(struct mlx5_cqe64 *cqe)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun return cqe->op_own >> 4;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
get_cqe_lro_tcppsh(struct mlx5_cqe64 * cqe)855*4882a593Smuzhiyun static inline u8 get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
get_cqe_l4_hdr_type(struct mlx5_cqe64 * cqe)860*4882a593Smuzhiyun static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun return (cqe->l4_l3_hdr_type >> 4) & 0x7;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
get_cqe_l3_hdr_type(struct mlx5_cqe64 * cqe)865*4882a593Smuzhiyun static inline u8 get_cqe_l3_hdr_type(struct mlx5_cqe64 *cqe)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun return (cqe->l4_l3_hdr_type >> 2) & 0x3;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
cqe_is_tunneled(struct mlx5_cqe64 * cqe)870*4882a593Smuzhiyun static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun return cqe->tls_outer_l3_tunneled & 0x1;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
get_cqe_tls_offload(struct mlx5_cqe64 * cqe)875*4882a593Smuzhiyun static inline u8 get_cqe_tls_offload(struct mlx5_cqe64 *cqe)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun return (cqe->tls_outer_l3_tunneled >> 3) & 0x3;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
cqe_has_vlan(struct mlx5_cqe64 * cqe)880*4882a593Smuzhiyun static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun return cqe->l4_l3_hdr_type & 0x1;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
get_cqe_ts(struct mlx5_cqe64 * cqe)885*4882a593Smuzhiyun static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun u32 hi, lo;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun hi = be32_to_cpu(cqe->timestamp_h);
890*4882a593Smuzhiyun lo = be32_to_cpu(cqe->timestamp_l);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return (u64)lo | ((u64)hi << 32);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun #define MLX5_MPWQE_LOG_NUM_STRIDES_BASE (9)
896*4882a593Smuzhiyun #define MLX5_MPWQE_LOG_STRIDE_SZ_BASE (6)
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun struct mpwrq_cqe_bc {
899*4882a593Smuzhiyun __be16 filler_consumed_strides;
900*4882a593Smuzhiyun __be16 byte_cnt;
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 * cqe)903*4882a593Smuzhiyun static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return be16_to_cpu(bc->byte_cnt);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc * bc)910*4882a593Smuzhiyun static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 * cqe)915*4882a593Smuzhiyun static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return mpwrq_get_cqe_bc_consumed_strides(bc);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
mpwrq_is_filler_cqe(struct mlx5_cqe64 * cqe)922*4882a593Smuzhiyun static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
mpwrq_get_cqe_stride_index(struct mlx5_cqe64 * cqe)929*4882a593Smuzhiyun static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun return be16_to_cpu(cqe->wqe_counter);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun enum {
935*4882a593Smuzhiyun CQE_L4_HDR_TYPE_NONE = 0x0,
936*4882a593Smuzhiyun CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
937*4882a593Smuzhiyun CQE_L4_HDR_TYPE_UDP = 0x2,
938*4882a593Smuzhiyun CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
939*4882a593Smuzhiyun CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun enum {
943*4882a593Smuzhiyun CQE_RSS_HTYPE_IP = 0x3 << 2,
944*4882a593Smuzhiyun /* cqe->rss_hash_type[3:2] - IP destination selected for hash
945*4882a593Smuzhiyun * (00 = none, 01 = IPv4, 10 = IPv6, 11 = Reserved)
946*4882a593Smuzhiyun */
947*4882a593Smuzhiyun CQE_RSS_HTYPE_L4 = 0x3 << 6,
948*4882a593Smuzhiyun /* cqe->rss_hash_type[7:6] - L4 destination selected for hash
949*4882a593Smuzhiyun * (00 = none, 01 = TCP. 10 = UDP, 11 = IPSEC.SPI
950*4882a593Smuzhiyun */
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun enum {
954*4882a593Smuzhiyun MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
955*4882a593Smuzhiyun MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
956*4882a593Smuzhiyun MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun enum {
960*4882a593Smuzhiyun CQE_L2_OK = 1 << 0,
961*4882a593Smuzhiyun CQE_L3_OK = 1 << 1,
962*4882a593Smuzhiyun CQE_L4_OK = 1 << 2,
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun enum {
966*4882a593Smuzhiyun CQE_TLS_OFFLOAD_NOT_DECRYPTED = 0x0,
967*4882a593Smuzhiyun CQE_TLS_OFFLOAD_DECRYPTED = 0x1,
968*4882a593Smuzhiyun CQE_TLS_OFFLOAD_RESYNC = 0x2,
969*4882a593Smuzhiyun CQE_TLS_OFFLOAD_ERROR = 0x3,
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun struct mlx5_sig_err_cqe {
973*4882a593Smuzhiyun u8 rsvd0[16];
974*4882a593Smuzhiyun __be32 expected_trans_sig;
975*4882a593Smuzhiyun __be32 actual_trans_sig;
976*4882a593Smuzhiyun __be32 expected_reftag;
977*4882a593Smuzhiyun __be32 actual_reftag;
978*4882a593Smuzhiyun __be16 syndrome;
979*4882a593Smuzhiyun u8 rsvd22[2];
980*4882a593Smuzhiyun __be32 mkey;
981*4882a593Smuzhiyun __be64 err_offset;
982*4882a593Smuzhiyun u8 rsvd30[8];
983*4882a593Smuzhiyun __be32 qpn;
984*4882a593Smuzhiyun u8 rsvd38[2];
985*4882a593Smuzhiyun u8 signature;
986*4882a593Smuzhiyun u8 op_own;
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun struct mlx5_wqe_srq_next_seg {
990*4882a593Smuzhiyun u8 rsvd0[2];
991*4882a593Smuzhiyun __be16 next_wqe_index;
992*4882a593Smuzhiyun u8 signature;
993*4882a593Smuzhiyun u8 rsvd1[11];
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun union mlx5_ext_cqe {
997*4882a593Smuzhiyun struct ib_grh grh;
998*4882a593Smuzhiyun u8 inl[64];
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun struct mlx5_cqe128 {
1002*4882a593Smuzhiyun union mlx5_ext_cqe inl_grh;
1003*4882a593Smuzhiyun struct mlx5_cqe64 cqe64;
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun enum {
1007*4882a593Smuzhiyun MLX5_MKEY_STATUS_FREE = 1 << 6,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun enum {
1011*4882a593Smuzhiyun MLX5_MKEY_REMOTE_INVAL = 1 << 24,
1012*4882a593Smuzhiyun MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
1013*4882a593Smuzhiyun MLX5_MKEY_BSF_EN = 1 << 30,
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun struct mlx5_mkey_seg {
1017*4882a593Smuzhiyun /* This is a two bit field occupying bits 31-30.
1018*4882a593Smuzhiyun * bit 31 is always 0,
1019*4882a593Smuzhiyun * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
1020*4882a593Smuzhiyun */
1021*4882a593Smuzhiyun u8 status;
1022*4882a593Smuzhiyun u8 pcie_control;
1023*4882a593Smuzhiyun u8 flags;
1024*4882a593Smuzhiyun u8 version;
1025*4882a593Smuzhiyun __be32 qpn_mkey7_0;
1026*4882a593Smuzhiyun u8 rsvd1[4];
1027*4882a593Smuzhiyun __be32 flags_pd;
1028*4882a593Smuzhiyun __be64 start_addr;
1029*4882a593Smuzhiyun __be64 len;
1030*4882a593Smuzhiyun __be32 bsfs_octo_size;
1031*4882a593Smuzhiyun u8 rsvd2[16];
1032*4882a593Smuzhiyun __be32 xlt_oct_size;
1033*4882a593Smuzhiyun u8 rsvd3[3];
1034*4882a593Smuzhiyun u8 log2_page_size;
1035*4882a593Smuzhiyun u8 rsvd4[4];
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun enum {
1041*4882a593Smuzhiyun MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun enum {
1045*4882a593Smuzhiyun VPORT_STATE_DOWN = 0x0,
1046*4882a593Smuzhiyun VPORT_STATE_UP = 0x1,
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun enum {
1050*4882a593Smuzhiyun MLX5_VPORT_ADMIN_STATE_DOWN = 0x0,
1051*4882a593Smuzhiyun MLX5_VPORT_ADMIN_STATE_UP = 0x1,
1052*4882a593Smuzhiyun MLX5_VPORT_ADMIN_STATE_AUTO = 0x2,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun enum {
1056*4882a593Smuzhiyun MLX5_L3_PROT_TYPE_IPV4 = 0,
1057*4882a593Smuzhiyun MLX5_L3_PROT_TYPE_IPV6 = 1,
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun enum {
1061*4882a593Smuzhiyun MLX5_L4_PROT_TYPE_TCP = 0,
1062*4882a593Smuzhiyun MLX5_L4_PROT_TYPE_UDP = 1,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun enum {
1066*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
1067*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
1068*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
1069*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
1070*4882a593Smuzhiyun MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun enum {
1074*4882a593Smuzhiyun MLX5_MATCH_OUTER_HEADERS = 1 << 0,
1075*4882a593Smuzhiyun MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
1076*4882a593Smuzhiyun MLX5_MATCH_INNER_HEADERS = 1 << 2,
1077*4882a593Smuzhiyun MLX5_MATCH_MISC_PARAMETERS_2 = 1 << 3,
1078*4882a593Smuzhiyun MLX5_MATCH_MISC_PARAMETERS_3 = 1 << 4,
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun enum {
1082*4882a593Smuzhiyun MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
1083*4882a593Smuzhiyun MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun enum {
1087*4882a593Smuzhiyun MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
1088*4882a593Smuzhiyun MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
1089*4882a593Smuzhiyun MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun enum mlx5_list_type {
1093*4882a593Smuzhiyun MLX5_NVPRT_LIST_TYPE_UC = 0x0,
1094*4882a593Smuzhiyun MLX5_NVPRT_LIST_TYPE_MC = 0x1,
1095*4882a593Smuzhiyun MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun enum {
1099*4882a593Smuzhiyun MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
1100*4882a593Smuzhiyun MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun enum mlx5_wol_mode {
1104*4882a593Smuzhiyun MLX5_WOL_DISABLE = 0,
1105*4882a593Smuzhiyun MLX5_WOL_SECURED_MAGIC = 1 << 1,
1106*4882a593Smuzhiyun MLX5_WOL_MAGIC = 1 << 2,
1107*4882a593Smuzhiyun MLX5_WOL_ARP = 1 << 3,
1108*4882a593Smuzhiyun MLX5_WOL_BROADCAST = 1 << 4,
1109*4882a593Smuzhiyun MLX5_WOL_MULTICAST = 1 << 5,
1110*4882a593Smuzhiyun MLX5_WOL_UNICAST = 1 << 6,
1111*4882a593Smuzhiyun MLX5_WOL_PHY_ACTIVITY = 1 << 7,
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun enum mlx5_mpls_supported_fields {
1115*4882a593Smuzhiyun MLX5_FIELD_SUPPORT_MPLS_LABEL = 1 << 0,
1116*4882a593Smuzhiyun MLX5_FIELD_SUPPORT_MPLS_EXP = 1 << 1,
1117*4882a593Smuzhiyun MLX5_FIELD_SUPPORT_MPLS_S_BOS = 1 << 2,
1118*4882a593Smuzhiyun MLX5_FIELD_SUPPORT_MPLS_TTL = 1 << 3
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun enum mlx5_flex_parser_protos {
1122*4882a593Smuzhiyun MLX5_FLEX_PROTO_GENEVE = 1 << 3,
1123*4882a593Smuzhiyun MLX5_FLEX_PROTO_CW_MPLS_GRE = 1 << 4,
1124*4882a593Smuzhiyun MLX5_FLEX_PROTO_CW_MPLS_UDP = 1 << 5,
1125*4882a593Smuzhiyun };
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* MLX5 DEV CAPs */
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* TODO: EAT.ME */
1130*4882a593Smuzhiyun enum mlx5_cap_mode {
1131*4882a593Smuzhiyun HCA_CAP_OPMOD_GET_MAX = 0,
1132*4882a593Smuzhiyun HCA_CAP_OPMOD_GET_CUR = 1,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun enum mlx5_cap_type {
1136*4882a593Smuzhiyun MLX5_CAP_GENERAL = 0,
1137*4882a593Smuzhiyun MLX5_CAP_ETHERNET_OFFLOADS,
1138*4882a593Smuzhiyun MLX5_CAP_ODP,
1139*4882a593Smuzhiyun MLX5_CAP_ATOMIC,
1140*4882a593Smuzhiyun MLX5_CAP_ROCE,
1141*4882a593Smuzhiyun MLX5_CAP_IPOIB_OFFLOADS,
1142*4882a593Smuzhiyun MLX5_CAP_IPOIB_ENHANCED_OFFLOADS,
1143*4882a593Smuzhiyun MLX5_CAP_FLOW_TABLE,
1144*4882a593Smuzhiyun MLX5_CAP_ESWITCH_FLOW_TABLE,
1145*4882a593Smuzhiyun MLX5_CAP_ESWITCH,
1146*4882a593Smuzhiyun MLX5_CAP_RESERVED,
1147*4882a593Smuzhiyun MLX5_CAP_VECTOR_CALC,
1148*4882a593Smuzhiyun MLX5_CAP_QOS,
1149*4882a593Smuzhiyun MLX5_CAP_DEBUG,
1150*4882a593Smuzhiyun MLX5_CAP_RESERVED_14,
1151*4882a593Smuzhiyun MLX5_CAP_DEV_MEM,
1152*4882a593Smuzhiyun MLX5_CAP_RESERVED_16,
1153*4882a593Smuzhiyun MLX5_CAP_TLS,
1154*4882a593Smuzhiyun MLX5_CAP_VDPA_EMULATION = 0x13,
1155*4882a593Smuzhiyun MLX5_CAP_DEV_EVENT = 0x14,
1156*4882a593Smuzhiyun MLX5_CAP_IPSEC,
1157*4882a593Smuzhiyun /* NUM OF CAP Types */
1158*4882a593Smuzhiyun MLX5_CAP_NUM
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun enum mlx5_pcam_reg_groups {
1162*4882a593Smuzhiyun MLX5_PCAM_REGS_5000_TO_507F = 0x0,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun enum mlx5_pcam_feature_groups {
1166*4882a593Smuzhiyun MLX5_PCAM_FEATURE_ENHANCED_FEATURES = 0x0,
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun enum mlx5_mcam_reg_groups {
1170*4882a593Smuzhiyun MLX5_MCAM_REGS_FIRST_128 = 0x0,
1171*4882a593Smuzhiyun MLX5_MCAM_REGS_0x9080_0x90FF = 0x1,
1172*4882a593Smuzhiyun MLX5_MCAM_REGS_0x9100_0x917F = 0x2,
1173*4882a593Smuzhiyun MLX5_MCAM_REGS_NUM = 0x3,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun enum mlx5_mcam_feature_groups {
1177*4882a593Smuzhiyun MLX5_MCAM_FEATURE_ENHANCED_FEATURES = 0x0,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun enum mlx5_qcam_reg_groups {
1181*4882a593Smuzhiyun MLX5_QCAM_REGS_FIRST_128 = 0x0,
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun enum mlx5_qcam_feature_groups {
1185*4882a593Smuzhiyun MLX5_QCAM_FEATURE_ENHANCED_FEATURES = 0x0,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* GET Dev Caps macros */
1189*4882a593Smuzhiyun #define MLX5_CAP_GEN(mdev, cap) \
1190*4882a593Smuzhiyun MLX5_GET(cmd_hca_cap, mdev->caps.hca_cur[MLX5_CAP_GENERAL], cap)
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun #define MLX5_CAP_GEN_64(mdev, cap) \
1193*4882a593Smuzhiyun MLX5_GET64(cmd_hca_cap, mdev->caps.hca_cur[MLX5_CAP_GENERAL], cap)
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun #define MLX5_CAP_GEN_MAX(mdev, cap) \
1196*4882a593Smuzhiyun MLX5_GET(cmd_hca_cap, mdev->caps.hca_max[MLX5_CAP_GENERAL], cap)
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun #define MLX5_CAP_ETH(mdev, cap) \
1199*4882a593Smuzhiyun MLX5_GET(per_protocol_networking_offload_caps,\
1200*4882a593Smuzhiyun mdev->caps.hca_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun #define MLX5_CAP_ETH_MAX(mdev, cap) \
1203*4882a593Smuzhiyun MLX5_GET(per_protocol_networking_offload_caps,\
1204*4882a593Smuzhiyun mdev->caps.hca_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun #define MLX5_CAP_IPOIB_ENHANCED(mdev, cap) \
1207*4882a593Smuzhiyun MLX5_GET(per_protocol_networking_offload_caps,\
1208*4882a593Smuzhiyun mdev->caps.hca_cur[MLX5_CAP_IPOIB_ENHANCED_OFFLOADS], cap)
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun #define MLX5_CAP_ROCE(mdev, cap) \
1211*4882a593Smuzhiyun MLX5_GET(roce_cap, mdev->caps.hca_cur[MLX5_CAP_ROCE], cap)
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun #define MLX5_CAP_ROCE_MAX(mdev, cap) \
1214*4882a593Smuzhiyun MLX5_GET(roce_cap, mdev->caps.hca_max[MLX5_CAP_ROCE], cap)
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun #define MLX5_CAP_ATOMIC(mdev, cap) \
1217*4882a593Smuzhiyun MLX5_GET(atomic_caps, mdev->caps.hca_cur[MLX5_CAP_ATOMIC], cap)
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
1220*4882a593Smuzhiyun MLX5_GET(atomic_caps, mdev->caps.hca_max[MLX5_CAP_ATOMIC], cap)
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE(mdev, cap) \
1223*4882a593Smuzhiyun MLX5_GET(flow_table_nic_cap, mdev->caps.hca_cur[MLX5_CAP_FLOW_TABLE], cap)
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun #define MLX5_CAP64_FLOWTABLE(mdev, cap) \
1226*4882a593Smuzhiyun MLX5_GET64(flow_table_nic_cap, (mdev)->caps.hca_cur[MLX5_CAP_FLOW_TABLE], cap)
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
1229*4882a593Smuzhiyun MLX5_GET(flow_table_nic_cap, mdev->caps.hca_max[MLX5_CAP_FLOW_TABLE], cap)
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
1232*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
1235*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_NIC_TX(mdev, cap) \
1238*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit.cap)
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_NIC_TX_MAX(mdev, cap) \
1241*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit.cap)
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
1244*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
1247*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
1250*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
1253*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_RDMA_RX(mdev, cap) \
1256*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_rdma.cap)
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_RDMA_RX_MAX(mdev, cap) \
1259*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_rdma.cap)
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_RDMA_TX(mdev, cap) \
1262*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_rdma.cap)
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun #define MLX5_CAP_FLOWTABLE_RDMA_TX_MAX(mdev, cap) \
1265*4882a593Smuzhiyun MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_rdma.cap)
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
1268*4882a593Smuzhiyun MLX5_GET(flow_table_eswitch_cap, \
1269*4882a593Smuzhiyun mdev->caps.hca_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
1272*4882a593Smuzhiyun MLX5_GET(flow_table_eswitch_cap, \
1273*4882a593Smuzhiyun mdev->caps.hca_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
1276*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
1279*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
1282*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
1285*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
1288*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
1291*4882a593Smuzhiyun MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun #define MLX5_CAP_ESW(mdev, cap) \
1294*4882a593Smuzhiyun MLX5_GET(e_switch_cap, \
1295*4882a593Smuzhiyun mdev->caps.hca_cur[MLX5_CAP_ESWITCH], cap)
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun #define MLX5_CAP64_ESW_FLOWTABLE(mdev, cap) \
1298*4882a593Smuzhiyun MLX5_GET64(flow_table_eswitch_cap, \
1299*4882a593Smuzhiyun (mdev)->caps.hca_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun #define MLX5_CAP_ESW_MAX(mdev, cap) \
1302*4882a593Smuzhiyun MLX5_GET(e_switch_cap, \
1303*4882a593Smuzhiyun mdev->caps.hca_max[MLX5_CAP_ESWITCH], cap)
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define MLX5_CAP_ODP(mdev, cap)\
1306*4882a593Smuzhiyun MLX5_GET(odp_cap, mdev->caps.hca_cur[MLX5_CAP_ODP], cap)
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun #define MLX5_CAP_ODP_MAX(mdev, cap)\
1309*4882a593Smuzhiyun MLX5_GET(odp_cap, mdev->caps.hca_max[MLX5_CAP_ODP], cap)
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
1312*4882a593Smuzhiyun MLX5_GET(vector_calc_cap, \
1313*4882a593Smuzhiyun mdev->caps.hca_cur[MLX5_CAP_VECTOR_CALC], cap)
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun #define MLX5_CAP_QOS(mdev, cap)\
1316*4882a593Smuzhiyun MLX5_GET(qos_cap, mdev->caps.hca_cur[MLX5_CAP_QOS], cap)
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun #define MLX5_CAP_DEBUG(mdev, cap)\
1319*4882a593Smuzhiyun MLX5_GET(debug_cap, mdev->caps.hca_cur[MLX5_CAP_DEBUG], cap)
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \
1322*4882a593Smuzhiyun MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld)
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun #define MLX5_CAP_PCAM_REG(mdev, reg) \
1325*4882a593Smuzhiyun MLX5_GET(pcam_reg, (mdev)->caps.pcam, port_access_reg_cap_mask.regs_5000_to_507f.reg)
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun #define MLX5_CAP_MCAM_REG(mdev, reg) \
1328*4882a593Smuzhiyun MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_FIRST_128], \
1329*4882a593Smuzhiyun mng_access_reg_cap_mask.access_regs.reg)
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun #define MLX5_CAP_MCAM_REG1(mdev, reg) \
1332*4882a593Smuzhiyun MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9080_0x90FF], \
1333*4882a593Smuzhiyun mng_access_reg_cap_mask.access_regs1.reg)
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun #define MLX5_CAP_MCAM_REG2(mdev, reg) \
1336*4882a593Smuzhiyun MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9100_0x917F], \
1337*4882a593Smuzhiyun mng_access_reg_cap_mask.access_regs2.reg)
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \
1340*4882a593Smuzhiyun MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld)
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun #define MLX5_CAP_QCAM_REG(mdev, fld) \
1343*4882a593Smuzhiyun MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld)
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \
1346*4882a593Smuzhiyun MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld)
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun #define MLX5_CAP_FPGA(mdev, cap) \
1349*4882a593Smuzhiyun MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap)
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun #define MLX5_CAP64_FPGA(mdev, cap) \
1352*4882a593Smuzhiyun MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap)
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun #define MLX5_CAP_DEV_MEM(mdev, cap)\
1355*4882a593Smuzhiyun MLX5_GET(device_mem_cap, mdev->caps.hca_cur[MLX5_CAP_DEV_MEM], cap)
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun #define MLX5_CAP64_DEV_MEM(mdev, cap)\
1358*4882a593Smuzhiyun MLX5_GET64(device_mem_cap, mdev->caps.hca_cur[MLX5_CAP_DEV_MEM], cap)
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun #define MLX5_CAP_TLS(mdev, cap) \
1361*4882a593Smuzhiyun MLX5_GET(tls_cap, (mdev)->caps.hca_cur[MLX5_CAP_TLS], cap)
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun #define MLX5_CAP_DEV_EVENT(mdev, cap)\
1364*4882a593Smuzhiyun MLX5_ADDR_OF(device_event_cap, (mdev)->caps.hca_cur[MLX5_CAP_DEV_EVENT], cap)
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun #define MLX5_CAP_DEV_VDPA_EMULATION(mdev, cap)\
1367*4882a593Smuzhiyun MLX5_GET(virtio_emulation_cap, \
1368*4882a593Smuzhiyun (mdev)->caps.hca_cur[MLX5_CAP_VDPA_EMULATION], cap)
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun #define MLX5_CAP64_DEV_VDPA_EMULATION(mdev, cap)\
1371*4882a593Smuzhiyun MLX5_GET64(virtio_emulation_cap, \
1372*4882a593Smuzhiyun (mdev)->caps.hca_cur[MLX5_CAP_VDPA_EMULATION], cap)
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun #define MLX5_CAP_IPSEC(mdev, cap)\
1375*4882a593Smuzhiyun MLX5_GET(ipsec_cap, (mdev)->caps.hca_cur[MLX5_CAP_IPSEC], cap)
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun enum {
1378*4882a593Smuzhiyun MLX5_CMD_STAT_OK = 0x0,
1379*4882a593Smuzhiyun MLX5_CMD_STAT_INT_ERR = 0x1,
1380*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
1381*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
1382*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
1383*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
1384*4882a593Smuzhiyun MLX5_CMD_STAT_RES_BUSY = 0x6,
1385*4882a593Smuzhiyun MLX5_CMD_STAT_LIM_ERR = 0x8,
1386*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
1387*4882a593Smuzhiyun MLX5_CMD_STAT_IX_ERR = 0xa,
1388*4882a593Smuzhiyun MLX5_CMD_STAT_NO_RES_ERR = 0xf,
1389*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
1390*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
1391*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
1392*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
1393*4882a593Smuzhiyun MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun enum {
1397*4882a593Smuzhiyun MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
1398*4882a593Smuzhiyun MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
1399*4882a593Smuzhiyun MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
1400*4882a593Smuzhiyun MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
1401*4882a593Smuzhiyun MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
1402*4882a593Smuzhiyun MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
1403*4882a593Smuzhiyun MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
1404*4882a593Smuzhiyun MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12,
1405*4882a593Smuzhiyun MLX5_PER_TRAFFIC_CLASS_CONGESTION_GROUP = 0x13,
1406*4882a593Smuzhiyun MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16,
1407*4882a593Smuzhiyun MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20,
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun enum {
1411*4882a593Smuzhiyun MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0,
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun
mlx5_to_sw_pkey_sz(int pkey_sz)1414*4882a593Smuzhiyun static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
1417*4882a593Smuzhiyun return 0;
1418*4882a593Smuzhiyun return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 16
1422*4882a593Smuzhiyun #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 16
1423*4882a593Smuzhiyun #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
1424*4882a593Smuzhiyun #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
1425*4882a593Smuzhiyun MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
1426*4882a593Smuzhiyun MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun #endif /* MLX5_DEVICE_H */
1429