1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef MLX4_QP_H
34*4882a593Smuzhiyun #define MLX4_QP_H
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/types.h>
37*4882a593Smuzhiyun #include <linux/if_ether.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <linux/mlx4/device.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define MLX4_INVALID_LKEY 0x100
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum mlx4_qp_optpar {
44*4882a593Smuzhiyun MLX4_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
45*4882a593Smuzhiyun MLX4_QP_OPTPAR_RRE = 1 << 1,
46*4882a593Smuzhiyun MLX4_QP_OPTPAR_RAE = 1 << 2,
47*4882a593Smuzhiyun MLX4_QP_OPTPAR_RWE = 1 << 3,
48*4882a593Smuzhiyun MLX4_QP_OPTPAR_PKEY_INDEX = 1 << 4,
49*4882a593Smuzhiyun MLX4_QP_OPTPAR_Q_KEY = 1 << 5,
50*4882a593Smuzhiyun MLX4_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
51*4882a593Smuzhiyun MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
52*4882a593Smuzhiyun MLX4_QP_OPTPAR_SRA_MAX = 1 << 8,
53*4882a593Smuzhiyun MLX4_QP_OPTPAR_RRA_MAX = 1 << 9,
54*4882a593Smuzhiyun MLX4_QP_OPTPAR_PM_STATE = 1 << 10,
55*4882a593Smuzhiyun MLX4_QP_OPTPAR_RETRY_COUNT = 1 << 12,
56*4882a593Smuzhiyun MLX4_QP_OPTPAR_RNR_RETRY = 1 << 13,
57*4882a593Smuzhiyun MLX4_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
58*4882a593Smuzhiyun MLX4_QP_OPTPAR_SCHED_QUEUE = 1 << 16,
59*4882a593Smuzhiyun MLX4_QP_OPTPAR_COUNTER_INDEX = 1 << 20,
60*4882a593Smuzhiyun MLX4_QP_OPTPAR_VLAN_STRIPPING = 1 << 21,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun enum mlx4_qp_state {
64*4882a593Smuzhiyun MLX4_QP_STATE_RST = 0,
65*4882a593Smuzhiyun MLX4_QP_STATE_INIT = 1,
66*4882a593Smuzhiyun MLX4_QP_STATE_RTR = 2,
67*4882a593Smuzhiyun MLX4_QP_STATE_RTS = 3,
68*4882a593Smuzhiyun MLX4_QP_STATE_SQER = 4,
69*4882a593Smuzhiyun MLX4_QP_STATE_SQD = 5,
70*4882a593Smuzhiyun MLX4_QP_STATE_ERR = 6,
71*4882a593Smuzhiyun MLX4_QP_STATE_SQ_DRAINING = 7,
72*4882a593Smuzhiyun MLX4_QP_NUM_STATE
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum {
76*4882a593Smuzhiyun MLX4_QP_ST_RC = 0x0,
77*4882a593Smuzhiyun MLX4_QP_ST_UC = 0x1,
78*4882a593Smuzhiyun MLX4_QP_ST_RD = 0x2,
79*4882a593Smuzhiyun MLX4_QP_ST_UD = 0x3,
80*4882a593Smuzhiyun MLX4_QP_ST_XRC = 0x6,
81*4882a593Smuzhiyun MLX4_QP_ST_MLX = 0x7
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun MLX4_QP_PM_MIGRATED = 0x3,
86*4882a593Smuzhiyun MLX4_QP_PM_ARMED = 0x0,
87*4882a593Smuzhiyun MLX4_QP_PM_REARM = 0x1
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum {
91*4882a593Smuzhiyun /* params1 */
92*4882a593Smuzhiyun MLX4_QP_BIT_SRE = 1 << 15,
93*4882a593Smuzhiyun MLX4_QP_BIT_SWE = 1 << 14,
94*4882a593Smuzhiyun MLX4_QP_BIT_SAE = 1 << 13,
95*4882a593Smuzhiyun /* params2 */
96*4882a593Smuzhiyun MLX4_QP_BIT_RRE = 1 << 15,
97*4882a593Smuzhiyun MLX4_QP_BIT_RWE = 1 << 14,
98*4882a593Smuzhiyun MLX4_QP_BIT_RAE = 1 << 13,
99*4882a593Smuzhiyun MLX4_QP_BIT_FPP = 1 << 3,
100*4882a593Smuzhiyun MLX4_QP_BIT_RIC = 1 << 4,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum {
104*4882a593Smuzhiyun MLX4_RSS_HASH_XOR = 0,
105*4882a593Smuzhiyun MLX4_RSS_HASH_TOP = 1,
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun MLX4_RSS_UDP_IPV6 = 1 << 0,
108*4882a593Smuzhiyun MLX4_RSS_UDP_IPV4 = 1 << 1,
109*4882a593Smuzhiyun MLX4_RSS_TCP_IPV6 = 1 << 2,
110*4882a593Smuzhiyun MLX4_RSS_IPV6 = 1 << 3,
111*4882a593Smuzhiyun MLX4_RSS_TCP_IPV4 = 1 << 4,
112*4882a593Smuzhiyun MLX4_RSS_IPV4 = 1 << 5,
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun MLX4_RSS_BY_OUTER_HEADERS = 0 << 6,
115*4882a593Smuzhiyun MLX4_RSS_BY_INNER_HEADERS = 2 << 6,
116*4882a593Smuzhiyun MLX4_RSS_BY_INNER_HEADERS_IPONLY = 3 << 6,
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* offset of mlx4_rss_context within mlx4_qp_context.pri_path */
119*4882a593Smuzhiyun MLX4_RSS_OFFSET_IN_QPC_PRI_PATH = 0x24,
120*4882a593Smuzhiyun /* offset of being RSS indirection QP within mlx4_qp_context.flags */
121*4882a593Smuzhiyun MLX4_RSS_QPC_FLAG_OFFSET = 13,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define MLX4_EN_RSS_KEY_SIZE 40
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun struct mlx4_rss_context {
127*4882a593Smuzhiyun __be32 base_qpn;
128*4882a593Smuzhiyun __be32 default_qpn;
129*4882a593Smuzhiyun u16 reserved;
130*4882a593Smuzhiyun u8 hash_fn;
131*4882a593Smuzhiyun u8 flags;
132*4882a593Smuzhiyun __be32 rss_key[MLX4_EN_RSS_KEY_SIZE / sizeof(__be32)];
133*4882a593Smuzhiyun __be32 base_qpn_udp;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct mlx4_qp_path {
137*4882a593Smuzhiyun u8 fl;
138*4882a593Smuzhiyun union {
139*4882a593Smuzhiyun u8 vlan_control;
140*4882a593Smuzhiyun u8 control;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun u8 disable_pkey_check;
143*4882a593Smuzhiyun u8 pkey_index;
144*4882a593Smuzhiyun u8 counter_index;
145*4882a593Smuzhiyun u8 grh_mylmc;
146*4882a593Smuzhiyun __be16 rlid;
147*4882a593Smuzhiyun u8 ackto;
148*4882a593Smuzhiyun u8 mgid_index;
149*4882a593Smuzhiyun u8 static_rate;
150*4882a593Smuzhiyun u8 hop_limit;
151*4882a593Smuzhiyun __be32 tclass_flowlabel;
152*4882a593Smuzhiyun u8 rgid[16];
153*4882a593Smuzhiyun u8 sched_queue;
154*4882a593Smuzhiyun u8 vlan_index;
155*4882a593Smuzhiyun u8 feup;
156*4882a593Smuzhiyun u8 fvl_rx;
157*4882a593Smuzhiyun u8 reserved4[2];
158*4882a593Smuzhiyun u8 dmac[ETH_ALEN];
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun enum { /* fl */
162*4882a593Smuzhiyun MLX4_FL_CV = 1 << 6,
163*4882a593Smuzhiyun MLX4_FL_SV = 1 << 5,
164*4882a593Smuzhiyun MLX4_FL_ETH_HIDE_CQE_VLAN = 1 << 2,
165*4882a593Smuzhiyun MLX4_FL_ETH_SRC_CHECK_MC_LB = 1 << 1,
166*4882a593Smuzhiyun MLX4_FL_ETH_SRC_CHECK_UC_LB = 1 << 0,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun enum { /* control */
170*4882a593Smuzhiyun MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER = 1 << 7,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun enum { /* vlan_control */
174*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED = 1 << 6,
175*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED = 1 << 5, /* 802.1p priority tag */
176*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED = 1 << 4,
177*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED = 1 << 2,
178*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED = 1 << 1, /* 802.1p priority tag */
179*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED = 1 << 0
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun enum { /* feup */
183*4882a593Smuzhiyun MLX4_FEUP_FORCE_ETH_UP = 1 << 6, /* force Eth UP */
184*4882a593Smuzhiyun MLX4_FSM_FORCE_ETH_SRC_MAC = 1 << 5, /* force Source MAC */
185*4882a593Smuzhiyun MLX4_FVL_FORCE_ETH_VLAN = 1 << 3 /* force Eth vlan */
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun enum { /* fvl_rx */
189*4882a593Smuzhiyun MLX4_FVL_RX_FORCE_ETH_VLAN = 1 << 0 /* enforce Eth rx vlan */
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct mlx4_qp_context {
193*4882a593Smuzhiyun __be32 flags;
194*4882a593Smuzhiyun __be32 pd;
195*4882a593Smuzhiyun u8 mtu_msgmax;
196*4882a593Smuzhiyun u8 rq_size_stride;
197*4882a593Smuzhiyun u8 sq_size_stride;
198*4882a593Smuzhiyun u8 rlkey_roce_mode;
199*4882a593Smuzhiyun __be32 usr_page;
200*4882a593Smuzhiyun __be32 local_qpn;
201*4882a593Smuzhiyun __be32 remote_qpn;
202*4882a593Smuzhiyun struct mlx4_qp_path pri_path;
203*4882a593Smuzhiyun struct mlx4_qp_path alt_path;
204*4882a593Smuzhiyun __be32 params1;
205*4882a593Smuzhiyun u32 reserved1;
206*4882a593Smuzhiyun __be32 next_send_psn;
207*4882a593Smuzhiyun __be32 cqn_send;
208*4882a593Smuzhiyun __be16 roce_entropy;
209*4882a593Smuzhiyun __be16 reserved2[3];
210*4882a593Smuzhiyun __be32 last_acked_psn;
211*4882a593Smuzhiyun __be32 ssn;
212*4882a593Smuzhiyun __be32 params2;
213*4882a593Smuzhiyun __be32 rnr_nextrecvpsn;
214*4882a593Smuzhiyun __be32 xrcd;
215*4882a593Smuzhiyun __be32 cqn_recv;
216*4882a593Smuzhiyun __be64 db_rec_addr;
217*4882a593Smuzhiyun __be32 qkey;
218*4882a593Smuzhiyun __be32 srqn;
219*4882a593Smuzhiyun __be32 msn;
220*4882a593Smuzhiyun __be16 rq_wqe_counter;
221*4882a593Smuzhiyun __be16 sq_wqe_counter;
222*4882a593Smuzhiyun u32 reserved3;
223*4882a593Smuzhiyun __be16 rate_limit_params;
224*4882a593Smuzhiyun u8 reserved4;
225*4882a593Smuzhiyun u8 qos_vport;
226*4882a593Smuzhiyun __be32 param3;
227*4882a593Smuzhiyun __be32 nummmcpeers_basemkey;
228*4882a593Smuzhiyun u8 log_page_size;
229*4882a593Smuzhiyun u8 reserved5[2];
230*4882a593Smuzhiyun u8 mtt_base_addr_h;
231*4882a593Smuzhiyun __be32 mtt_base_addr_l;
232*4882a593Smuzhiyun u32 reserved6[10];
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct mlx4_update_qp_context {
236*4882a593Smuzhiyun __be64 qp_mask;
237*4882a593Smuzhiyun __be64 primary_addr_path_mask;
238*4882a593Smuzhiyun __be64 secondary_addr_path_mask;
239*4882a593Smuzhiyun u64 reserved1;
240*4882a593Smuzhiyun struct mlx4_qp_context qp_context;
241*4882a593Smuzhiyun u64 reserved2[58];
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun enum {
245*4882a593Smuzhiyun MLX4_UPD_QP_MASK_PM_STATE = 32,
246*4882a593Smuzhiyun MLX4_UPD_QP_MASK_VSD = 33,
247*4882a593Smuzhiyun MLX4_UPD_QP_MASK_QOS_VPP = 34,
248*4882a593Smuzhiyun MLX4_UPD_QP_MASK_RATE_LIMIT = 35,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun enum {
252*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_PKEY_INDEX = 0 + 32,
253*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_FSM = 1 + 32,
254*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_MAC_INDEX = 2 + 32,
255*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_FVL = 3 + 32,
256*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_CV = 4 + 32,
257*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_VLAN_INDEX = 5 + 32,
258*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN = 6 + 32,
259*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED = 7 + 32,
260*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P = 8 + 32,
261*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED = 9 + 32,
262*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED = 10 + 32,
263*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P = 11 + 32,
264*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED = 12 + 32,
265*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_FEUP = 13 + 32,
266*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE = 14 + 32,
267*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_IF_COUNTER_INDEX = 15 + 32,
268*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_FVL_RX = 16 + 32,
269*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_UC_LB = 18 + 32,
270*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB = 19 + 32,
271*4882a593Smuzhiyun MLX4_UPD_QP_PATH_MASK_SV = 22 + 32,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun enum { /* param3 */
275*4882a593Smuzhiyun MLX4_STRIP_VLAN = 1 << 30
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Which firmware version adds support for NEC (NoErrorCompletion) bit */
279*4882a593Smuzhiyun #define MLX4_FW_VER_WQE_CTRL_NEC mlx4_fw_ver(2, 2, 232)
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun enum {
282*4882a593Smuzhiyun MLX4_WQE_CTRL_NEC = 1 << 29,
283*4882a593Smuzhiyun MLX4_WQE_CTRL_IIP = 1 << 28,
284*4882a593Smuzhiyun MLX4_WQE_CTRL_ILP = 1 << 27,
285*4882a593Smuzhiyun MLX4_WQE_CTRL_FENCE = 1 << 6,
286*4882a593Smuzhiyun MLX4_WQE_CTRL_CQ_UPDATE = 3 << 2,
287*4882a593Smuzhiyun MLX4_WQE_CTRL_SOLICITED = 1 << 1,
288*4882a593Smuzhiyun MLX4_WQE_CTRL_IP_CSUM = 1 << 4,
289*4882a593Smuzhiyun MLX4_WQE_CTRL_TCP_UDP_CSUM = 1 << 5,
290*4882a593Smuzhiyun MLX4_WQE_CTRL_INS_CVLAN = 1 << 6,
291*4882a593Smuzhiyun MLX4_WQE_CTRL_INS_SVLAN = 1 << 7,
292*4882a593Smuzhiyun MLX4_WQE_CTRL_STRONG_ORDER = 1 << 7,
293*4882a593Smuzhiyun MLX4_WQE_CTRL_FORCE_LOOPBACK = 1 << 0,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun union mlx4_wqe_qpn_vlan {
297*4882a593Smuzhiyun struct {
298*4882a593Smuzhiyun __be16 vlan_tag;
299*4882a593Smuzhiyun u8 ins_vlan;
300*4882a593Smuzhiyun u8 fence_size;
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun __be32 bf_qpn;
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun struct mlx4_wqe_ctrl_seg {
306*4882a593Smuzhiyun __be32 owner_opcode;
307*4882a593Smuzhiyun union mlx4_wqe_qpn_vlan qpn_vlan;
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * High 24 bits are SRC remote buffer; low 8 bits are flags:
310*4882a593Smuzhiyun * [7] SO (strong ordering)
311*4882a593Smuzhiyun * [5] TCP/UDP checksum
312*4882a593Smuzhiyun * [4] IP checksum
313*4882a593Smuzhiyun * [3:2] C (generate completion queue entry)
314*4882a593Smuzhiyun * [1] SE (solicited event)
315*4882a593Smuzhiyun * [0] FL (force loopback)
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun union {
318*4882a593Smuzhiyun __be32 srcrb_flags;
319*4882a593Smuzhiyun __be16 srcrb_flags16[2];
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun * imm is immediate data for send/RDMA write w/ immediate;
323*4882a593Smuzhiyun * also invalidation key for send with invalidate; input
324*4882a593Smuzhiyun * modifier for WQEs on CCQs.
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun __be32 imm;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun enum {
330*4882a593Smuzhiyun MLX4_WQE_MLX_VL15 = 1 << 17,
331*4882a593Smuzhiyun MLX4_WQE_MLX_SLR = 1 << 16
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun struct mlx4_wqe_mlx_seg {
335*4882a593Smuzhiyun u8 owner;
336*4882a593Smuzhiyun u8 reserved1[2];
337*4882a593Smuzhiyun u8 opcode;
338*4882a593Smuzhiyun __be16 sched_prio;
339*4882a593Smuzhiyun u8 reserved2;
340*4882a593Smuzhiyun u8 size;
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * [17] VL15
343*4882a593Smuzhiyun * [16] SLR
344*4882a593Smuzhiyun * [15:12] static rate
345*4882a593Smuzhiyun * [11:8] SL
346*4882a593Smuzhiyun * [4] ICRC
347*4882a593Smuzhiyun * [3:2] C
348*4882a593Smuzhiyun * [0] FL (force loopback)
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun __be32 flags;
351*4882a593Smuzhiyun __be16 rlid;
352*4882a593Smuzhiyun u16 reserved3;
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun struct mlx4_wqe_datagram_seg {
356*4882a593Smuzhiyun __be32 av[8];
357*4882a593Smuzhiyun __be32 dqpn;
358*4882a593Smuzhiyun __be32 qkey;
359*4882a593Smuzhiyun __be16 vlan;
360*4882a593Smuzhiyun u8 mac[ETH_ALEN];
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct mlx4_wqe_lso_seg {
364*4882a593Smuzhiyun __be32 mss_hdr_size;
365*4882a593Smuzhiyun __be32 header[];
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun enum mlx4_wqe_bind_seg_flags2 {
369*4882a593Smuzhiyun MLX4_WQE_BIND_ZERO_BASED = (1 << 30),
370*4882a593Smuzhiyun MLX4_WQE_BIND_TYPE_2 = (1 << 31),
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct mlx4_wqe_bind_seg {
374*4882a593Smuzhiyun __be32 flags1;
375*4882a593Smuzhiyun __be32 flags2;
376*4882a593Smuzhiyun __be32 new_rkey;
377*4882a593Smuzhiyun __be32 lkey;
378*4882a593Smuzhiyun __be64 addr;
379*4882a593Smuzhiyun __be64 length;
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun enum {
383*4882a593Smuzhiyun MLX4_WQE_FMR_PERM_LOCAL_READ = 1 << 27,
384*4882a593Smuzhiyun MLX4_WQE_FMR_PERM_LOCAL_WRITE = 1 << 28,
385*4882a593Smuzhiyun MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ = 1 << 29,
386*4882a593Smuzhiyun MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE = 1 << 30,
387*4882a593Smuzhiyun MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC = 1 << 31
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun struct mlx4_wqe_fmr_seg {
391*4882a593Smuzhiyun __be32 flags;
392*4882a593Smuzhiyun __be32 mem_key;
393*4882a593Smuzhiyun __be64 buf_list;
394*4882a593Smuzhiyun __be64 start_addr;
395*4882a593Smuzhiyun __be64 reg_len;
396*4882a593Smuzhiyun __be32 offset;
397*4882a593Smuzhiyun __be32 page_size;
398*4882a593Smuzhiyun u32 reserved[2];
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun struct mlx4_wqe_fmr_ext_seg {
402*4882a593Smuzhiyun u8 flags;
403*4882a593Smuzhiyun u8 reserved;
404*4882a593Smuzhiyun __be16 app_mask;
405*4882a593Smuzhiyun __be16 wire_app_tag;
406*4882a593Smuzhiyun __be16 mem_app_tag;
407*4882a593Smuzhiyun __be32 wire_ref_tag_base;
408*4882a593Smuzhiyun __be32 mem_ref_tag_base;
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun struct mlx4_wqe_local_inval_seg {
412*4882a593Smuzhiyun u64 reserved1;
413*4882a593Smuzhiyun __be32 mem_key;
414*4882a593Smuzhiyun u32 reserved2;
415*4882a593Smuzhiyun u64 reserved3[2];
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun struct mlx4_wqe_raddr_seg {
419*4882a593Smuzhiyun __be64 raddr;
420*4882a593Smuzhiyun __be32 rkey;
421*4882a593Smuzhiyun u32 reserved;
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun struct mlx4_wqe_atomic_seg {
425*4882a593Smuzhiyun __be64 swap_add;
426*4882a593Smuzhiyun __be64 compare;
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun struct mlx4_wqe_masked_atomic_seg {
430*4882a593Smuzhiyun __be64 swap_add;
431*4882a593Smuzhiyun __be64 compare;
432*4882a593Smuzhiyun __be64 swap_add_mask;
433*4882a593Smuzhiyun __be64 compare_mask;
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun struct mlx4_wqe_data_seg {
437*4882a593Smuzhiyun __be32 byte_count;
438*4882a593Smuzhiyun __be32 lkey;
439*4882a593Smuzhiyun __be64 addr;
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun enum {
443*4882a593Smuzhiyun MLX4_INLINE_ALIGN = 64,
444*4882a593Smuzhiyun MLX4_INLINE_SEG = 1 << 31,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun struct mlx4_wqe_inline_seg {
448*4882a593Smuzhiyun __be32 byte_count;
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun enum mlx4_update_qp_attr {
452*4882a593Smuzhiyun MLX4_UPDATE_QP_SMAC = 1 << 0,
453*4882a593Smuzhiyun MLX4_UPDATE_QP_VSD = 1 << 1,
454*4882a593Smuzhiyun MLX4_UPDATE_QP_RATE_LIMIT = 1 << 2,
455*4882a593Smuzhiyun MLX4_UPDATE_QP_QOS_VPORT = 1 << 3,
456*4882a593Smuzhiyun MLX4_UPDATE_QP_ETH_SRC_CHECK_MC_LB = 1 << 4,
457*4882a593Smuzhiyun MLX4_UPDATE_QP_SUPPORTED_ATTRS = (1 << 5) - 1
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun enum mlx4_update_qp_params_flags {
461*4882a593Smuzhiyun MLX4_UPDATE_QP_PARAMS_FLAGS_ETH_CHECK_MC_LB = 1 << 0,
462*4882a593Smuzhiyun MLX4_UPDATE_QP_PARAMS_FLAGS_VSD_ENABLE = 1 << 1,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun struct mlx4_update_qp_params {
466*4882a593Smuzhiyun u8 smac_index;
467*4882a593Smuzhiyun u8 qos_vport;
468*4882a593Smuzhiyun u32 flags;
469*4882a593Smuzhiyun u16 rate_unit;
470*4882a593Smuzhiyun u16 rate_val;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun struct mlx4_qp *mlx4_qp_lookup(struct mlx4_dev *dev, u32 qpn);
474*4882a593Smuzhiyun int mlx4_update_qp(struct mlx4_dev *dev, u32 qpn,
475*4882a593Smuzhiyun enum mlx4_update_qp_attr attr,
476*4882a593Smuzhiyun struct mlx4_update_qp_params *params);
477*4882a593Smuzhiyun int mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
478*4882a593Smuzhiyun enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
479*4882a593Smuzhiyun struct mlx4_qp_context *context, enum mlx4_qp_optpar optpar,
480*4882a593Smuzhiyun int sqd_event, struct mlx4_qp *qp);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun int mlx4_qp_query(struct mlx4_dev *dev, struct mlx4_qp *qp,
483*4882a593Smuzhiyun struct mlx4_qp_context *context);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun int mlx4_qp_to_ready(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
486*4882a593Smuzhiyun struct mlx4_qp_context *context,
487*4882a593Smuzhiyun struct mlx4_qp *qp, enum mlx4_qp_state *qp_state);
488*4882a593Smuzhiyun
__mlx4_qp_lookup(struct mlx4_dev * dev,u32 qpn)489*4882a593Smuzhiyun static inline struct mlx4_qp *__mlx4_qp_lookup(struct mlx4_dev *dev, u32 qpn)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun return radix_tree_lookup(&dev->qp_table_tree, qpn & (dev->caps.num_qps - 1));
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun void mlx4_qp_remove(struct mlx4_dev *dev, struct mlx4_qp *qp);
495*4882a593Smuzhiyun
folded_qp(u32 q)496*4882a593Smuzhiyun static inline u16 folded_qp(u32 q)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u16 res;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun res = ((q & 0xff) ^ ((q & 0xff0000) >> 16)) | (q & 0xff00);
501*4882a593Smuzhiyun return res;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun u16 mlx4_qp_roce_entropy(struct mlx4_dev *dev, u32 qpn);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #endif /* MLX4_QP_H */
507