1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef MLX4_DEVICE_H
34*4882a593Smuzhiyun #define MLX4_DEVICE_H
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/if_ether.h>
37*4882a593Smuzhiyun #include <linux/pci.h>
38*4882a593Smuzhiyun #include <linux/completion.h>
39*4882a593Smuzhiyun #include <linux/radix-tree.h>
40*4882a593Smuzhiyun #include <linux/cpu_rmap.h>
41*4882a593Smuzhiyun #include <linux/crash_dump.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <linux/refcount.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include <linux/timecounter.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define DEFAULT_UAR_PAGE_SHIFT 12
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define MAX_MSIX_P_PORT 17
50*4882a593Smuzhiyun #define MAX_MSIX 128
51*4882a593Smuzhiyun #define MIN_MSIX_P_PORT 5
52*4882a593Smuzhiyun #define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
53*4882a593Smuzhiyun (dev_cap).num_ports * MIN_MSIX_P_PORT)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define MLX4_MAX_100M_UNITS_VAL 255 /*
56*4882a593Smuzhiyun * work around: can't set values
57*4882a593Smuzhiyun * greater then this value when
58*4882a593Smuzhiyun * using 100 Mbps units.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
61*4882a593Smuzhiyun #define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
62*4882a593Smuzhiyun #define MLX4_RATELIMIT_DEFAULT 0x00ff
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MLX4_ROCE_MAX_GIDS 128
65*4882a593Smuzhiyun #define MLX4_ROCE_PF_GIDS 16
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun enum {
68*4882a593Smuzhiyun MLX4_FLAG_MSI_X = 1 << 0,
69*4882a593Smuzhiyun MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
70*4882a593Smuzhiyun MLX4_FLAG_MASTER = 1 << 2,
71*4882a593Smuzhiyun MLX4_FLAG_SLAVE = 1 << 3,
72*4882a593Smuzhiyun MLX4_FLAG_SRIOV = 1 << 4,
73*4882a593Smuzhiyun MLX4_FLAG_OLD_REG_MAC = 1 << 6,
74*4882a593Smuzhiyun MLX4_FLAG_BONDED = 1 << 7,
75*4882a593Smuzhiyun MLX4_FLAG_SECURE_HOST = 1 << 8,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun enum {
79*4882a593Smuzhiyun MLX4_PORT_CAP_IS_SM = 1 << 1,
80*4882a593Smuzhiyun MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun enum {
84*4882a593Smuzhiyun MLX4_MAX_PORTS = 2,
85*4882a593Smuzhiyun MLX4_MAX_PORT_PKEYS = 128,
86*4882a593Smuzhiyun MLX4_MAX_PORT_GIDS = 128
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
90*4882a593Smuzhiyun * These qkeys must not be allowed for general use. This is a 64k range,
91*4882a593Smuzhiyun * and to test for violation, we use the mask (protect against future chg).
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
94*4882a593Smuzhiyun #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun enum {
97*4882a593Smuzhiyun MLX4_BOARD_ID_LEN = 64
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun enum {
101*4882a593Smuzhiyun MLX4_MAX_NUM_PF = 16,
102*4882a593Smuzhiyun MLX4_MAX_NUM_VF = 126,
103*4882a593Smuzhiyun MLX4_MAX_NUM_VF_P_PORT = 64,
104*4882a593Smuzhiyun MLX4_MFUNC_MAX = 128,
105*4882a593Smuzhiyun MLX4_MAX_EQ_NUM = 1024,
106*4882a593Smuzhiyun MLX4_MFUNC_EQ_NUM = 4,
107*4882a593Smuzhiyun MLX4_MFUNC_MAX_EQES = 8,
108*4882a593Smuzhiyun MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Driver supports 3 different device methods to manage traffic steering:
112*4882a593Smuzhiyun * -device managed - High level API for ib and eth flow steering. FW is
113*4882a593Smuzhiyun * managing flow steering tables.
114*4882a593Smuzhiyun * - B0 steering mode - Common low level API for ib and (if supported) eth.
115*4882a593Smuzhiyun * - A0 steering mode - Limited low level API for eth. In case of IB,
116*4882a593Smuzhiyun * B0 mode is in use.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun enum {
119*4882a593Smuzhiyun MLX4_STEERING_MODE_A0,
120*4882a593Smuzhiyun MLX4_STEERING_MODE_B0,
121*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun enum {
125*4882a593Smuzhiyun MLX4_STEERING_DMFS_A0_DEFAULT,
126*4882a593Smuzhiyun MLX4_STEERING_DMFS_A0_DYNAMIC,
127*4882a593Smuzhiyun MLX4_STEERING_DMFS_A0_STATIC,
128*4882a593Smuzhiyun MLX4_STEERING_DMFS_A0_DISABLE,
129*4882a593Smuzhiyun MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
mlx4_steering_mode_str(int steering_mode)132*4882a593Smuzhiyun static inline const char *mlx4_steering_mode_str(int steering_mode)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun switch (steering_mode) {
135*4882a593Smuzhiyun case MLX4_STEERING_MODE_A0:
136*4882a593Smuzhiyun return "A0 steering";
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
139*4882a593Smuzhiyun return "B0 steering";
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED:
142*4882a593Smuzhiyun return "Device managed flow steering";
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun return "Unrecognize steering mode";
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum {
150*4882a593Smuzhiyun MLX4_TUNNEL_OFFLOAD_MODE_NONE,
151*4882a593Smuzhiyun MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun enum {
155*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
156*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
157*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
158*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
159*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
160*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
161*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
162*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
163*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
164*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
165*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
166*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
167*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
168*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
169*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
170*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
171*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
172*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
173*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
174*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
175*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
176*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
177*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
178*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
179*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
180*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
181*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
182*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
183*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
184*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
185*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun enum {
189*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
190*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
191*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
192*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
193*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
194*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
195*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
196*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
197*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
198*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
199*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
200*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
201*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
202*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
203*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
204*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
205*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
206*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
207*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
208*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
209*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
210*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
211*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
212*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
213*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
214*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
215*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
216*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
217*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
218*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
219*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
220*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
221*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
222*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_ROCE_V1_V2 = 1ULL << 33,
223*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER = 1ULL << 34,
224*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT = 1ULL << 35,
225*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP = 1ULL << 36,
226*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_SL_TO_VL_CHANGE_EVENT = 1ULL << 37,
227*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_USER_MAC_EN = 1ULL << 38,
228*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_DRIVER_VERSION_TO_FW = 1ULL << 39,
229*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_SW_CQ_INIT = 1ULL << 40,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun enum {
233*4882a593Smuzhiyun MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
234*4882a593Smuzhiyun MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun enum {
238*4882a593Smuzhiyun MLX4_VF_CAP_FLAG_RESET = 1 << 0
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* bit enums for an 8-bit flags field indicating special use
242*4882a593Smuzhiyun * QPs which require special handling in qp_reserve_range.
243*4882a593Smuzhiyun * Currently, this only includes QPs used by the ETH interface,
244*4882a593Smuzhiyun * where we expect to use blueflame. These QPs must not have
245*4882a593Smuzhiyun * bits 6 and 7 set in their qp number.
246*4882a593Smuzhiyun *
247*4882a593Smuzhiyun * This enum may use only bits 0..7.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun enum {
250*4882a593Smuzhiyun MLX4_RESERVE_A0_QP = 1 << 6,
251*4882a593Smuzhiyun MLX4_RESERVE_ETH_BF_QP = 1 << 7,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun enum {
255*4882a593Smuzhiyun MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
256*4882a593Smuzhiyun MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
257*4882a593Smuzhiyun MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
258*4882a593Smuzhiyun MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun enum {
262*4882a593Smuzhiyun MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
263*4882a593Smuzhiyun MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
264*4882a593Smuzhiyun MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun enum {
271*4882a593Smuzhiyun MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
272*4882a593Smuzhiyun MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
273*4882a593Smuzhiyun MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
274*4882a593Smuzhiyun MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
275*4882a593Smuzhiyun MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
276*4882a593Smuzhiyun MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
277*4882a593Smuzhiyun MLX4_BMME_FLAG_ROCE_V1_V2 = 1 << 19,
278*4882a593Smuzhiyun MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
279*4882a593Smuzhiyun MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun enum {
283*4882a593Smuzhiyun MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP,
284*4882a593Smuzhiyun MLX4_FLAG_ROCE_V1_V2 = MLX4_BMME_FLAG_ROCE_V1_V2
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun enum mlx4_event {
288*4882a593Smuzhiyun MLX4_EVENT_TYPE_COMP = 0x00,
289*4882a593Smuzhiyun MLX4_EVENT_TYPE_PATH_MIG = 0x01,
290*4882a593Smuzhiyun MLX4_EVENT_TYPE_COMM_EST = 0x02,
291*4882a593Smuzhiyun MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
292*4882a593Smuzhiyun MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
293*4882a593Smuzhiyun MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
294*4882a593Smuzhiyun MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
295*4882a593Smuzhiyun MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
296*4882a593Smuzhiyun MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
297*4882a593Smuzhiyun MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
298*4882a593Smuzhiyun MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
299*4882a593Smuzhiyun MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
300*4882a593Smuzhiyun MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
301*4882a593Smuzhiyun MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
302*4882a593Smuzhiyun MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
303*4882a593Smuzhiyun MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
304*4882a593Smuzhiyun MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
305*4882a593Smuzhiyun MLX4_EVENT_TYPE_CMD = 0x0a,
306*4882a593Smuzhiyun MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
307*4882a593Smuzhiyun MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
308*4882a593Smuzhiyun MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
309*4882a593Smuzhiyun MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
310*4882a593Smuzhiyun MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
311*4882a593Smuzhiyun MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
312*4882a593Smuzhiyun MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
313*4882a593Smuzhiyun MLX4_EVENT_TYPE_NONE = 0xff,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun enum {
317*4882a593Smuzhiyun MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
318*4882a593Smuzhiyun MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun enum {
322*4882a593Smuzhiyun MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
323*4882a593Smuzhiyun MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun enum {
327*4882a593Smuzhiyun MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun enum slave_port_state {
331*4882a593Smuzhiyun SLAVE_PORT_DOWN = 0,
332*4882a593Smuzhiyun SLAVE_PENDING_UP,
333*4882a593Smuzhiyun SLAVE_PORT_UP,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun enum slave_port_gen_event {
337*4882a593Smuzhiyun SLAVE_PORT_GEN_EVENT_DOWN = 0,
338*4882a593Smuzhiyun SLAVE_PORT_GEN_EVENT_UP,
339*4882a593Smuzhiyun SLAVE_PORT_GEN_EVENT_NONE,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun enum slave_port_state_event {
343*4882a593Smuzhiyun MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
344*4882a593Smuzhiyun MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
345*4882a593Smuzhiyun MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
346*4882a593Smuzhiyun MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun enum {
350*4882a593Smuzhiyun MLX4_PERM_LOCAL_READ = 1 << 10,
351*4882a593Smuzhiyun MLX4_PERM_LOCAL_WRITE = 1 << 11,
352*4882a593Smuzhiyun MLX4_PERM_REMOTE_READ = 1 << 12,
353*4882a593Smuzhiyun MLX4_PERM_REMOTE_WRITE = 1 << 13,
354*4882a593Smuzhiyun MLX4_PERM_ATOMIC = 1 << 14,
355*4882a593Smuzhiyun MLX4_PERM_BIND_MW = 1 << 15,
356*4882a593Smuzhiyun MLX4_PERM_MASK = 0xFC00
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun enum {
360*4882a593Smuzhiyun MLX4_OPCODE_NOP = 0x00,
361*4882a593Smuzhiyun MLX4_OPCODE_SEND_INVAL = 0x01,
362*4882a593Smuzhiyun MLX4_OPCODE_RDMA_WRITE = 0x08,
363*4882a593Smuzhiyun MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
364*4882a593Smuzhiyun MLX4_OPCODE_SEND = 0x0a,
365*4882a593Smuzhiyun MLX4_OPCODE_SEND_IMM = 0x0b,
366*4882a593Smuzhiyun MLX4_OPCODE_LSO = 0x0e,
367*4882a593Smuzhiyun MLX4_OPCODE_RDMA_READ = 0x10,
368*4882a593Smuzhiyun MLX4_OPCODE_ATOMIC_CS = 0x11,
369*4882a593Smuzhiyun MLX4_OPCODE_ATOMIC_FA = 0x12,
370*4882a593Smuzhiyun MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
371*4882a593Smuzhiyun MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
372*4882a593Smuzhiyun MLX4_OPCODE_BIND_MW = 0x18,
373*4882a593Smuzhiyun MLX4_OPCODE_FMR = 0x19,
374*4882a593Smuzhiyun MLX4_OPCODE_LOCAL_INVAL = 0x1b,
375*4882a593Smuzhiyun MLX4_OPCODE_CONFIG_CMD = 0x1f,
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
378*4882a593Smuzhiyun MLX4_RECV_OPCODE_SEND = 0x01,
379*4882a593Smuzhiyun MLX4_RECV_OPCODE_SEND_IMM = 0x02,
380*4882a593Smuzhiyun MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun MLX4_CQE_OPCODE_ERROR = 0x1e,
383*4882a593Smuzhiyun MLX4_CQE_OPCODE_RESIZE = 0x16,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun enum {
387*4882a593Smuzhiyun MLX4_STAT_RATE_OFFSET = 5
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun enum mlx4_protocol {
391*4882a593Smuzhiyun MLX4_PROT_IB_IPV6 = 0,
392*4882a593Smuzhiyun MLX4_PROT_ETH,
393*4882a593Smuzhiyun MLX4_PROT_IB_IPV4,
394*4882a593Smuzhiyun MLX4_PROT_FCOE
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun enum {
398*4882a593Smuzhiyun MLX4_MTT_FLAG_PRESENT = 1
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun enum mlx4_qp_region {
402*4882a593Smuzhiyun MLX4_QP_REGION_FW = 0,
403*4882a593Smuzhiyun MLX4_QP_REGION_RSS_RAW_ETH,
404*4882a593Smuzhiyun MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
405*4882a593Smuzhiyun MLX4_QP_REGION_ETH_ADDR,
406*4882a593Smuzhiyun MLX4_QP_REGION_FC_ADDR,
407*4882a593Smuzhiyun MLX4_QP_REGION_FC_EXCH,
408*4882a593Smuzhiyun MLX4_NUM_QP_REGION
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun enum mlx4_port_type {
412*4882a593Smuzhiyun MLX4_PORT_TYPE_NONE = 0,
413*4882a593Smuzhiyun MLX4_PORT_TYPE_IB = 1,
414*4882a593Smuzhiyun MLX4_PORT_TYPE_ETH = 2,
415*4882a593Smuzhiyun MLX4_PORT_TYPE_AUTO = 3
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun enum mlx4_special_vlan_idx {
419*4882a593Smuzhiyun MLX4_NO_VLAN_IDX = 0,
420*4882a593Smuzhiyun MLX4_VLAN_MISS_IDX,
421*4882a593Smuzhiyun MLX4_VLAN_REGULAR
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun enum mlx4_steer_type {
425*4882a593Smuzhiyun MLX4_MC_STEER = 0,
426*4882a593Smuzhiyun MLX4_UC_STEER,
427*4882a593Smuzhiyun MLX4_NUM_STEERS
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun enum mlx4_resource_usage {
431*4882a593Smuzhiyun MLX4_RES_USAGE_NONE,
432*4882a593Smuzhiyun MLX4_RES_USAGE_DRIVER,
433*4882a593Smuzhiyun MLX4_RES_USAGE_USER_VERBS,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun enum {
437*4882a593Smuzhiyun MLX4_NUM_FEXCH = 64 * 1024,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun enum {
441*4882a593Smuzhiyun MLX4_MAX_FAST_REG_PAGES = 511,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun enum {
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun * Max wqe size for rdma read is 512 bytes, so this
447*4882a593Smuzhiyun * limits our max_sge_rd as the wqe needs to fit:
448*4882a593Smuzhiyun * - ctrl segment (16 bytes)
449*4882a593Smuzhiyun * - rdma segment (16 bytes)
450*4882a593Smuzhiyun * - scatter elements (16 bytes each)
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun enum {
456*4882a593Smuzhiyun MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
457*4882a593Smuzhiyun MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
458*4882a593Smuzhiyun MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
459*4882a593Smuzhiyun MLX4_DEV_PMC_SUBTYPE_SL_TO_VL_MAP = 0x17,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Port mgmt change event handling */
463*4882a593Smuzhiyun enum {
464*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
465*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
466*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
467*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
468*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun union sl2vl_tbl_to_u64 {
472*4882a593Smuzhiyun u8 sl8[8];
473*4882a593Smuzhiyun u64 sl64;
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun enum {
477*4882a593Smuzhiyun MLX4_DEVICE_STATE_UP = 1 << 0,
478*4882a593Smuzhiyun MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun enum {
482*4882a593Smuzhiyun MLX4_INTERFACE_STATE_UP = 1 << 0,
483*4882a593Smuzhiyun MLX4_INTERFACE_STATE_DELETION = 1 << 1,
484*4882a593Smuzhiyun MLX4_INTERFACE_STATE_NOWAIT = 1 << 2,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
488*4882a593Smuzhiyun MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun enum mlx4_module_id {
491*4882a593Smuzhiyun MLX4_MODULE_ID_SFP = 0x3,
492*4882a593Smuzhiyun MLX4_MODULE_ID_QSFP = 0xC,
493*4882a593Smuzhiyun MLX4_MODULE_ID_QSFP_PLUS = 0xD,
494*4882a593Smuzhiyun MLX4_MODULE_ID_QSFP28 = 0x11,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun enum { /* rl */
498*4882a593Smuzhiyun MLX4_QP_RATE_LIMIT_NONE = 0,
499*4882a593Smuzhiyun MLX4_QP_RATE_LIMIT_KBS = 1,
500*4882a593Smuzhiyun MLX4_QP_RATE_LIMIT_MBS = 2,
501*4882a593Smuzhiyun MLX4_QP_RATE_LIMIT_GBS = 3
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun struct mlx4_rate_limit_caps {
505*4882a593Smuzhiyun u16 num_rates; /* Number of different rates */
506*4882a593Smuzhiyun u8 min_unit;
507*4882a593Smuzhiyun u16 min_val;
508*4882a593Smuzhiyun u8 max_unit;
509*4882a593Smuzhiyun u16 max_val;
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
mlx4_fw_ver(u64 major,u64 minor,u64 subminor)512*4882a593Smuzhiyun static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun return (major << 32) | (minor << 16) | subminor;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun struct mlx4_phys_caps {
518*4882a593Smuzhiyun u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
519*4882a593Smuzhiyun u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
520*4882a593Smuzhiyun u32 num_phys_eqs;
521*4882a593Smuzhiyun u32 base_sqpn;
522*4882a593Smuzhiyun u32 base_proxy_sqpn;
523*4882a593Smuzhiyun u32 base_tunnel_sqpn;
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun struct mlx4_spec_qps {
527*4882a593Smuzhiyun u32 qp0_qkey;
528*4882a593Smuzhiyun u32 qp0_proxy;
529*4882a593Smuzhiyun u32 qp0_tunnel;
530*4882a593Smuzhiyun u32 qp1_proxy;
531*4882a593Smuzhiyun u32 qp1_tunnel;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun struct mlx4_caps {
535*4882a593Smuzhiyun u64 fw_ver;
536*4882a593Smuzhiyun u32 function;
537*4882a593Smuzhiyun int num_ports;
538*4882a593Smuzhiyun int vl_cap[MLX4_MAX_PORTS + 1];
539*4882a593Smuzhiyun int ib_mtu_cap[MLX4_MAX_PORTS + 1];
540*4882a593Smuzhiyun __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
541*4882a593Smuzhiyun u64 def_mac[MLX4_MAX_PORTS + 1];
542*4882a593Smuzhiyun int eth_mtu_cap[MLX4_MAX_PORTS + 1];
543*4882a593Smuzhiyun int gid_table_len[MLX4_MAX_PORTS + 1];
544*4882a593Smuzhiyun int pkey_table_len[MLX4_MAX_PORTS + 1];
545*4882a593Smuzhiyun int trans_type[MLX4_MAX_PORTS + 1];
546*4882a593Smuzhiyun int vendor_oui[MLX4_MAX_PORTS + 1];
547*4882a593Smuzhiyun int wavelength[MLX4_MAX_PORTS + 1];
548*4882a593Smuzhiyun u64 trans_code[MLX4_MAX_PORTS + 1];
549*4882a593Smuzhiyun int local_ca_ack_delay;
550*4882a593Smuzhiyun int num_uars;
551*4882a593Smuzhiyun u32 uar_page_size;
552*4882a593Smuzhiyun int bf_reg_size;
553*4882a593Smuzhiyun int bf_regs_per_page;
554*4882a593Smuzhiyun int max_sq_sg;
555*4882a593Smuzhiyun int max_rq_sg;
556*4882a593Smuzhiyun int num_qps;
557*4882a593Smuzhiyun int max_wqes;
558*4882a593Smuzhiyun int max_sq_desc_sz;
559*4882a593Smuzhiyun int max_rq_desc_sz;
560*4882a593Smuzhiyun int max_qp_init_rdma;
561*4882a593Smuzhiyun int max_qp_dest_rdma;
562*4882a593Smuzhiyun int max_tc_eth;
563*4882a593Smuzhiyun struct mlx4_spec_qps *spec_qps;
564*4882a593Smuzhiyun int num_srqs;
565*4882a593Smuzhiyun int max_srq_wqes;
566*4882a593Smuzhiyun int max_srq_sge;
567*4882a593Smuzhiyun int reserved_srqs;
568*4882a593Smuzhiyun int num_cqs;
569*4882a593Smuzhiyun int max_cqes;
570*4882a593Smuzhiyun int reserved_cqs;
571*4882a593Smuzhiyun int num_sys_eqs;
572*4882a593Smuzhiyun int num_eqs;
573*4882a593Smuzhiyun int reserved_eqs;
574*4882a593Smuzhiyun int num_comp_vectors;
575*4882a593Smuzhiyun int num_mpts;
576*4882a593Smuzhiyun int num_mtts;
577*4882a593Smuzhiyun int fmr_reserved_mtts;
578*4882a593Smuzhiyun int reserved_mtts;
579*4882a593Smuzhiyun int reserved_mrws;
580*4882a593Smuzhiyun int reserved_uars;
581*4882a593Smuzhiyun int num_mgms;
582*4882a593Smuzhiyun int num_amgms;
583*4882a593Smuzhiyun int reserved_mcgs;
584*4882a593Smuzhiyun int num_qp_per_mgm;
585*4882a593Smuzhiyun int steering_mode;
586*4882a593Smuzhiyun int dmfs_high_steer_mode;
587*4882a593Smuzhiyun int fs_log_max_ucast_qp_range_size;
588*4882a593Smuzhiyun int num_pds;
589*4882a593Smuzhiyun int reserved_pds;
590*4882a593Smuzhiyun int max_xrcds;
591*4882a593Smuzhiyun int reserved_xrcds;
592*4882a593Smuzhiyun int mtt_entry_sz;
593*4882a593Smuzhiyun u32 max_msg_sz;
594*4882a593Smuzhiyun u32 page_size_cap;
595*4882a593Smuzhiyun u64 flags;
596*4882a593Smuzhiyun u64 flags2;
597*4882a593Smuzhiyun u32 bmme_flags;
598*4882a593Smuzhiyun u32 reserved_lkey;
599*4882a593Smuzhiyun u16 stat_rate_support;
600*4882a593Smuzhiyun u8 port_width_cap[MLX4_MAX_PORTS + 1];
601*4882a593Smuzhiyun int max_gso_sz;
602*4882a593Smuzhiyun int max_rss_tbl_sz;
603*4882a593Smuzhiyun int reserved_qps_cnt[MLX4_NUM_QP_REGION];
604*4882a593Smuzhiyun int reserved_qps;
605*4882a593Smuzhiyun int reserved_qps_base[MLX4_NUM_QP_REGION];
606*4882a593Smuzhiyun int log_num_macs;
607*4882a593Smuzhiyun int log_num_vlans;
608*4882a593Smuzhiyun enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
609*4882a593Smuzhiyun u8 supported_type[MLX4_MAX_PORTS + 1];
610*4882a593Smuzhiyun u8 suggested_type[MLX4_MAX_PORTS + 1];
611*4882a593Smuzhiyun u8 default_sense[MLX4_MAX_PORTS + 1];
612*4882a593Smuzhiyun u32 port_mask[MLX4_MAX_PORTS + 1];
613*4882a593Smuzhiyun enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
614*4882a593Smuzhiyun u32 max_counters;
615*4882a593Smuzhiyun u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
616*4882a593Smuzhiyun u16 sqp_demux;
617*4882a593Smuzhiyun u32 eqe_size;
618*4882a593Smuzhiyun u32 cqe_size;
619*4882a593Smuzhiyun u8 eqe_factor;
620*4882a593Smuzhiyun u32 userspace_caps; /* userspace must be aware of these */
621*4882a593Smuzhiyun u32 function_caps; /* VFs must be aware of these */
622*4882a593Smuzhiyun u16 hca_core_clock;
623*4882a593Smuzhiyun u64 phys_port_id[MLX4_MAX_PORTS + 1];
624*4882a593Smuzhiyun int tunnel_offload_mode;
625*4882a593Smuzhiyun u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
626*4882a593Smuzhiyun u8 phv_bit[MLX4_MAX_PORTS + 1];
627*4882a593Smuzhiyun u8 alloc_res_qp_mask;
628*4882a593Smuzhiyun u32 dmfs_high_rate_qpn_base;
629*4882a593Smuzhiyun u32 dmfs_high_rate_qpn_range;
630*4882a593Smuzhiyun u32 vf_caps;
631*4882a593Smuzhiyun bool wol_port[MLX4_MAX_PORTS + 1];
632*4882a593Smuzhiyun struct mlx4_rate_limit_caps rl_caps;
633*4882a593Smuzhiyun u32 health_buffer_addrs;
634*4882a593Smuzhiyun bool map_clock_to_user;
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun struct mlx4_buf_list {
638*4882a593Smuzhiyun void *buf;
639*4882a593Smuzhiyun dma_addr_t map;
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun struct mlx4_buf {
643*4882a593Smuzhiyun struct mlx4_buf_list direct;
644*4882a593Smuzhiyun struct mlx4_buf_list *page_list;
645*4882a593Smuzhiyun int nbufs;
646*4882a593Smuzhiyun int npages;
647*4882a593Smuzhiyun int page_shift;
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun struct mlx4_mtt {
651*4882a593Smuzhiyun u32 offset;
652*4882a593Smuzhiyun int order;
653*4882a593Smuzhiyun int page_shift;
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun enum {
657*4882a593Smuzhiyun MLX4_DB_PER_PAGE = PAGE_SIZE / 4
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun struct mlx4_db_pgdir {
661*4882a593Smuzhiyun struct list_head list;
662*4882a593Smuzhiyun DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
663*4882a593Smuzhiyun DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
664*4882a593Smuzhiyun unsigned long *bits[2];
665*4882a593Smuzhiyun __be32 *db_page;
666*4882a593Smuzhiyun dma_addr_t db_dma;
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun struct mlx4_ib_user_db_page;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun struct mlx4_db {
672*4882a593Smuzhiyun __be32 *db;
673*4882a593Smuzhiyun union {
674*4882a593Smuzhiyun struct mlx4_db_pgdir *pgdir;
675*4882a593Smuzhiyun struct mlx4_ib_user_db_page *user_page;
676*4882a593Smuzhiyun } u;
677*4882a593Smuzhiyun dma_addr_t dma;
678*4882a593Smuzhiyun int index;
679*4882a593Smuzhiyun int order;
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun struct mlx4_hwq_resources {
683*4882a593Smuzhiyun struct mlx4_db db;
684*4882a593Smuzhiyun struct mlx4_mtt mtt;
685*4882a593Smuzhiyun struct mlx4_buf buf;
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun struct mlx4_mr {
689*4882a593Smuzhiyun struct mlx4_mtt mtt;
690*4882a593Smuzhiyun u64 iova;
691*4882a593Smuzhiyun u64 size;
692*4882a593Smuzhiyun u32 key;
693*4882a593Smuzhiyun u32 pd;
694*4882a593Smuzhiyun u32 access;
695*4882a593Smuzhiyun int enabled;
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun enum mlx4_mw_type {
699*4882a593Smuzhiyun MLX4_MW_TYPE_1 = 1,
700*4882a593Smuzhiyun MLX4_MW_TYPE_2 = 2,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun struct mlx4_mw {
704*4882a593Smuzhiyun u32 key;
705*4882a593Smuzhiyun u32 pd;
706*4882a593Smuzhiyun enum mlx4_mw_type type;
707*4882a593Smuzhiyun int enabled;
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun struct mlx4_uar {
711*4882a593Smuzhiyun unsigned long pfn;
712*4882a593Smuzhiyun int index;
713*4882a593Smuzhiyun struct list_head bf_list;
714*4882a593Smuzhiyun unsigned free_bf_bmap;
715*4882a593Smuzhiyun void __iomem *map;
716*4882a593Smuzhiyun void __iomem *bf_map;
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun struct mlx4_bf {
720*4882a593Smuzhiyun unsigned int offset;
721*4882a593Smuzhiyun int buf_size;
722*4882a593Smuzhiyun struct mlx4_uar *uar;
723*4882a593Smuzhiyun void __iomem *reg;
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun struct mlx4_cq {
727*4882a593Smuzhiyun void (*comp) (struct mlx4_cq *);
728*4882a593Smuzhiyun void (*event) (struct mlx4_cq *, enum mlx4_event);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun struct mlx4_uar *uar;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun u32 cons_index;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun u16 irq;
735*4882a593Smuzhiyun __be32 *set_ci_db;
736*4882a593Smuzhiyun __be32 *arm_db;
737*4882a593Smuzhiyun int arm_sn;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun int cqn;
740*4882a593Smuzhiyun unsigned vector;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun refcount_t refcount;
743*4882a593Smuzhiyun struct completion free;
744*4882a593Smuzhiyun struct {
745*4882a593Smuzhiyun struct list_head list;
746*4882a593Smuzhiyun void (*comp)(struct mlx4_cq *);
747*4882a593Smuzhiyun void *priv;
748*4882a593Smuzhiyun } tasklet_ctx;
749*4882a593Smuzhiyun int reset_notify_added;
750*4882a593Smuzhiyun struct list_head reset_notify;
751*4882a593Smuzhiyun u8 usage;
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun struct mlx4_qp {
755*4882a593Smuzhiyun void (*event) (struct mlx4_qp *, enum mlx4_event);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun int qpn;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun refcount_t refcount;
760*4882a593Smuzhiyun struct completion free;
761*4882a593Smuzhiyun u8 usage;
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun struct mlx4_srq {
765*4882a593Smuzhiyun void (*event) (struct mlx4_srq *, enum mlx4_event);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun int srqn;
768*4882a593Smuzhiyun int max;
769*4882a593Smuzhiyun int max_gs;
770*4882a593Smuzhiyun int wqe_shift;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun refcount_t refcount;
773*4882a593Smuzhiyun struct completion free;
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun struct mlx4_av {
777*4882a593Smuzhiyun __be32 port_pd;
778*4882a593Smuzhiyun u8 reserved1;
779*4882a593Smuzhiyun u8 g_slid;
780*4882a593Smuzhiyun __be16 dlid;
781*4882a593Smuzhiyun u8 reserved2;
782*4882a593Smuzhiyun u8 gid_index;
783*4882a593Smuzhiyun u8 stat_rate;
784*4882a593Smuzhiyun u8 hop_limit;
785*4882a593Smuzhiyun __be32 sl_tclass_flowlabel;
786*4882a593Smuzhiyun u8 dgid[16];
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun struct mlx4_eth_av {
790*4882a593Smuzhiyun __be32 port_pd;
791*4882a593Smuzhiyun u8 reserved1;
792*4882a593Smuzhiyun u8 smac_idx;
793*4882a593Smuzhiyun u16 reserved2;
794*4882a593Smuzhiyun u8 reserved3;
795*4882a593Smuzhiyun u8 gid_index;
796*4882a593Smuzhiyun u8 stat_rate;
797*4882a593Smuzhiyun u8 hop_limit;
798*4882a593Smuzhiyun __be32 sl_tclass_flowlabel;
799*4882a593Smuzhiyun u8 dgid[16];
800*4882a593Smuzhiyun u8 s_mac[6];
801*4882a593Smuzhiyun u8 reserved4[2];
802*4882a593Smuzhiyun __be16 vlan;
803*4882a593Smuzhiyun u8 mac[ETH_ALEN];
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun union mlx4_ext_av {
807*4882a593Smuzhiyun struct mlx4_av ib;
808*4882a593Smuzhiyun struct mlx4_eth_av eth;
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Counters should be saturate once they reach their maximum value */
812*4882a593Smuzhiyun #define ASSIGN_32BIT_COUNTER(counter, value) do { \
813*4882a593Smuzhiyun if ((value) > U32_MAX) \
814*4882a593Smuzhiyun counter = cpu_to_be32(U32_MAX); \
815*4882a593Smuzhiyun else \
816*4882a593Smuzhiyun counter = cpu_to_be32(value); \
817*4882a593Smuzhiyun } while (0)
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun struct mlx4_counter {
820*4882a593Smuzhiyun u8 reserved1[3];
821*4882a593Smuzhiyun u8 counter_mode;
822*4882a593Smuzhiyun __be32 num_ifc;
823*4882a593Smuzhiyun u32 reserved2[2];
824*4882a593Smuzhiyun __be64 rx_frames;
825*4882a593Smuzhiyun __be64 rx_bytes;
826*4882a593Smuzhiyun __be64 tx_frames;
827*4882a593Smuzhiyun __be64 tx_bytes;
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun struct mlx4_quotas {
831*4882a593Smuzhiyun int qp;
832*4882a593Smuzhiyun int cq;
833*4882a593Smuzhiyun int srq;
834*4882a593Smuzhiyun int mpt;
835*4882a593Smuzhiyun int mtt;
836*4882a593Smuzhiyun int counter;
837*4882a593Smuzhiyun int xrcd;
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun struct mlx4_vf_dev {
841*4882a593Smuzhiyun u8 min_port;
842*4882a593Smuzhiyun u8 n_ports;
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun struct mlx4_fw_crdump {
846*4882a593Smuzhiyun bool snapshot_enable;
847*4882a593Smuzhiyun struct devlink_region *region_crspace;
848*4882a593Smuzhiyun struct devlink_region *region_fw_health;
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun enum mlx4_pci_status {
852*4882a593Smuzhiyun MLX4_PCI_STATUS_DISABLED,
853*4882a593Smuzhiyun MLX4_PCI_STATUS_ENABLED,
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun struct mlx4_dev_persistent {
857*4882a593Smuzhiyun struct pci_dev *pdev;
858*4882a593Smuzhiyun struct mlx4_dev *dev;
859*4882a593Smuzhiyun int nvfs[MLX4_MAX_PORTS + 1];
860*4882a593Smuzhiyun int num_vfs;
861*4882a593Smuzhiyun enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
862*4882a593Smuzhiyun enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
863*4882a593Smuzhiyun struct work_struct catas_work;
864*4882a593Smuzhiyun struct workqueue_struct *catas_wq;
865*4882a593Smuzhiyun struct mutex device_state_mutex; /* protect HW state */
866*4882a593Smuzhiyun u8 state;
867*4882a593Smuzhiyun struct mutex interface_state_mutex; /* protect SW state */
868*4882a593Smuzhiyun u8 interface_state;
869*4882a593Smuzhiyun struct mutex pci_status_mutex; /* sync pci state */
870*4882a593Smuzhiyun enum mlx4_pci_status pci_status;
871*4882a593Smuzhiyun struct mlx4_fw_crdump crdump;
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun struct mlx4_dev {
875*4882a593Smuzhiyun struct mlx4_dev_persistent *persist;
876*4882a593Smuzhiyun unsigned long flags;
877*4882a593Smuzhiyun unsigned long num_slaves;
878*4882a593Smuzhiyun struct mlx4_caps caps;
879*4882a593Smuzhiyun struct mlx4_phys_caps phys_caps;
880*4882a593Smuzhiyun struct mlx4_quotas quotas;
881*4882a593Smuzhiyun struct radix_tree_root qp_table_tree;
882*4882a593Smuzhiyun u8 rev_id;
883*4882a593Smuzhiyun u8 port_random_macs;
884*4882a593Smuzhiyun char board_id[MLX4_BOARD_ID_LEN];
885*4882a593Smuzhiyun int numa_node;
886*4882a593Smuzhiyun int oper_log_mgm_entry_size;
887*4882a593Smuzhiyun u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
888*4882a593Smuzhiyun u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
889*4882a593Smuzhiyun struct mlx4_vf_dev *dev_vfs;
890*4882a593Smuzhiyun u8 uar_page_shift;
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun struct mlx4_clock_params {
894*4882a593Smuzhiyun u64 offset;
895*4882a593Smuzhiyun u8 bar;
896*4882a593Smuzhiyun u8 size;
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun struct mlx4_eqe {
900*4882a593Smuzhiyun u8 reserved1;
901*4882a593Smuzhiyun u8 type;
902*4882a593Smuzhiyun u8 reserved2;
903*4882a593Smuzhiyun u8 subtype;
904*4882a593Smuzhiyun union {
905*4882a593Smuzhiyun u32 raw[6];
906*4882a593Smuzhiyun struct {
907*4882a593Smuzhiyun __be32 cqn;
908*4882a593Smuzhiyun } __packed comp;
909*4882a593Smuzhiyun struct {
910*4882a593Smuzhiyun u16 reserved1;
911*4882a593Smuzhiyun __be16 token;
912*4882a593Smuzhiyun u32 reserved2;
913*4882a593Smuzhiyun u8 reserved3[3];
914*4882a593Smuzhiyun u8 status;
915*4882a593Smuzhiyun __be64 out_param;
916*4882a593Smuzhiyun } __packed cmd;
917*4882a593Smuzhiyun struct {
918*4882a593Smuzhiyun __be32 qpn;
919*4882a593Smuzhiyun } __packed qp;
920*4882a593Smuzhiyun struct {
921*4882a593Smuzhiyun __be32 srqn;
922*4882a593Smuzhiyun } __packed srq;
923*4882a593Smuzhiyun struct {
924*4882a593Smuzhiyun __be32 cqn;
925*4882a593Smuzhiyun u32 reserved1;
926*4882a593Smuzhiyun u8 reserved2[3];
927*4882a593Smuzhiyun u8 syndrome;
928*4882a593Smuzhiyun } __packed cq_err;
929*4882a593Smuzhiyun struct {
930*4882a593Smuzhiyun u32 reserved1[2];
931*4882a593Smuzhiyun __be32 port;
932*4882a593Smuzhiyun } __packed port_change;
933*4882a593Smuzhiyun struct {
934*4882a593Smuzhiyun #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
935*4882a593Smuzhiyun u32 reserved;
936*4882a593Smuzhiyun u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
937*4882a593Smuzhiyun } __packed comm_channel_arm;
938*4882a593Smuzhiyun struct {
939*4882a593Smuzhiyun u8 port;
940*4882a593Smuzhiyun u8 reserved[3];
941*4882a593Smuzhiyun __be64 mac;
942*4882a593Smuzhiyun } __packed mac_update;
943*4882a593Smuzhiyun struct {
944*4882a593Smuzhiyun __be32 slave_id;
945*4882a593Smuzhiyun } __packed flr_event;
946*4882a593Smuzhiyun struct {
947*4882a593Smuzhiyun __be16 current_temperature;
948*4882a593Smuzhiyun __be16 warning_threshold;
949*4882a593Smuzhiyun } __packed warming;
950*4882a593Smuzhiyun struct {
951*4882a593Smuzhiyun u8 reserved[3];
952*4882a593Smuzhiyun u8 port;
953*4882a593Smuzhiyun union {
954*4882a593Smuzhiyun struct {
955*4882a593Smuzhiyun __be16 mstr_sm_lid;
956*4882a593Smuzhiyun __be16 port_lid;
957*4882a593Smuzhiyun __be32 changed_attr;
958*4882a593Smuzhiyun u8 reserved[3];
959*4882a593Smuzhiyun u8 mstr_sm_sl;
960*4882a593Smuzhiyun __be64 gid_prefix;
961*4882a593Smuzhiyun } __packed port_info;
962*4882a593Smuzhiyun struct {
963*4882a593Smuzhiyun __be32 block_ptr;
964*4882a593Smuzhiyun __be32 tbl_entries_mask;
965*4882a593Smuzhiyun } __packed tbl_change_info;
966*4882a593Smuzhiyun struct {
967*4882a593Smuzhiyun u8 sl2vl_table[8];
968*4882a593Smuzhiyun } __packed sl2vl_tbl_change_info;
969*4882a593Smuzhiyun } params;
970*4882a593Smuzhiyun } __packed port_mgmt_change;
971*4882a593Smuzhiyun struct {
972*4882a593Smuzhiyun u8 reserved[3];
973*4882a593Smuzhiyun u8 port;
974*4882a593Smuzhiyun u32 reserved1[5];
975*4882a593Smuzhiyun } __packed bad_cable;
976*4882a593Smuzhiyun } event;
977*4882a593Smuzhiyun u8 slave_id;
978*4882a593Smuzhiyun u8 reserved3[2];
979*4882a593Smuzhiyun u8 owner;
980*4882a593Smuzhiyun } __packed;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun struct mlx4_init_port_param {
983*4882a593Smuzhiyun int set_guid0;
984*4882a593Smuzhiyun int set_node_guid;
985*4882a593Smuzhiyun int set_si_guid;
986*4882a593Smuzhiyun u16 mtu;
987*4882a593Smuzhiyun int port_width_cap;
988*4882a593Smuzhiyun u16 vl_cap;
989*4882a593Smuzhiyun u16 max_gid;
990*4882a593Smuzhiyun u16 max_pkey;
991*4882a593Smuzhiyun u64 guid0;
992*4882a593Smuzhiyun u64 node_guid;
993*4882a593Smuzhiyun u64 si_guid;
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun #define MAD_IFC_DATA_SZ 192
997*4882a593Smuzhiyun /* MAD IFC Mailbox */
998*4882a593Smuzhiyun struct mlx4_mad_ifc {
999*4882a593Smuzhiyun u8 base_version;
1000*4882a593Smuzhiyun u8 mgmt_class;
1001*4882a593Smuzhiyun u8 class_version;
1002*4882a593Smuzhiyun u8 method;
1003*4882a593Smuzhiyun __be16 status;
1004*4882a593Smuzhiyun __be16 class_specific;
1005*4882a593Smuzhiyun __be64 tid;
1006*4882a593Smuzhiyun __be16 attr_id;
1007*4882a593Smuzhiyun __be16 resv;
1008*4882a593Smuzhiyun __be32 attr_mod;
1009*4882a593Smuzhiyun __be64 mkey;
1010*4882a593Smuzhiyun __be16 dr_slid;
1011*4882a593Smuzhiyun __be16 dr_dlid;
1012*4882a593Smuzhiyun u8 reserved[28];
1013*4882a593Smuzhiyun u8 data[MAD_IFC_DATA_SZ];
1014*4882a593Smuzhiyun } __packed;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun #define mlx4_foreach_port(port, dev, type) \
1017*4882a593Smuzhiyun for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
1018*4882a593Smuzhiyun if ((type) == (dev)->caps.port_mask[(port)])
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun #define mlx4_foreach_ib_transport_port(port, dev) \
1021*4882a593Smuzhiyun for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
1022*4882a593Smuzhiyun if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
1023*4882a593Smuzhiyun ((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_ETH))
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #define MLX4_INVALID_SLAVE_ID 0xFF
1026*4882a593Smuzhiyun #define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun void handle_port_mgmt_change_event(struct work_struct *work);
1029*4882a593Smuzhiyun
mlx4_master_func_num(struct mlx4_dev * dev)1030*4882a593Smuzhiyun static inline int mlx4_master_func_num(struct mlx4_dev *dev)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun return dev->caps.function;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
mlx4_is_master(struct mlx4_dev * dev)1035*4882a593Smuzhiyun static inline int mlx4_is_master(struct mlx4_dev *dev)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun return dev->flags & MLX4_FLAG_MASTER;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
mlx4_num_reserved_sqps(struct mlx4_dev * dev)1040*4882a593Smuzhiyun static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun return dev->phys_caps.base_sqpn + 8 +
1043*4882a593Smuzhiyun 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
mlx4_is_qp_reserved(struct mlx4_dev * dev,u32 qpn)1046*4882a593Smuzhiyun static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun return (qpn < dev->phys_caps.base_sqpn + 8 +
1049*4882a593Smuzhiyun 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1050*4882a593Smuzhiyun qpn >= dev->phys_caps.base_sqpn) ||
1051*4882a593Smuzhiyun (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
mlx4_is_guest_proxy(struct mlx4_dev * dev,int slave,u32 qpn)1054*4882a593Smuzhiyun static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
1059*4882a593Smuzhiyun return 1;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return 0;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
mlx4_is_mfunc(struct mlx4_dev * dev)1064*4882a593Smuzhiyun static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
mlx4_is_slave(struct mlx4_dev * dev)1069*4882a593Smuzhiyun static inline int mlx4_is_slave(struct mlx4_dev *dev)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun return dev->flags & MLX4_FLAG_SLAVE;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
mlx4_is_eth(struct mlx4_dev * dev,int port)1074*4882a593Smuzhiyun static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
1080*4882a593Smuzhiyun struct mlx4_buf *buf);
1081*4882a593Smuzhiyun void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
mlx4_buf_offset(struct mlx4_buf * buf,int offset)1082*4882a593Smuzhiyun static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun if (buf->nbufs == 1)
1085*4882a593Smuzhiyun return buf->direct.buf + offset;
1086*4882a593Smuzhiyun else
1087*4882a593Smuzhiyun return buf->page_list[offset >> PAGE_SHIFT].buf +
1088*4882a593Smuzhiyun (offset & (PAGE_SIZE - 1));
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1092*4882a593Smuzhiyun void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
1093*4882a593Smuzhiyun int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1094*4882a593Smuzhiyun void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1097*4882a593Smuzhiyun void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
1098*4882a593Smuzhiyun int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
1099*4882a593Smuzhiyun void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1102*4882a593Smuzhiyun struct mlx4_mtt *mtt);
1103*4882a593Smuzhiyun void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1104*4882a593Smuzhiyun u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1107*4882a593Smuzhiyun int npages, int page_shift, struct mlx4_mr *mr);
1108*4882a593Smuzhiyun int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
1109*4882a593Smuzhiyun int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
1110*4882a593Smuzhiyun int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1111*4882a593Smuzhiyun struct mlx4_mw *mw);
1112*4882a593Smuzhiyun void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1113*4882a593Smuzhiyun int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
1114*4882a593Smuzhiyun int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1115*4882a593Smuzhiyun int start_index, int npages, u64 *page_list);
1116*4882a593Smuzhiyun int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1117*4882a593Smuzhiyun struct mlx4_buf *buf);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
1120*4882a593Smuzhiyun void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1123*4882a593Smuzhiyun int size);
1124*4882a593Smuzhiyun void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1125*4882a593Smuzhiyun int size);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
1128*4882a593Smuzhiyun struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
1129*4882a593Smuzhiyun unsigned int vector, int collapsed, int timestamp_en,
1130*4882a593Smuzhiyun void *buf_addr, bool user_cq);
1131*4882a593Smuzhiyun void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
1132*4882a593Smuzhiyun int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1133*4882a593Smuzhiyun int *base, u8 flags, u8 usage);
1134*4882a593Smuzhiyun void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
1137*4882a593Smuzhiyun void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1140*4882a593Smuzhiyun struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
1141*4882a593Smuzhiyun void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1142*4882a593Smuzhiyun int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
1143*4882a593Smuzhiyun int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
1146*4882a593Smuzhiyun int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1149*4882a593Smuzhiyun int block_mcast_loopback, enum mlx4_protocol prot);
1150*4882a593Smuzhiyun int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1151*4882a593Smuzhiyun enum mlx4_protocol prot);
1152*4882a593Smuzhiyun int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1153*4882a593Smuzhiyun u8 port, int block_mcast_loopback,
1154*4882a593Smuzhiyun enum mlx4_protocol protocol, u64 *reg_id);
1155*4882a593Smuzhiyun int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1156*4882a593Smuzhiyun enum mlx4_protocol protocol, u64 reg_id);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun enum {
1159*4882a593Smuzhiyun MLX4_DOMAIN_UVERBS = 0x1000,
1160*4882a593Smuzhiyun MLX4_DOMAIN_ETHTOOL = 0x2000,
1161*4882a593Smuzhiyun MLX4_DOMAIN_RFS = 0x3000,
1162*4882a593Smuzhiyun MLX4_DOMAIN_NIC = 0x5000,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun enum mlx4_net_trans_rule_id {
1166*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_ETH = 0,
1167*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_IB,
1168*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_IPV6,
1169*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_IPV4,
1170*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_TCP,
1171*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_UDP,
1172*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_ID_VXLAN,
1173*4882a593Smuzhiyun MLX4_NET_TRANS_RULE_NUM, /* should be last */
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun extern const u16 __sw_id_hw[];
1177*4882a593Smuzhiyun
map_hw_to_sw_id(u16 header_id)1178*4882a593Smuzhiyun static inline int map_hw_to_sw_id(u16 header_id)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun int i;
1182*4882a593Smuzhiyun for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1183*4882a593Smuzhiyun if (header_id == __sw_id_hw[i])
1184*4882a593Smuzhiyun return i;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun return -EINVAL;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode {
1190*4882a593Smuzhiyun MLX4_FS_REGULAR = 1,
1191*4882a593Smuzhiyun MLX4_FS_ALL_DEFAULT,
1192*4882a593Smuzhiyun MLX4_FS_MC_DEFAULT,
1193*4882a593Smuzhiyun MLX4_FS_MIRROR_RX_PORT,
1194*4882a593Smuzhiyun MLX4_FS_MIRROR_SX_PORT,
1195*4882a593Smuzhiyun MLX4_FS_UC_SNIFFER,
1196*4882a593Smuzhiyun MLX4_FS_MC_SNIFFER,
1197*4882a593Smuzhiyun MLX4_FS_MODE_NUM, /* should be last */
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun struct mlx4_spec_eth {
1201*4882a593Smuzhiyun u8 dst_mac[ETH_ALEN];
1202*4882a593Smuzhiyun u8 dst_mac_msk[ETH_ALEN];
1203*4882a593Smuzhiyun u8 src_mac[ETH_ALEN];
1204*4882a593Smuzhiyun u8 src_mac_msk[ETH_ALEN];
1205*4882a593Smuzhiyun u8 ether_type_enable;
1206*4882a593Smuzhiyun __be16 ether_type;
1207*4882a593Smuzhiyun __be16 vlan_id_msk;
1208*4882a593Smuzhiyun __be16 vlan_id;
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun struct mlx4_spec_tcp_udp {
1212*4882a593Smuzhiyun __be16 dst_port;
1213*4882a593Smuzhiyun __be16 dst_port_msk;
1214*4882a593Smuzhiyun __be16 src_port;
1215*4882a593Smuzhiyun __be16 src_port_msk;
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun struct mlx4_spec_ipv4 {
1219*4882a593Smuzhiyun __be32 dst_ip;
1220*4882a593Smuzhiyun __be32 dst_ip_msk;
1221*4882a593Smuzhiyun __be32 src_ip;
1222*4882a593Smuzhiyun __be32 src_ip_msk;
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun struct mlx4_spec_ib {
1226*4882a593Smuzhiyun __be32 l3_qpn;
1227*4882a593Smuzhiyun __be32 qpn_msk;
1228*4882a593Smuzhiyun u8 dst_gid[16];
1229*4882a593Smuzhiyun u8 dst_gid_msk[16];
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun struct mlx4_spec_vxlan {
1233*4882a593Smuzhiyun __be32 vni;
1234*4882a593Smuzhiyun __be32 vni_mask;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun struct mlx4_spec_list {
1239*4882a593Smuzhiyun struct list_head list;
1240*4882a593Smuzhiyun enum mlx4_net_trans_rule_id id;
1241*4882a593Smuzhiyun union {
1242*4882a593Smuzhiyun struct mlx4_spec_eth eth;
1243*4882a593Smuzhiyun struct mlx4_spec_ib ib;
1244*4882a593Smuzhiyun struct mlx4_spec_ipv4 ipv4;
1245*4882a593Smuzhiyun struct mlx4_spec_tcp_udp tcp_udp;
1246*4882a593Smuzhiyun struct mlx4_spec_vxlan vxlan;
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun enum mlx4_net_trans_hw_rule_queue {
1251*4882a593Smuzhiyun MLX4_NET_TRANS_Q_FIFO,
1252*4882a593Smuzhiyun MLX4_NET_TRANS_Q_LIFO,
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun struct mlx4_net_trans_rule {
1256*4882a593Smuzhiyun struct list_head list;
1257*4882a593Smuzhiyun enum mlx4_net_trans_hw_rule_queue queue_mode;
1258*4882a593Smuzhiyun bool exclusive;
1259*4882a593Smuzhiyun bool allow_loopback;
1260*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode promisc_mode;
1261*4882a593Smuzhiyun u8 port;
1262*4882a593Smuzhiyun u16 priority;
1263*4882a593Smuzhiyun u32 qpn;
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ctrl {
1267*4882a593Smuzhiyun __be16 prio;
1268*4882a593Smuzhiyun u8 type;
1269*4882a593Smuzhiyun u8 flags;
1270*4882a593Smuzhiyun u8 rsvd1;
1271*4882a593Smuzhiyun u8 funcid;
1272*4882a593Smuzhiyun u8 vep;
1273*4882a593Smuzhiyun u8 port;
1274*4882a593Smuzhiyun __be32 qpn;
1275*4882a593Smuzhiyun __be32 rsvd2;
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ib {
1279*4882a593Smuzhiyun u8 size;
1280*4882a593Smuzhiyun u8 rsvd1;
1281*4882a593Smuzhiyun __be16 id;
1282*4882a593Smuzhiyun u32 rsvd2;
1283*4882a593Smuzhiyun __be32 l3_qpn;
1284*4882a593Smuzhiyun __be32 qpn_mask;
1285*4882a593Smuzhiyun u8 dst_gid[16];
1286*4882a593Smuzhiyun u8 dst_gid_msk[16];
1287*4882a593Smuzhiyun } __packed;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_eth {
1290*4882a593Smuzhiyun u8 size;
1291*4882a593Smuzhiyun u8 rsvd;
1292*4882a593Smuzhiyun __be16 id;
1293*4882a593Smuzhiyun u8 rsvd1[6];
1294*4882a593Smuzhiyun u8 dst_mac[6];
1295*4882a593Smuzhiyun u16 rsvd2;
1296*4882a593Smuzhiyun u8 dst_mac_msk[6];
1297*4882a593Smuzhiyun u16 rsvd3;
1298*4882a593Smuzhiyun u8 src_mac[6];
1299*4882a593Smuzhiyun u16 rsvd4;
1300*4882a593Smuzhiyun u8 src_mac_msk[6];
1301*4882a593Smuzhiyun u8 rsvd5;
1302*4882a593Smuzhiyun u8 ether_type_enable;
1303*4882a593Smuzhiyun __be16 ether_type;
1304*4882a593Smuzhiyun __be16 vlan_tag_msk;
1305*4882a593Smuzhiyun __be16 vlan_tag;
1306*4882a593Smuzhiyun } __packed;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_tcp_udp {
1309*4882a593Smuzhiyun u8 size;
1310*4882a593Smuzhiyun u8 rsvd;
1311*4882a593Smuzhiyun __be16 id;
1312*4882a593Smuzhiyun __be16 rsvd1[3];
1313*4882a593Smuzhiyun __be16 dst_port;
1314*4882a593Smuzhiyun __be16 rsvd2;
1315*4882a593Smuzhiyun __be16 dst_port_msk;
1316*4882a593Smuzhiyun __be16 rsvd3;
1317*4882a593Smuzhiyun __be16 src_port;
1318*4882a593Smuzhiyun __be16 rsvd4;
1319*4882a593Smuzhiyun __be16 src_port_msk;
1320*4882a593Smuzhiyun } __packed;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ipv4 {
1323*4882a593Smuzhiyun u8 size;
1324*4882a593Smuzhiyun u8 rsvd;
1325*4882a593Smuzhiyun __be16 id;
1326*4882a593Smuzhiyun __be32 rsvd1;
1327*4882a593Smuzhiyun __be32 dst_ip;
1328*4882a593Smuzhiyun __be32 dst_ip_msk;
1329*4882a593Smuzhiyun __be32 src_ip;
1330*4882a593Smuzhiyun __be32 src_ip_msk;
1331*4882a593Smuzhiyun } __packed;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_vxlan {
1334*4882a593Smuzhiyun u8 size;
1335*4882a593Smuzhiyun u8 rsvd;
1336*4882a593Smuzhiyun __be16 id;
1337*4882a593Smuzhiyun __be32 rsvd1;
1338*4882a593Smuzhiyun __be32 vni;
1339*4882a593Smuzhiyun __be32 vni_mask;
1340*4882a593Smuzhiyun } __packed;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun struct _rule_hw {
1343*4882a593Smuzhiyun union {
1344*4882a593Smuzhiyun struct {
1345*4882a593Smuzhiyun u8 size;
1346*4882a593Smuzhiyun u8 rsvd;
1347*4882a593Smuzhiyun __be16 id;
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_eth eth;
1350*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ib ib;
1351*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1352*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
1353*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_vxlan vxlan;
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun enum {
1358*4882a593Smuzhiyun VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1359*4882a593Smuzhiyun VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1360*4882a593Smuzhiyun VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1361*4882a593Smuzhiyun VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1362*4882a593Smuzhiyun VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun enum {
1366*4882a593Smuzhiyun MLX4_OP_MOD_QUERY_TRANSPORT_CI_ERRORS = 0x2,
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1370*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode mode);
1371*4882a593Smuzhiyun int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1372*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode mode);
1373*4882a593Smuzhiyun int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1374*4882a593Smuzhiyun int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1375*4882a593Smuzhiyun int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1376*4882a593Smuzhiyun int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1377*4882a593Smuzhiyun int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1380*4882a593Smuzhiyun void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1381*4882a593Smuzhiyun int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1382*4882a593Smuzhiyun int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
1383*4882a593Smuzhiyun int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1384*4882a593Smuzhiyun u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1385*4882a593Smuzhiyun int mlx4_SET_PORT_user_mac(struct mlx4_dev *dev, u8 port, u8 *user_mac);
1386*4882a593Smuzhiyun int mlx4_SET_PORT_user_mtu(struct mlx4_dev *dev, u8 port, u16 user_mtu);
1387*4882a593Smuzhiyun int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1388*4882a593Smuzhiyun u8 promisc);
1389*4882a593Smuzhiyun int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
1390*4882a593Smuzhiyun int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1391*4882a593Smuzhiyun u8 ignore_fcs_value);
1392*4882a593Smuzhiyun int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
1393*4882a593Smuzhiyun int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1394*4882a593Smuzhiyun int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
1395*4882a593Smuzhiyun int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
1396*4882a593Smuzhiyun bool *vlan_offload_disabled);
1397*4882a593Smuzhiyun void mlx4_handle_eth_header_mcast_prio(struct mlx4_net_trans_rule_hw_ctrl *ctrl,
1398*4882a593Smuzhiyun struct _rule_hw *eth_header);
1399*4882a593Smuzhiyun int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
1400*4882a593Smuzhiyun int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
1401*4882a593Smuzhiyun int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
1402*4882a593Smuzhiyun void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun int mlx4_SYNC_TPT(struct mlx4_dev *dev);
1405*4882a593Smuzhiyun int mlx4_test_interrupt(struct mlx4_dev *dev, int vector);
1406*4882a593Smuzhiyun int mlx4_test_async(struct mlx4_dev *dev);
1407*4882a593Smuzhiyun int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
1408*4882a593Smuzhiyun const u32 offset[], u32 value[],
1409*4882a593Smuzhiyun size_t array_len, u8 port);
1410*4882a593Smuzhiyun u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1411*4882a593Smuzhiyun bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1412*4882a593Smuzhiyun struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1413*4882a593Smuzhiyun int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
1414*4882a593Smuzhiyun void mlx4_release_eq(struct mlx4_dev *dev, int vec);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
1417*4882a593Smuzhiyun int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun int mlx4_get_phys_port_id(struct mlx4_dev *dev);
1420*4882a593Smuzhiyun int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1421*4882a593Smuzhiyun int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx, u8 usage);
1424*4882a593Smuzhiyun void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1425*4882a593Smuzhiyun int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1428*4882a593Smuzhiyun int port);
1429*4882a593Smuzhiyun __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
1430*4882a593Smuzhiyun void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
1431*4882a593Smuzhiyun int mlx4_flow_attach(struct mlx4_dev *dev,
1432*4882a593Smuzhiyun struct mlx4_net_trans_rule *rule, u64 *reg_id);
1433*4882a593Smuzhiyun int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
1434*4882a593Smuzhiyun int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1435*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode flow_type);
1436*4882a593Smuzhiyun int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1437*4882a593Smuzhiyun enum mlx4_net_trans_rule_id id);
1438*4882a593Smuzhiyun int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1441*4882a593Smuzhiyun int port, int qpn, u16 prio, u64 *reg_id);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1444*4882a593Smuzhiyun int i, int val);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1449*4882a593Smuzhiyun int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1450*4882a593Smuzhiyun int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1451*4882a593Smuzhiyun int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1452*4882a593Smuzhiyun int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1453*4882a593Smuzhiyun enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1454*4882a593Smuzhiyun int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1457*4882a593Smuzhiyun __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1460*4882a593Smuzhiyun int *slave_id);
1461*4882a593Smuzhiyun int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1462*4882a593Smuzhiyun u8 *gid);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1465*4882a593Smuzhiyun u32 max_range_qpn);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun u64 mlx4_read_clock(struct mlx4_dev *dev);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun struct mlx4_active_ports {
1470*4882a593Smuzhiyun DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun /* Returns a bitmap of the physical ports which are assigned to slave */
1473*4882a593Smuzhiyun struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* Returns the physical port that represents the virtual port of the slave, */
1476*4882a593Smuzhiyun /* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1477*4882a593Smuzhiyun /* mapping is returned. */
1478*4882a593Smuzhiyun int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun struct mlx4_slaves_pport {
1481*4882a593Smuzhiyun DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun /* Returns a bitmap of all slaves that are assigned to port. */
1484*4882a593Smuzhiyun struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1485*4882a593Smuzhiyun int port);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* Returns a bitmap of all slaves that are assigned exactly to all the */
1488*4882a593Smuzhiyun /* the ports that are set in crit_ports. */
1489*4882a593Smuzhiyun struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1490*4882a593Smuzhiyun struct mlx4_dev *dev,
1491*4882a593Smuzhiyun const struct mlx4_active_ports *crit_ports);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /* Returns the slave's virtual port that represents the physical port. */
1494*4882a593Smuzhiyun int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
1499*4882a593Smuzhiyun int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1500*4882a593Smuzhiyun int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port);
1501*4882a593Smuzhiyun int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
1502*4882a593Smuzhiyun int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
1503*4882a593Smuzhiyun int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1504*4882a593Smuzhiyun int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1505*4882a593Smuzhiyun int enable);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun struct mlx4_mpt_entry;
1508*4882a593Smuzhiyun int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1509*4882a593Smuzhiyun struct mlx4_mpt_entry ***mpt_entry);
1510*4882a593Smuzhiyun int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1511*4882a593Smuzhiyun struct mlx4_mpt_entry **mpt_entry);
1512*4882a593Smuzhiyun int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1513*4882a593Smuzhiyun u32 pdn);
1514*4882a593Smuzhiyun int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1515*4882a593Smuzhiyun struct mlx4_mpt_entry *mpt_entry,
1516*4882a593Smuzhiyun u32 access);
1517*4882a593Smuzhiyun void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1518*4882a593Smuzhiyun struct mlx4_mpt_entry **mpt_entry);
1519*4882a593Smuzhiyun void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1520*4882a593Smuzhiyun int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1521*4882a593Smuzhiyun u64 iova, u64 size, int npages,
1522*4882a593Smuzhiyun int page_shift, struct mlx4_mpt_entry *mpt_entry);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1525*4882a593Smuzhiyun u16 offset, u16 size, u8 *data);
1526*4882a593Smuzhiyun int mlx4_max_tc(struct mlx4_dev *dev);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /* Returns true if running in low memory profile (kdump kernel) */
mlx4_low_memory_profile(void)1529*4882a593Smuzhiyun static inline bool mlx4_low_memory_profile(void)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun return is_kdump_kernel();
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* ACCESS REG commands */
1535*4882a593Smuzhiyun enum mlx4_access_reg_method {
1536*4882a593Smuzhiyun MLX4_ACCESS_REG_QUERY = 0x1,
1537*4882a593Smuzhiyun MLX4_ACCESS_REG_WRITE = 0x2,
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* ACCESS PTYS Reg command */
1541*4882a593Smuzhiyun enum mlx4_ptys_proto {
1542*4882a593Smuzhiyun MLX4_PTYS_IB = 1<<0,
1543*4882a593Smuzhiyun MLX4_PTYS_EN = 1<<2,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun enum mlx4_ptys_flags {
1547*4882a593Smuzhiyun MLX4_PTYS_AN_DISABLE_CAP = 1 << 5,
1548*4882a593Smuzhiyun MLX4_PTYS_AN_DISABLE_ADMIN = 1 << 6,
1549*4882a593Smuzhiyun };
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun struct mlx4_ptys_reg {
1552*4882a593Smuzhiyun u8 flags;
1553*4882a593Smuzhiyun u8 local_port;
1554*4882a593Smuzhiyun u8 resrvd2;
1555*4882a593Smuzhiyun u8 proto_mask;
1556*4882a593Smuzhiyun __be32 resrvd3[2];
1557*4882a593Smuzhiyun __be32 eth_proto_cap;
1558*4882a593Smuzhiyun __be16 ib_width_cap;
1559*4882a593Smuzhiyun __be16 ib_speed_cap;
1560*4882a593Smuzhiyun __be32 resrvd4;
1561*4882a593Smuzhiyun __be32 eth_proto_admin;
1562*4882a593Smuzhiyun __be16 ib_width_admin;
1563*4882a593Smuzhiyun __be16 ib_speed_admin;
1564*4882a593Smuzhiyun __be32 resrvd5;
1565*4882a593Smuzhiyun __be32 eth_proto_oper;
1566*4882a593Smuzhiyun __be16 ib_width_oper;
1567*4882a593Smuzhiyun __be16 ib_speed_oper;
1568*4882a593Smuzhiyun __be32 resrvd6;
1569*4882a593Smuzhiyun __be32 eth_proto_lp_adv;
1570*4882a593Smuzhiyun } __packed;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1573*4882a593Smuzhiyun enum mlx4_access_reg_method method,
1574*4882a593Smuzhiyun struct mlx4_ptys_reg *ptys_reg);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1577*4882a593Smuzhiyun struct mlx4_clock_params *params);
1578*4882a593Smuzhiyun
mlx4_to_hw_uar_index(struct mlx4_dev * dev,int index)1579*4882a593Smuzhiyun static inline int mlx4_to_hw_uar_index(struct mlx4_dev *dev, int index)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun return (index << (PAGE_SHIFT - dev->uar_page_shift));
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
mlx4_get_num_reserved_uar(struct mlx4_dev * dev)1584*4882a593Smuzhiyun static inline int mlx4_get_num_reserved_uar(struct mlx4_dev *dev)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun /* The first 128 UARs are used for EQ doorbells */
1587*4882a593Smuzhiyun return (128 >> (PAGE_SHIFT - dev->uar_page_shift));
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun #endif /* MLX4_DEVICE_H */
1590