1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2006 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef MLX4_CMD_H
34*4882a593Smuzhiyun #define MLX4_CMD_H
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/dma-mapping.h>
37*4882a593Smuzhiyun #include <linux/if_link.h>
38*4882a593Smuzhiyun #include <linux/mlx4/device.h>
39*4882a593Smuzhiyun #include <linux/netdevice.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum {
42*4882a593Smuzhiyun /* initialization and general commands */
43*4882a593Smuzhiyun MLX4_CMD_SYS_EN = 0x1,
44*4882a593Smuzhiyun MLX4_CMD_SYS_DIS = 0x2,
45*4882a593Smuzhiyun MLX4_CMD_MAP_FA = 0xfff,
46*4882a593Smuzhiyun MLX4_CMD_UNMAP_FA = 0xffe,
47*4882a593Smuzhiyun MLX4_CMD_RUN_FW = 0xff6,
48*4882a593Smuzhiyun MLX4_CMD_MOD_STAT_CFG = 0x34,
49*4882a593Smuzhiyun MLX4_CMD_QUERY_DEV_CAP = 0x3,
50*4882a593Smuzhiyun MLX4_CMD_QUERY_FW = 0x4,
51*4882a593Smuzhiyun MLX4_CMD_ENABLE_LAM = 0xff8,
52*4882a593Smuzhiyun MLX4_CMD_DISABLE_LAM = 0xff7,
53*4882a593Smuzhiyun MLX4_CMD_QUERY_DDR = 0x5,
54*4882a593Smuzhiyun MLX4_CMD_QUERY_ADAPTER = 0x6,
55*4882a593Smuzhiyun MLX4_CMD_INIT_HCA = 0x7,
56*4882a593Smuzhiyun MLX4_CMD_CLOSE_HCA = 0x8,
57*4882a593Smuzhiyun MLX4_CMD_INIT_PORT = 0x9,
58*4882a593Smuzhiyun MLX4_CMD_CLOSE_PORT = 0xa,
59*4882a593Smuzhiyun MLX4_CMD_QUERY_HCA = 0xb,
60*4882a593Smuzhiyun MLX4_CMD_QUERY_PORT = 0x43,
61*4882a593Smuzhiyun MLX4_CMD_SENSE_PORT = 0x4d,
62*4882a593Smuzhiyun MLX4_CMD_HW_HEALTH_CHECK = 0x50,
63*4882a593Smuzhiyun MLX4_CMD_SET_PORT = 0xc,
64*4882a593Smuzhiyun MLX4_CMD_SET_NODE = 0x5a,
65*4882a593Smuzhiyun MLX4_CMD_QUERY_FUNC = 0x56,
66*4882a593Smuzhiyun MLX4_CMD_ACCESS_DDR = 0x2e,
67*4882a593Smuzhiyun MLX4_CMD_MAP_ICM = 0xffa,
68*4882a593Smuzhiyun MLX4_CMD_UNMAP_ICM = 0xff9,
69*4882a593Smuzhiyun MLX4_CMD_MAP_ICM_AUX = 0xffc,
70*4882a593Smuzhiyun MLX4_CMD_UNMAP_ICM_AUX = 0xffb,
71*4882a593Smuzhiyun MLX4_CMD_SET_ICM_SIZE = 0xffd,
72*4882a593Smuzhiyun MLX4_CMD_ACCESS_REG = 0x3b,
73*4882a593Smuzhiyun MLX4_CMD_ALLOCATE_VPP = 0x80,
74*4882a593Smuzhiyun MLX4_CMD_SET_VPORT_QOS = 0x81,
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*master notify fw on finish for slave's flr*/
77*4882a593Smuzhiyun MLX4_CMD_INFORM_FLR_DONE = 0x5b,
78*4882a593Smuzhiyun MLX4_CMD_VIRT_PORT_MAP = 0x5c,
79*4882a593Smuzhiyun MLX4_CMD_GET_OP_REQ = 0x59,
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* TPT commands */
82*4882a593Smuzhiyun MLX4_CMD_SW2HW_MPT = 0xd,
83*4882a593Smuzhiyun MLX4_CMD_QUERY_MPT = 0xe,
84*4882a593Smuzhiyun MLX4_CMD_HW2SW_MPT = 0xf,
85*4882a593Smuzhiyun MLX4_CMD_READ_MTT = 0x10,
86*4882a593Smuzhiyun MLX4_CMD_WRITE_MTT = 0x11,
87*4882a593Smuzhiyun MLX4_CMD_SYNC_TPT = 0x2f,
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* EQ commands */
90*4882a593Smuzhiyun MLX4_CMD_MAP_EQ = 0x12,
91*4882a593Smuzhiyun MLX4_CMD_SW2HW_EQ = 0x13,
92*4882a593Smuzhiyun MLX4_CMD_HW2SW_EQ = 0x14,
93*4882a593Smuzhiyun MLX4_CMD_QUERY_EQ = 0x15,
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* CQ commands */
96*4882a593Smuzhiyun MLX4_CMD_SW2HW_CQ = 0x16,
97*4882a593Smuzhiyun MLX4_CMD_HW2SW_CQ = 0x17,
98*4882a593Smuzhiyun MLX4_CMD_QUERY_CQ = 0x18,
99*4882a593Smuzhiyun MLX4_CMD_MODIFY_CQ = 0x2c,
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* SRQ commands */
102*4882a593Smuzhiyun MLX4_CMD_SW2HW_SRQ = 0x35,
103*4882a593Smuzhiyun MLX4_CMD_HW2SW_SRQ = 0x36,
104*4882a593Smuzhiyun MLX4_CMD_QUERY_SRQ = 0x37,
105*4882a593Smuzhiyun MLX4_CMD_ARM_SRQ = 0x40,
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* QP/EE commands */
108*4882a593Smuzhiyun MLX4_CMD_RST2INIT_QP = 0x19,
109*4882a593Smuzhiyun MLX4_CMD_INIT2RTR_QP = 0x1a,
110*4882a593Smuzhiyun MLX4_CMD_RTR2RTS_QP = 0x1b,
111*4882a593Smuzhiyun MLX4_CMD_RTS2RTS_QP = 0x1c,
112*4882a593Smuzhiyun MLX4_CMD_SQERR2RTS_QP = 0x1d,
113*4882a593Smuzhiyun MLX4_CMD_2ERR_QP = 0x1e,
114*4882a593Smuzhiyun MLX4_CMD_RTS2SQD_QP = 0x1f,
115*4882a593Smuzhiyun MLX4_CMD_SQD2SQD_QP = 0x38,
116*4882a593Smuzhiyun MLX4_CMD_SQD2RTS_QP = 0x20,
117*4882a593Smuzhiyun MLX4_CMD_2RST_QP = 0x21,
118*4882a593Smuzhiyun MLX4_CMD_QUERY_QP = 0x22,
119*4882a593Smuzhiyun MLX4_CMD_INIT2INIT_QP = 0x2d,
120*4882a593Smuzhiyun MLX4_CMD_SUSPEND_QP = 0x32,
121*4882a593Smuzhiyun MLX4_CMD_UNSUSPEND_QP = 0x33,
122*4882a593Smuzhiyun MLX4_CMD_UPDATE_QP = 0x61,
123*4882a593Smuzhiyun /* special QP and management commands */
124*4882a593Smuzhiyun MLX4_CMD_CONF_SPECIAL_QP = 0x23,
125*4882a593Smuzhiyun MLX4_CMD_MAD_IFC = 0x24,
126*4882a593Smuzhiyun MLX4_CMD_MAD_DEMUX = 0x203,
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* multicast commands */
129*4882a593Smuzhiyun MLX4_CMD_READ_MCG = 0x25,
130*4882a593Smuzhiyun MLX4_CMD_WRITE_MCG = 0x26,
131*4882a593Smuzhiyun MLX4_CMD_MGID_HASH = 0x27,
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* miscellaneous commands */
134*4882a593Smuzhiyun MLX4_CMD_DIAG_RPRT = 0x30,
135*4882a593Smuzhiyun MLX4_CMD_NOP = 0x31,
136*4882a593Smuzhiyun MLX4_CMD_CONFIG_DEV = 0x3a,
137*4882a593Smuzhiyun MLX4_CMD_ACCESS_MEM = 0x2e,
138*4882a593Smuzhiyun MLX4_CMD_SET_VEP = 0x52,
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Ethernet specific commands */
141*4882a593Smuzhiyun MLX4_CMD_SET_VLAN_FLTR = 0x47,
142*4882a593Smuzhiyun MLX4_CMD_SET_MCAST_FLTR = 0x48,
143*4882a593Smuzhiyun MLX4_CMD_DUMP_ETH_STATS = 0x49,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Communication channel commands */
146*4882a593Smuzhiyun MLX4_CMD_ARM_COMM_CHANNEL = 0x57,
147*4882a593Smuzhiyun MLX4_CMD_GEN_EQE = 0x58,
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* virtual commands */
150*4882a593Smuzhiyun MLX4_CMD_ALLOC_RES = 0xf00,
151*4882a593Smuzhiyun MLX4_CMD_FREE_RES = 0xf01,
152*4882a593Smuzhiyun MLX4_CMD_MCAST_ATTACH = 0xf05,
153*4882a593Smuzhiyun MLX4_CMD_UCAST_ATTACH = 0xf06,
154*4882a593Smuzhiyun MLX4_CMD_PROMISC = 0xf08,
155*4882a593Smuzhiyun MLX4_CMD_QUERY_FUNC_CAP = 0xf0a,
156*4882a593Smuzhiyun MLX4_CMD_QP_ATTACH = 0xf0b,
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* debug commands */
159*4882a593Smuzhiyun MLX4_CMD_QUERY_DEBUG_MSG = 0x2a,
160*4882a593Smuzhiyun MLX4_CMD_SET_DEBUG_MSG = 0x2b,
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* statistics commands */
163*4882a593Smuzhiyun MLX4_CMD_QUERY_IF_STAT = 0X54,
164*4882a593Smuzhiyun MLX4_CMD_SET_IF_STAT = 0X55,
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* register/delete flow steering network rules */
167*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_ATTACH = 0x65,
168*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_DETACH = 0x66,
169*4882a593Smuzhiyun MLX4_FLOW_STEERING_IB_UC_QP_RANGE = 0x64,
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Update and read QCN parameters */
172*4882a593Smuzhiyun MLX4_CMD_CONGESTION_CTRL_OPCODE = 0x68,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun enum {
176*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A = 60000,
177*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_B = 60000,
178*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_C = 60000,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun enum {
182*4882a593Smuzhiyun /* virtual to physical port mapping opcode modifiers */
183*4882a593Smuzhiyun MLX4_GET_PORT_VIRT2PHY = 0x0,
184*4882a593Smuzhiyun MLX4_SET_PORT_VIRT2PHY = 0x1,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun enum {
188*4882a593Smuzhiyun MLX4_MAILBOX_SIZE = 4096,
189*4882a593Smuzhiyun MLX4_ACCESS_MEM_ALIGN = 256,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun enum {
193*4882a593Smuzhiyun /* Set port opcode modifiers */
194*4882a593Smuzhiyun MLX4_SET_PORT_IB_OPCODE = 0x0,
195*4882a593Smuzhiyun MLX4_SET_PORT_ETH_OPCODE = 0x1,
196*4882a593Smuzhiyun MLX4_SET_PORT_BEACON_OPCODE = 0x4,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun enum {
200*4882a593Smuzhiyun /* Set port Ethernet input modifiers */
201*4882a593Smuzhiyun MLX4_SET_PORT_GENERAL = 0x0,
202*4882a593Smuzhiyun MLX4_SET_PORT_RQP_CALC = 0x1,
203*4882a593Smuzhiyun MLX4_SET_PORT_MAC_TABLE = 0x2,
204*4882a593Smuzhiyun MLX4_SET_PORT_VLAN_TABLE = 0x3,
205*4882a593Smuzhiyun MLX4_SET_PORT_PRIO_MAP = 0x4,
206*4882a593Smuzhiyun MLX4_SET_PORT_GID_TABLE = 0x5,
207*4882a593Smuzhiyun MLX4_SET_PORT_PRIO2TC = 0x8,
208*4882a593Smuzhiyun MLX4_SET_PORT_SCHEDULER = 0x9,
209*4882a593Smuzhiyun MLX4_SET_PORT_VXLAN = 0xB,
210*4882a593Smuzhiyun MLX4_SET_PORT_ROCE_ADDR = 0xD
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun enum {
214*4882a593Smuzhiyun MLX4_CMD_MAD_DEMUX_CONFIG = 0,
215*4882a593Smuzhiyun MLX4_CMD_MAD_DEMUX_QUERY_STATE = 1,
216*4882a593Smuzhiyun MLX4_CMD_MAD_DEMUX_QUERY_RESTR = 2, /* Query mad demux restrictions */
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun enum {
220*4882a593Smuzhiyun MLX4_CMD_WRAPPED,
221*4882a593Smuzhiyun MLX4_CMD_NATIVE
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP -
226*4882a593Smuzhiyun * Receive checksum value is reported in CQE also for non TCP/UDP packets.
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * MLX4_RX_CSUM_MODE_L4 -
229*4882a593Smuzhiyun * L4_CSUM bit in CQE, which indicates whether or not L4 checksum
230*4882a593Smuzhiyun * was validated correctly, is supported.
231*4882a593Smuzhiyun *
232*4882a593Smuzhiyun * MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP -
233*4882a593Smuzhiyun * IP_OK CQE's field is supported also for non TCP/UDP IP packets.
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * MLX4_RX_CSUM_MODE_MULTI_VLAN -
236*4882a593Smuzhiyun * Receive Checksum offload is supported for packets with more than 2 vlan headers.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun enum mlx4_rx_csum_mode {
239*4882a593Smuzhiyun MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP = 1UL << 0,
240*4882a593Smuzhiyun MLX4_RX_CSUM_MODE_L4 = 1UL << 1,
241*4882a593Smuzhiyun MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP = 1UL << 2,
242*4882a593Smuzhiyun MLX4_RX_CSUM_MODE_MULTI_VLAN = 1UL << 3
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct mlx4_config_dev_params {
246*4882a593Smuzhiyun u16 vxlan_udp_dport;
247*4882a593Smuzhiyun u8 rx_csum_flags_port_1;
248*4882a593Smuzhiyun u8 rx_csum_flags_port_2;
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun enum mlx4_en_congestion_control_algorithm {
252*4882a593Smuzhiyun MLX4_CTRL_ALGO_802_1_QAU_REACTION_POINT = 0,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun enum mlx4_en_congestion_control_opmod {
256*4882a593Smuzhiyun MLX4_CONGESTION_CONTROL_GET_PARAMS,
257*4882a593Smuzhiyun MLX4_CONGESTION_CONTROL_GET_STATISTICS,
258*4882a593Smuzhiyun MLX4_CONGESTION_CONTROL_SET_PARAMS = 4,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun struct mlx4_dev;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct mlx4_cmd_mailbox {
264*4882a593Smuzhiyun void *buf;
265*4882a593Smuzhiyun dma_addr_t dma;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
269*4882a593Smuzhiyun int out_is_imm, u32 in_modifier, u8 op_modifier,
270*4882a593Smuzhiyun u16 op, unsigned long timeout, int native);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Invoke a command with no output parameter */
mlx4_cmd(struct mlx4_dev * dev,u64 in_param,u32 in_modifier,u8 op_modifier,u16 op,unsigned long timeout,int native)273*4882a593Smuzhiyun static inline int mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u32 in_modifier,
274*4882a593Smuzhiyun u8 op_modifier, u16 op, unsigned long timeout,
275*4882a593Smuzhiyun int native)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun return __mlx4_cmd(dev, in_param, NULL, 0, in_modifier,
278*4882a593Smuzhiyun op_modifier, op, timeout, native);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Invoke a command with an output mailbox */
mlx4_cmd_box(struct mlx4_dev * dev,u64 in_param,u64 out_param,u32 in_modifier,u8 op_modifier,u16 op,unsigned long timeout,int native)282*4882a593Smuzhiyun static inline int mlx4_cmd_box(struct mlx4_dev *dev, u64 in_param, u64 out_param,
283*4882a593Smuzhiyun u32 in_modifier, u8 op_modifier, u16 op,
284*4882a593Smuzhiyun unsigned long timeout, int native)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun return __mlx4_cmd(dev, in_param, &out_param, 0, in_modifier,
287*4882a593Smuzhiyun op_modifier, op, timeout, native);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * Invoke a command with an immediate output parameter (and copy the
292*4882a593Smuzhiyun * output into the caller's out_param pointer after the command
293*4882a593Smuzhiyun * executes).
294*4882a593Smuzhiyun */
mlx4_cmd_imm(struct mlx4_dev * dev,u64 in_param,u64 * out_param,u32 in_modifier,u8 op_modifier,u16 op,unsigned long timeout,int native)295*4882a593Smuzhiyun static inline int mlx4_cmd_imm(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
296*4882a593Smuzhiyun u32 in_modifier, u8 op_modifier, u16 op,
297*4882a593Smuzhiyun unsigned long timeout, int native)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return __mlx4_cmd(dev, in_param, out_param, 1, in_modifier,
300*4882a593Smuzhiyun op_modifier, op, timeout, native);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev);
304*4882a593Smuzhiyun void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
307*4882a593Smuzhiyun struct mlx4_counter *counter_stats, int reset);
308*4882a593Smuzhiyun int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx,
309*4882a593Smuzhiyun struct ifla_vf_stats *vf_stats);
310*4882a593Smuzhiyun u32 mlx4_comm_get_version(void);
311*4882a593Smuzhiyun int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u8 *mac);
312*4882a593Smuzhiyun int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan,
313*4882a593Smuzhiyun u8 qos, __be16 proto);
314*4882a593Smuzhiyun int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
315*4882a593Smuzhiyun int max_tx_rate);
316*4882a593Smuzhiyun int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting);
317*4882a593Smuzhiyun int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf);
318*4882a593Smuzhiyun int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state);
319*4882a593Smuzhiyun int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
320*4882a593Smuzhiyun struct mlx4_config_dev_params *params);
321*4882a593Smuzhiyun void mlx4_cmd_wake_completions(struct mlx4_dev *dev);
322*4882a593Smuzhiyun void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev);
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * mlx4_get_slave_default_vlan -
325*4882a593Smuzhiyun * return true if VST ( default vlan)
326*4882a593Smuzhiyun * if VST, will return vlan & qos (if not NULL)
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
329*4882a593Smuzhiyun u16 *vlan, u8 *qos);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #define MLX4_COMM_GET_IF_REV(cmd_chan_ver) (u8)((cmd_chan_ver) >> 8)
332*4882a593Smuzhiyun #define COMM_CHAN_EVENT_INTERNAL_ERR (1 << 17)
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #endif /* MLX4_CMD_H */
335