1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MFD driver for twl6040
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Jorge Eduardo Candelaria <jorge.candelaria@ti.com>
6*4882a593Smuzhiyun * Misael Lopez Cruz <misael.lopez@ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright: (C) 2011 Texas Instruments, Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef __TWL6040_CODEC_H__
12*4882a593Smuzhiyun #define __TWL6040_CODEC_H__
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/mfd/core.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define TWL6040_REG_ASICID 0x01
20*4882a593Smuzhiyun #define TWL6040_REG_ASICREV 0x02
21*4882a593Smuzhiyun #define TWL6040_REG_INTID 0x03
22*4882a593Smuzhiyun #define TWL6040_REG_INTMR 0x04
23*4882a593Smuzhiyun #define TWL6040_REG_NCPCTL 0x05
24*4882a593Smuzhiyun #define TWL6040_REG_LDOCTL 0x06
25*4882a593Smuzhiyun #define TWL6040_REG_HPPLLCTL 0x07
26*4882a593Smuzhiyun #define TWL6040_REG_LPPLLCTL 0x08
27*4882a593Smuzhiyun #define TWL6040_REG_LPPLLDIV 0x09
28*4882a593Smuzhiyun #define TWL6040_REG_AMICBCTL 0x0A
29*4882a593Smuzhiyun #define TWL6040_REG_DMICBCTL 0x0B
30*4882a593Smuzhiyun #define TWL6040_REG_MICLCTL 0x0C
31*4882a593Smuzhiyun #define TWL6040_REG_MICRCTL 0x0D
32*4882a593Smuzhiyun #define TWL6040_REG_MICGAIN 0x0E
33*4882a593Smuzhiyun #define TWL6040_REG_LINEGAIN 0x0F
34*4882a593Smuzhiyun #define TWL6040_REG_HSLCTL 0x10
35*4882a593Smuzhiyun #define TWL6040_REG_HSRCTL 0x11
36*4882a593Smuzhiyun #define TWL6040_REG_HSGAIN 0x12
37*4882a593Smuzhiyun #define TWL6040_REG_EARCTL 0x13
38*4882a593Smuzhiyun #define TWL6040_REG_HFLCTL 0x14
39*4882a593Smuzhiyun #define TWL6040_REG_HFLGAIN 0x15
40*4882a593Smuzhiyun #define TWL6040_REG_HFRCTL 0x16
41*4882a593Smuzhiyun #define TWL6040_REG_HFRGAIN 0x17
42*4882a593Smuzhiyun #define TWL6040_REG_VIBCTLL 0x18
43*4882a593Smuzhiyun #define TWL6040_REG_VIBDATL 0x19
44*4882a593Smuzhiyun #define TWL6040_REG_VIBCTLR 0x1A
45*4882a593Smuzhiyun #define TWL6040_REG_VIBDATR 0x1B
46*4882a593Smuzhiyun #define TWL6040_REG_HKCTL1 0x1C
47*4882a593Smuzhiyun #define TWL6040_REG_HKCTL2 0x1D
48*4882a593Smuzhiyun #define TWL6040_REG_GPOCTL 0x1E
49*4882a593Smuzhiyun #define TWL6040_REG_ALB 0x1F
50*4882a593Smuzhiyun #define TWL6040_REG_DLB 0x20
51*4882a593Smuzhiyun #define TWL6040_REG_TRIM1 0x28
52*4882a593Smuzhiyun #define TWL6040_REG_TRIM2 0x29
53*4882a593Smuzhiyun #define TWL6040_REG_TRIM3 0x2A
54*4882a593Smuzhiyun #define TWL6040_REG_HSOTRIM 0x2B
55*4882a593Smuzhiyun #define TWL6040_REG_HFOTRIM 0x2C
56*4882a593Smuzhiyun #define TWL6040_REG_ACCCTL 0x2D
57*4882a593Smuzhiyun #define TWL6040_REG_STATUS 0x2E
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* INTID (0x03) fields */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define TWL6040_THINT 0x01
62*4882a593Smuzhiyun #define TWL6040_PLUGINT 0x02
63*4882a593Smuzhiyun #define TWL6040_UNPLUGINT 0x04
64*4882a593Smuzhiyun #define TWL6040_HOOKINT 0x08
65*4882a593Smuzhiyun #define TWL6040_HFINT 0x10
66*4882a593Smuzhiyun #define TWL6040_VIBINT 0x20
67*4882a593Smuzhiyun #define TWL6040_READYINT 0x40
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* INTMR (0x04) fields */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define TWL6040_THMSK 0x01
72*4882a593Smuzhiyun #define TWL6040_PLUGMSK 0x02
73*4882a593Smuzhiyun #define TWL6040_HOOKMSK 0x08
74*4882a593Smuzhiyun #define TWL6040_HFMSK 0x10
75*4882a593Smuzhiyun #define TWL6040_VIBMSK 0x20
76*4882a593Smuzhiyun #define TWL6040_READYMSK 0x40
77*4882a593Smuzhiyun #define TWL6040_ALLINT_MSK 0x7B
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* NCPCTL (0x05) fields */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define TWL6040_NCPENA 0x01
82*4882a593Smuzhiyun #define TWL6040_NCPOPEN 0x40
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* LDOCTL (0x06) fields */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define TWL6040_LSLDOENA 0x01
87*4882a593Smuzhiyun #define TWL6040_HSLDOENA 0x04
88*4882a593Smuzhiyun #define TWL6040_REFENA 0x40
89*4882a593Smuzhiyun #define TWL6040_OSCENA 0x80
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* HPPLLCTL (0x07) fields */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define TWL6040_HPLLENA 0x01
94*4882a593Smuzhiyun #define TWL6040_HPLLRST 0x02
95*4882a593Smuzhiyun #define TWL6040_HPLLBP 0x04
96*4882a593Smuzhiyun #define TWL6040_HPLLSQRENA 0x08
97*4882a593Smuzhiyun #define TWL6040_MCLK_12000KHZ (0 << 5)
98*4882a593Smuzhiyun #define TWL6040_MCLK_19200KHZ (1 << 5)
99*4882a593Smuzhiyun #define TWL6040_MCLK_26000KHZ (2 << 5)
100*4882a593Smuzhiyun #define TWL6040_MCLK_38400KHZ (3 << 5)
101*4882a593Smuzhiyun #define TWL6040_MCLK_MSK 0x60
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* LPPLLCTL (0x08) fields */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define TWL6040_LPLLENA 0x01
106*4882a593Smuzhiyun #define TWL6040_LPLLRST 0x02
107*4882a593Smuzhiyun #define TWL6040_LPLLSEL 0x04
108*4882a593Smuzhiyun #define TWL6040_LPLLFIN 0x08
109*4882a593Smuzhiyun #define TWL6040_HPLLSEL 0x10
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* HSLCTL/R (0x10/0x11) fields */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define TWL6040_HSDACENA (1 << 0)
114*4882a593Smuzhiyun #define TWL6040_HSDACMODE (1 << 1)
115*4882a593Smuzhiyun #define TWL6040_HSDRVENA (1 << 2)
116*4882a593Smuzhiyun #define TWL6040_HSDRVMODE (1 << 3)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* HFLCTL/R (0x14/0x16) fields */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define TWL6040_HFDACENA (1 << 0)
121*4882a593Smuzhiyun #define TWL6040_HFPGAENA (1 << 1)
122*4882a593Smuzhiyun #define TWL6040_HFDRVENA (1 << 4)
123*4882a593Smuzhiyun #define TWL6040_HFSWENA (1 << 6)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* VIBCTLL/R (0x18/0x1A) fields */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define TWL6040_VIBENA (1 << 0)
128*4882a593Smuzhiyun #define TWL6040_VIBSEL (1 << 1)
129*4882a593Smuzhiyun #define TWL6040_VIBCTRL (1 << 2)
130*4882a593Smuzhiyun #define TWL6040_VIBCTRL_P (1 << 3)
131*4882a593Smuzhiyun #define TWL6040_VIBCTRL_N (1 << 4)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* VIBDATL/R (0x19/0x1B) fields */
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define TWL6040_VIBDAT_MAX 0x64
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* GPOCTL (0x1E) fields */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define TWL6040_GPO1 0x01
140*4882a593Smuzhiyun #define TWL6040_GPO2 0x02
141*4882a593Smuzhiyun #define TWL6040_GPO3 0x04
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* ACCCTL (0x2D) fields */
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define TWL6040_I2CSEL 0x01
146*4882a593Smuzhiyun #define TWL6040_RESETSPLIT 0x04
147*4882a593Smuzhiyun #define TWL6040_INTCLRMODE 0x08
148*4882a593Smuzhiyun #define TWL6040_I2CMODE(x) ((x & 0x3) << 4)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* STATUS (0x2E) fields */
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define TWL6040_PLUGCOMP 0x02
153*4882a593Smuzhiyun #define TWL6040_VIBLOCDET 0x10
154*4882a593Smuzhiyun #define TWL6040_VIBROCDET 0x20
155*4882a593Smuzhiyun #define TWL6040_TSHUTDET 0x40
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define TWL6040_CELLS 4
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define TWL6040_REV_ES1_0 0x00
160*4882a593Smuzhiyun #define TWL6040_REV_ES1_1 0x01 /* Rev ES1.1 and ES1.2 */
161*4882a593Smuzhiyun #define TWL6040_REV_ES1_3 0x02
162*4882a593Smuzhiyun #define TWL6041_REV_ES2_0 0x10
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define TWL6040_IRQ_TH 0
165*4882a593Smuzhiyun #define TWL6040_IRQ_PLUG 1
166*4882a593Smuzhiyun #define TWL6040_IRQ_HOOK 2
167*4882a593Smuzhiyun #define TWL6040_IRQ_HF 3
168*4882a593Smuzhiyun #define TWL6040_IRQ_VIB 4
169*4882a593Smuzhiyun #define TWL6040_IRQ_READY 5
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* PLL selection */
172*4882a593Smuzhiyun #define TWL6040_SYSCLK_SEL_LPPLL 0
173*4882a593Smuzhiyun #define TWL6040_SYSCLK_SEL_HPPLL 1
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define TWL6040_GPO_MAX 3
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* TODO: All platform data struct can be removed */
178*4882a593Smuzhiyun struct twl6040_codec_data {
179*4882a593Smuzhiyun u16 hs_left_step;
180*4882a593Smuzhiyun u16 hs_right_step;
181*4882a593Smuzhiyun u16 hf_left_step;
182*4882a593Smuzhiyun u16 hf_right_step;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun struct twl6040_vibra_data {
186*4882a593Smuzhiyun unsigned int vibldrv_res; /* left driver resistance */
187*4882a593Smuzhiyun unsigned int vibrdrv_res; /* right driver resistance */
188*4882a593Smuzhiyun unsigned int viblmotor_res; /* left motor resistance */
189*4882a593Smuzhiyun unsigned int vibrmotor_res; /* right motor resistance */
190*4882a593Smuzhiyun int vddvibl_uV; /* VDDVIBL volt, set 0 for fixed reg */
191*4882a593Smuzhiyun int vddvibr_uV; /* VDDVIBR volt, set 0 for fixed reg */
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct twl6040_gpo_data {
195*4882a593Smuzhiyun int gpio_base;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct twl6040_platform_data {
199*4882a593Smuzhiyun int audpwron_gpio; /* audio power-on gpio */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct twl6040_codec_data *codec;
202*4882a593Smuzhiyun struct twl6040_vibra_data *vibra;
203*4882a593Smuzhiyun struct twl6040_gpo_data *gpo;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun struct regmap;
207*4882a593Smuzhiyun struct regmap_irq_chips_data;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun struct twl6040 {
210*4882a593Smuzhiyun struct device *dev;
211*4882a593Smuzhiyun struct regmap *regmap;
212*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data;
213*4882a593Smuzhiyun struct regulator_bulk_data supplies[2]; /* supplies for vio, v2v1 */
214*4882a593Smuzhiyun struct clk *clk32k;
215*4882a593Smuzhiyun struct clk *mclk;
216*4882a593Smuzhiyun struct mutex mutex;
217*4882a593Smuzhiyun struct mutex irq_mutex;
218*4882a593Smuzhiyun struct mfd_cell cells[TWL6040_CELLS];
219*4882a593Smuzhiyun struct completion ready;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun int audpwron;
222*4882a593Smuzhiyun int power_count;
223*4882a593Smuzhiyun int rev;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* PLL configuration */
226*4882a593Smuzhiyun int pll;
227*4882a593Smuzhiyun unsigned int sysclk_rate;
228*4882a593Smuzhiyun unsigned int mclk_rate;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun unsigned int irq;
231*4882a593Smuzhiyun unsigned int irq_ready;
232*4882a593Smuzhiyun unsigned int irq_th;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun int twl6040_reg_read(struct twl6040 *twl6040, unsigned int reg);
236*4882a593Smuzhiyun int twl6040_reg_write(struct twl6040 *twl6040, unsigned int reg,
237*4882a593Smuzhiyun u8 val);
238*4882a593Smuzhiyun int twl6040_set_bits(struct twl6040 *twl6040, unsigned int reg,
239*4882a593Smuzhiyun u8 mask);
240*4882a593Smuzhiyun int twl6040_clear_bits(struct twl6040 *twl6040, unsigned int reg,
241*4882a593Smuzhiyun u8 mask);
242*4882a593Smuzhiyun int twl6040_power(struct twl6040 *twl6040, int on);
243*4882a593Smuzhiyun int twl6040_set_pll(struct twl6040 *twl6040, int pll_id,
244*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out);
245*4882a593Smuzhiyun int twl6040_get_pll(struct twl6040 *twl6040);
246*4882a593Smuzhiyun unsigned int twl6040_get_sysclk(struct twl6040 *twl6040);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Get the combined status of the vibra control register */
249*4882a593Smuzhiyun int twl6040_get_vibralr_status(struct twl6040 *twl6040);
250*4882a593Smuzhiyun
twl6040_get_revid(struct twl6040 * twl6040)251*4882a593Smuzhiyun static inline int twl6040_get_revid(struct twl6040 *twl6040)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun return twl6040->rev;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #endif /* End of __TWL6040_CODEC_H__ */
258