xref: /OK3568_Linux_fs/kernel/include/linux/mfd/twl.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * twl4030.h - header for TWL4030 PM and audio CODEC device
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2005-2006 Texas Instruments, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on tlv320aic23.c:
8*4882a593Smuzhiyun  * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __TWL_H_
12*4882a593Smuzhiyun #define __TWL_H_
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/input/matrix_keypad.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Using the twl4030 core we address registers using a pair
19*4882a593Smuzhiyun  *	{ module id, relative register offset }
20*4882a593Smuzhiyun  * which that core then maps to the relevant
21*4882a593Smuzhiyun  *	{ i2c slave, absolute register address }
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * The module IDs are meaningful only to the twl4030 core code,
24*4882a593Smuzhiyun  * which uses them as array indices to look up the first register
25*4882a593Smuzhiyun  * address each module uses within a given i2c slave.
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Module IDs for similar functionalities found in twl4030/twl6030 */
29*4882a593Smuzhiyun enum twl_module_ids {
30*4882a593Smuzhiyun 	TWL_MODULE_USB,
31*4882a593Smuzhiyun 	TWL_MODULE_PIH,
32*4882a593Smuzhiyun 	TWL_MODULE_MAIN_CHARGE,
33*4882a593Smuzhiyun 	TWL_MODULE_PM_MASTER,
34*4882a593Smuzhiyun 	TWL_MODULE_PM_RECEIVER,
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	TWL_MODULE_RTC,
37*4882a593Smuzhiyun 	TWL_MODULE_PWM,
38*4882a593Smuzhiyun 	TWL_MODULE_LED,
39*4882a593Smuzhiyun 	TWL_MODULE_SECURED_REG,
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	TWL_MODULE_LAST,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Modules only available in twl4030 series */
45*4882a593Smuzhiyun enum twl4030_module_ids {
46*4882a593Smuzhiyun 	TWL4030_MODULE_AUDIO_VOICE = TWL_MODULE_LAST,
47*4882a593Smuzhiyun 	TWL4030_MODULE_GPIO,
48*4882a593Smuzhiyun 	TWL4030_MODULE_INTBR,
49*4882a593Smuzhiyun 	TWL4030_MODULE_TEST,
50*4882a593Smuzhiyun 	TWL4030_MODULE_KEYPAD,
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	TWL4030_MODULE_MADC,
53*4882a593Smuzhiyun 	TWL4030_MODULE_INTERRUPTS,
54*4882a593Smuzhiyun 	TWL4030_MODULE_PRECHARGE,
55*4882a593Smuzhiyun 	TWL4030_MODULE_BACKUP,
56*4882a593Smuzhiyun 	TWL4030_MODULE_INT,
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	TWL5031_MODULE_ACCESSORY,
59*4882a593Smuzhiyun 	TWL5031_MODULE_INTERRUPTS,
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	TWL4030_MODULE_LAST,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Modules only available in twl6030 series */
65*4882a593Smuzhiyun enum twl6030_module_ids {
66*4882a593Smuzhiyun 	TWL6030_MODULE_ID0 = TWL_MODULE_LAST,
67*4882a593Smuzhiyun 	TWL6030_MODULE_ID1,
68*4882a593Smuzhiyun 	TWL6030_MODULE_ID2,
69*4882a593Smuzhiyun 	TWL6030_MODULE_GPADC,
70*4882a593Smuzhiyun 	TWL6030_MODULE_GASGAUGE,
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	TWL6030_MODULE_LAST,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Until the clients has been converted to use TWL_MODULE_LED */
76*4882a593Smuzhiyun #define TWL4030_MODULE_LED	TWL_MODULE_LED
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define GPIO_INTR_OFFSET	0
79*4882a593Smuzhiyun #define KEYPAD_INTR_OFFSET	1
80*4882a593Smuzhiyun #define BCI_INTR_OFFSET		2
81*4882a593Smuzhiyun #define MADC_INTR_OFFSET	3
82*4882a593Smuzhiyun #define USB_INTR_OFFSET		4
83*4882a593Smuzhiyun #define CHARGERFAULT_INTR_OFFSET 5
84*4882a593Smuzhiyun #define BCI_PRES_INTR_OFFSET	9
85*4882a593Smuzhiyun #define USB_PRES_INTR_OFFSET	10
86*4882a593Smuzhiyun #define RTC_INTR_OFFSET		11
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * Offset from TWL6030_IRQ_BASE / pdata->irq_base
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun #define PWR_INTR_OFFSET		0
92*4882a593Smuzhiyun #define HOTDIE_INTR_OFFSET	12
93*4882a593Smuzhiyun #define SMPSLDO_INTR_OFFSET	13
94*4882a593Smuzhiyun #define BATDETECT_INTR_OFFSET	14
95*4882a593Smuzhiyun #define SIMDETECT_INTR_OFFSET	15
96*4882a593Smuzhiyun #define MMCDETECT_INTR_OFFSET	16
97*4882a593Smuzhiyun #define GASGAUGE_INTR_OFFSET	17
98*4882a593Smuzhiyun #define USBOTG_INTR_OFFSET	4
99*4882a593Smuzhiyun #define CHARGER_INTR_OFFSET	2
100*4882a593Smuzhiyun #define RSV_INTR_OFFSET		0
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* INT register offsets */
103*4882a593Smuzhiyun #define REG_INT_STS_A			0x00
104*4882a593Smuzhiyun #define REG_INT_STS_B			0x01
105*4882a593Smuzhiyun #define REG_INT_STS_C			0x02
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define REG_INT_MSK_LINE_A		0x03
108*4882a593Smuzhiyun #define REG_INT_MSK_LINE_B		0x04
109*4882a593Smuzhiyun #define REG_INT_MSK_LINE_C		0x05
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define REG_INT_MSK_STS_A		0x06
112*4882a593Smuzhiyun #define REG_INT_MSK_STS_B		0x07
113*4882a593Smuzhiyun #define REG_INT_MSK_STS_C		0x08
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* MASK INT REG GROUP A */
116*4882a593Smuzhiyun #define TWL6030_PWR_INT_MASK 		0x07
117*4882a593Smuzhiyun #define TWL6030_RTC_INT_MASK 		0x18
118*4882a593Smuzhiyun #define TWL6030_HOTDIE_INT_MASK 	0x20
119*4882a593Smuzhiyun #define TWL6030_SMPSLDOA_INT_MASK	0xC0
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* MASK INT REG GROUP B */
122*4882a593Smuzhiyun #define TWL6030_SMPSLDOB_INT_MASK 	0x01
123*4882a593Smuzhiyun #define TWL6030_BATDETECT_INT_MASK 	0x02
124*4882a593Smuzhiyun #define TWL6030_SIMDETECT_INT_MASK 	0x04
125*4882a593Smuzhiyun #define TWL6030_MMCDETECT_INT_MASK 	0x08
126*4882a593Smuzhiyun #define TWL6030_GPADC_INT_MASK 		0x60
127*4882a593Smuzhiyun #define TWL6030_GASGAUGE_INT_MASK 	0x80
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* MASK INT REG GROUP C */
130*4882a593Smuzhiyun #define TWL6030_USBOTG_INT_MASK  	0x0F
131*4882a593Smuzhiyun #define TWL6030_CHARGER_CTRL_INT_MASK 	0x10
132*4882a593Smuzhiyun #define TWL6030_CHARGER_FAULT_INT_MASK 	0x60
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define TWL6030_MMCCTRL		0xEE
135*4882a593Smuzhiyun #define VMMC_AUTO_OFF			(0x1 << 3)
136*4882a593Smuzhiyun #define SW_FC				(0x1 << 2)
137*4882a593Smuzhiyun #define STS_MMC			0x1
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define TWL6030_CFG_INPUT_PUPD3	0xF2
140*4882a593Smuzhiyun #define MMC_PU				(0x1 << 3)
141*4882a593Smuzhiyun #define MMC_PD				(0x1 << 2)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define TWL_SIL_TYPE(rev)		((rev) & 0x00FFFFFF)
144*4882a593Smuzhiyun #define TWL_SIL_REV(rev)		((rev) >> 24)
145*4882a593Smuzhiyun #define TWL_SIL_5030			0x09002F
146*4882a593Smuzhiyun #define TWL5030_REV_1_0			0x00
147*4882a593Smuzhiyun #define TWL5030_REV_1_1			0x10
148*4882a593Smuzhiyun #define TWL5030_REV_1_2			0x30
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define TWL4030_CLASS_ID 		0x4030
151*4882a593Smuzhiyun #define TWL6030_CLASS_ID 		0x6030
152*4882a593Smuzhiyun unsigned int twl_rev(void);
153*4882a593Smuzhiyun #define GET_TWL_REV (twl_rev())
154*4882a593Smuzhiyun #define TWL_CLASS_IS(class, id)			\
155*4882a593Smuzhiyun static inline int twl_class_is_ ##class(void)	\
156*4882a593Smuzhiyun {						\
157*4882a593Smuzhiyun 	return ((id) == (GET_TWL_REV)) ? 1 : 0;	\
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
161*4882a593Smuzhiyun TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Set the regcache bypass for the regmap associated with the nodule */
164*4882a593Smuzhiyun int twl_set_regcache_bypass(u8 mod_no, bool enable);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  * Read and write several 8-bit registers at once.
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
170*4882a593Smuzhiyun int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * Read and write single 8-bit registers
174*4882a593Smuzhiyun  */
twl_i2c_write_u8(u8 mod_no,u8 val,u8 reg)175*4882a593Smuzhiyun static inline int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg) {
176*4882a593Smuzhiyun 	return twl_i2c_write(mod_no, &val, reg, 1);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
twl_i2c_read_u8(u8 mod_no,u8 * val,u8 reg)179*4882a593Smuzhiyun static inline int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg) {
180*4882a593Smuzhiyun 	return twl_i2c_read(mod_no, val, reg, 1);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
twl_i2c_write_u16(u8 mod_no,u16 val,u8 reg)183*4882a593Smuzhiyun static inline int twl_i2c_write_u16(u8 mod_no, u16 val, u8 reg) {
184*4882a593Smuzhiyun 	__le16 value;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	value = cpu_to_le16(val);
187*4882a593Smuzhiyun 	return twl_i2c_write(mod_no, (u8 *) &value, reg, 2);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
twl_i2c_read_u16(u8 mod_no,u16 * val,u8 reg)190*4882a593Smuzhiyun static inline int twl_i2c_read_u16(u8 mod_no, u16 *val, u8 reg) {
191*4882a593Smuzhiyun 	int ret;
192*4882a593Smuzhiyun 	__le16 value;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ret = twl_i2c_read(mod_no, (u8 *) &value, reg, 2);
195*4882a593Smuzhiyun 	*val = le16_to_cpu(value);
196*4882a593Smuzhiyun 	return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun int twl_get_type(void);
200*4882a593Smuzhiyun int twl_get_version(void);
201*4882a593Smuzhiyun int twl_get_hfclk_rate(void);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
204*4882a593Smuzhiyun int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Card detect Configuration for MMC1 Controller on OMAP4 */
207*4882a593Smuzhiyun #ifdef CONFIG_TWL4030_CORE
208*4882a593Smuzhiyun int twl6030_mmc_card_detect_config(void);
209*4882a593Smuzhiyun #else
twl6030_mmc_card_detect_config(void)210*4882a593Smuzhiyun static inline int twl6030_mmc_card_detect_config(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	pr_debug("twl6030_mmc_card_detect_config not supported\n");
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* MMC1 Controller on OMAP4 uses Phoenix irq for Card detect */
218*4882a593Smuzhiyun #ifdef CONFIG_TWL4030_CORE
219*4882a593Smuzhiyun int twl6030_mmc_card_detect(struct device *dev, int slot);
220*4882a593Smuzhiyun #else
twl6030_mmc_card_detect(struct device * dev,int slot)221*4882a593Smuzhiyun static inline int twl6030_mmc_card_detect(struct device *dev, int slot)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	pr_debug("Call back twl6030_mmc_card_detect not supported\n");
224*4882a593Smuzhiyun 	return -EIO;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  * NOTE:  at up to 1024 registers, this is a big chip.
231*4882a593Smuzhiyun  *
232*4882a593Smuzhiyun  * Avoid putting register declarations in this file, instead of into
233*4882a593Smuzhiyun  * a driver-private file, unless some of the registers in a block
234*4882a593Smuzhiyun  * need to be shared with other drivers.  One example is blocks that
235*4882a593Smuzhiyun  * have Secondary IRQ Handler (SIH) registers.
236*4882a593Smuzhiyun  */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define TWL4030_SIH_CTRL_EXCLEN_MASK	BIT(0)
239*4882a593Smuzhiyun #define TWL4030_SIH_CTRL_PENDDIS_MASK	BIT(1)
240*4882a593Smuzhiyun #define TWL4030_SIH_CTRL_COR_MASK	BIT(2)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define REG_GPIODATAIN1			0x0
249*4882a593Smuzhiyun #define REG_GPIODATAIN2			0x1
250*4882a593Smuzhiyun #define REG_GPIODATAIN3			0x2
251*4882a593Smuzhiyun #define REG_GPIODATADIR1		0x3
252*4882a593Smuzhiyun #define REG_GPIODATADIR2		0x4
253*4882a593Smuzhiyun #define REG_GPIODATADIR3		0x5
254*4882a593Smuzhiyun #define REG_GPIODATAOUT1		0x6
255*4882a593Smuzhiyun #define REG_GPIODATAOUT2		0x7
256*4882a593Smuzhiyun #define REG_GPIODATAOUT3		0x8
257*4882a593Smuzhiyun #define REG_CLEARGPIODATAOUT1		0x9
258*4882a593Smuzhiyun #define REG_CLEARGPIODATAOUT2		0xA
259*4882a593Smuzhiyun #define REG_CLEARGPIODATAOUT3		0xB
260*4882a593Smuzhiyun #define REG_SETGPIODATAOUT1		0xC
261*4882a593Smuzhiyun #define REG_SETGPIODATAOUT2		0xD
262*4882a593Smuzhiyun #define REG_SETGPIODATAOUT3		0xE
263*4882a593Smuzhiyun #define REG_GPIO_DEBEN1			0xF
264*4882a593Smuzhiyun #define REG_GPIO_DEBEN2			0x10
265*4882a593Smuzhiyun #define REG_GPIO_DEBEN3			0x11
266*4882a593Smuzhiyun #define REG_GPIO_CTRL			0x12
267*4882a593Smuzhiyun #define REG_GPIOPUPDCTR1		0x13
268*4882a593Smuzhiyun #define REG_GPIOPUPDCTR2		0x14
269*4882a593Smuzhiyun #define REG_GPIOPUPDCTR3		0x15
270*4882a593Smuzhiyun #define REG_GPIOPUPDCTR4		0x16
271*4882a593Smuzhiyun #define REG_GPIOPUPDCTR5		0x17
272*4882a593Smuzhiyun #define REG_GPIO_ISR1A			0x19
273*4882a593Smuzhiyun #define REG_GPIO_ISR2A			0x1A
274*4882a593Smuzhiyun #define REG_GPIO_ISR3A			0x1B
275*4882a593Smuzhiyun #define REG_GPIO_IMR1A			0x1C
276*4882a593Smuzhiyun #define REG_GPIO_IMR2A			0x1D
277*4882a593Smuzhiyun #define REG_GPIO_IMR3A			0x1E
278*4882a593Smuzhiyun #define REG_GPIO_ISR1B			0x1F
279*4882a593Smuzhiyun #define REG_GPIO_ISR2B			0x20
280*4882a593Smuzhiyun #define REG_GPIO_ISR3B			0x21
281*4882a593Smuzhiyun #define REG_GPIO_IMR1B			0x22
282*4882a593Smuzhiyun #define REG_GPIO_IMR2B			0x23
283*4882a593Smuzhiyun #define REG_GPIO_IMR3B			0x24
284*4882a593Smuzhiyun #define REG_GPIO_EDR1			0x28
285*4882a593Smuzhiyun #define REG_GPIO_EDR2			0x29
286*4882a593Smuzhiyun #define REG_GPIO_EDR3			0x2A
287*4882a593Smuzhiyun #define REG_GPIO_EDR4			0x2B
288*4882a593Smuzhiyun #define REG_GPIO_EDR5			0x2C
289*4882a593Smuzhiyun #define REG_GPIO_SIH_CTRL		0x2D
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* Up to 18 signals are available as GPIOs, when their
292*4882a593Smuzhiyun  * pins are not assigned to another use (such as ULPI/USB).
293*4882a593Smuzhiyun  */
294*4882a593Smuzhiyun #define TWL4030_GPIO_MAX		18
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /*Interface Bit Register (INTBR) offsets
299*4882a593Smuzhiyun  *(Use TWL_4030_MODULE_INTBR)
300*4882a593Smuzhiyun  */
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define REG_IDCODE_7_0			0x00
303*4882a593Smuzhiyun #define REG_IDCODE_15_8			0x01
304*4882a593Smuzhiyun #define REG_IDCODE_16_23		0x02
305*4882a593Smuzhiyun #define REG_IDCODE_31_24		0x03
306*4882a593Smuzhiyun #define REG_GPPUPDCTR1			0x0F
307*4882a593Smuzhiyun #define REG_UNLOCK_TEST_REG		0x12
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /*I2C1 and I2C4(SR) SDA/SCL pull-up control bits */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define I2C_SCL_CTRL_PU			BIT(0)
312*4882a593Smuzhiyun #define I2C_SDA_CTRL_PU			BIT(2)
313*4882a593Smuzhiyun #define SR_I2C_SCL_CTRL_PU		BIT(4)
314*4882a593Smuzhiyun #define SR_I2C_SDA_CTRL_PU		BIT(6)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define TWL_EEPROM_R_UNLOCK		0x49
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
322*4882a593Smuzhiyun  * ... SIH/interrupt only
323*4882a593Smuzhiyun  */
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_ISR1	0x11
326*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_IMR1	0x12
327*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_ISR2	0x13
328*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_IMR2	0x14
329*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_SIR		0x15	/* test register */
330*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_EDR		0x16
331*4882a593Smuzhiyun #define TWL4030_KEYPAD_KEYP_SIH_CTRL	0x17
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
337*4882a593Smuzhiyun  * ... SIH/interrupt only
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define TWL4030_MADC_ISR1		0x61
341*4882a593Smuzhiyun #define TWL4030_MADC_IMR1		0x62
342*4882a593Smuzhiyun #define TWL4030_MADC_ISR2		0x63
343*4882a593Smuzhiyun #define TWL4030_MADC_IMR2		0x64
344*4882a593Smuzhiyun #define TWL4030_MADC_SIR		0x65	/* test register */
345*4882a593Smuzhiyun #define TWL4030_MADC_EDR		0x66
346*4882a593Smuzhiyun #define TWL4030_MADC_SIH_CTRL		0x67
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
352*4882a593Smuzhiyun  */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIISR1A	0x0
355*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIISR2A	0x1
356*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIIMR1A	0x2
357*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIIMR2A	0x3
358*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIISR1B	0x4
359*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIISR2B	0x5
360*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIIMR1B	0x6
361*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIIMR2B	0x7
362*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCISIR1	0x8	/* test register */
363*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCISIR2	0x9	/* test register */
364*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIEDR1	0xa
365*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIEDR2	0xb
366*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCIEDR3	0xc
367*4882a593Smuzhiyun #define TWL4030_INTERRUPTS_BCISIHCTRL	0xd
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun  * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
373*4882a593Smuzhiyun  */
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define TWL4030_INT_PWR_ISR1		0x0
376*4882a593Smuzhiyun #define TWL4030_INT_PWR_IMR1		0x1
377*4882a593Smuzhiyun #define TWL4030_INT_PWR_ISR2		0x2
378*4882a593Smuzhiyun #define TWL4030_INT_PWR_IMR2		0x3
379*4882a593Smuzhiyun #define TWL4030_INT_PWR_SIR		0x4	/* test register */
380*4882a593Smuzhiyun #define TWL4030_INT_PWR_EDR1		0x5
381*4882a593Smuzhiyun #define TWL4030_INT_PWR_EDR2		0x6
382*4882a593Smuzhiyun #define TWL4030_INT_PWR_SIH_CTRL	0x7
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun  * Accessory Interrupts
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define TWL5031_ACIIMR_LSB		0x05
390*4882a593Smuzhiyun #define TWL5031_ACIIMR_MSB		0x06
391*4882a593Smuzhiyun #define TWL5031_ACIIDR_LSB		0x07
392*4882a593Smuzhiyun #define TWL5031_ACIIDR_MSB		0x08
393*4882a593Smuzhiyun #define TWL5031_ACCISR1			0x0F
394*4882a593Smuzhiyun #define TWL5031_ACCIMR1			0x10
395*4882a593Smuzhiyun #define TWL5031_ACCISR2			0x11
396*4882a593Smuzhiyun #define TWL5031_ACCIMR2			0x12
397*4882a593Smuzhiyun #define TWL5031_ACCSIR			0x13
398*4882a593Smuzhiyun #define TWL5031_ACCEDR1			0x14
399*4882a593Smuzhiyun #define TWL5031_ACCSIHCTRL		0x15
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun  * Battery Charger Controller
405*4882a593Smuzhiyun  */
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIISR1	0x0
408*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIIMR1	0x1
409*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIISR2	0x2
410*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIIMR2	0x3
411*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCISIR	0x4
412*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIEDR1	0x5
413*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCIEDR2	0x6
414*4882a593Smuzhiyun #define TWL5031_INTERRUPTS_BCISIHCTRL	0x7
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /*
419*4882a593Smuzhiyun  * PM Master module register offsets (use TWL4030_MODULE_PM_MASTER)
420*4882a593Smuzhiyun  */
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_P1_TRANSITION	0x00
423*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_P2_TRANSITION	0x01
424*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_P3_TRANSITION	0x02
425*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_P123_TRANSITION	0x03
426*4882a593Smuzhiyun #define TWL4030_PM_MASTER_STS_BOOT		0x04
427*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_BOOT		0x05
428*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SHUNDAN		0x06
429*4882a593Smuzhiyun #define TWL4030_PM_MASTER_BOOT_BCI		0x07
430*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_PWRANA1		0x08
431*4882a593Smuzhiyun #define TWL4030_PM_MASTER_CFG_PWRANA2		0x09
432*4882a593Smuzhiyun #define TWL4030_PM_MASTER_BACKUP_MISC_STS	0x0b
433*4882a593Smuzhiyun #define TWL4030_PM_MASTER_BACKUP_MISC_CFG	0x0c
434*4882a593Smuzhiyun #define TWL4030_PM_MASTER_BACKUP_MISC_TST	0x0d
435*4882a593Smuzhiyun #define TWL4030_PM_MASTER_PROTECT_KEY		0x0e
436*4882a593Smuzhiyun #define TWL4030_PM_MASTER_STS_HW_CONDITIONS	0x0f
437*4882a593Smuzhiyun #define TWL4030_PM_MASTER_P1_SW_EVENTS		0x10
438*4882a593Smuzhiyun #define TWL4030_PM_MASTER_P2_SW_EVENTS		0x11
439*4882a593Smuzhiyun #define TWL4030_PM_MASTER_P3_SW_EVENTS		0x12
440*4882a593Smuzhiyun #define TWL4030_PM_MASTER_STS_P123_STATE	0x13
441*4882a593Smuzhiyun #define TWL4030_PM_MASTER_PB_CFG		0x14
442*4882a593Smuzhiyun #define TWL4030_PM_MASTER_PB_WORD_MSB		0x15
443*4882a593Smuzhiyun #define TWL4030_PM_MASTER_PB_WORD_LSB		0x16
444*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_W2P		0x1c
445*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_P2A		0x1d
446*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_A2W		0x1e
447*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_A2S		0x1f
448*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_S2A12		0x20
449*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_S2A3		0x21
450*4882a593Smuzhiyun #define TWL4030_PM_MASTER_SEQ_ADD_WARM		0x22
451*4882a593Smuzhiyun #define TWL4030_PM_MASTER_MEMORY_ADDRESS	0x23
452*4882a593Smuzhiyun #define TWL4030_PM_MASTER_MEMORY_DATA		0x24
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define TWL4030_PM_MASTER_KEY_CFG1		0xc0
455*4882a593Smuzhiyun #define TWL4030_PM_MASTER_KEY_CFG2		0x0c
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define TWL4030_PM_MASTER_KEY_TST1		0xe0
458*4882a593Smuzhiyun #define TWL4030_PM_MASTER_KEY_TST2		0x0e
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define TWL4030_PM_MASTER_GLOBAL_TST		0xb6
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Power bus message definitions */
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /* The TWL4030/5030 splits its power-management resources (the various
467*4882a593Smuzhiyun  * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
468*4882a593Smuzhiyun  * P3. These groups can then be configured to transition between sleep, wait-on
469*4882a593Smuzhiyun  * and active states by sending messages to the power bus.  See Section 5.4.2
470*4882a593Smuzhiyun  * Power Resources of TWL4030 TRM
471*4882a593Smuzhiyun  */
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /* Processor groups */
474*4882a593Smuzhiyun #define DEV_GRP_NULL		0x0
475*4882a593Smuzhiyun #define DEV_GRP_P1		0x1	/* P1: all OMAP devices */
476*4882a593Smuzhiyun #define DEV_GRP_P2		0x2	/* P2: all Modem devices */
477*4882a593Smuzhiyun #define DEV_GRP_P3		0x4	/* P3: all peripheral devices */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* Resource groups */
480*4882a593Smuzhiyun #define RES_GRP_RES		0x0	/* Reserved */
481*4882a593Smuzhiyun #define RES_GRP_PP		0x1	/* Power providers */
482*4882a593Smuzhiyun #define RES_GRP_RC		0x2	/* Reset and control */
483*4882a593Smuzhiyun #define RES_GRP_PP_RC		0x3
484*4882a593Smuzhiyun #define RES_GRP_PR		0x4	/* Power references */
485*4882a593Smuzhiyun #define RES_GRP_PP_PR		0x5
486*4882a593Smuzhiyun #define RES_GRP_RC_PR		0x6
487*4882a593Smuzhiyun #define RES_GRP_ALL		0x7	/* All resource groups */
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define RES_TYPE2_R0		0x0
490*4882a593Smuzhiyun #define RES_TYPE2_R1		0x1
491*4882a593Smuzhiyun #define RES_TYPE2_R2		0x2
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define RES_TYPE_R0		0x0
494*4882a593Smuzhiyun #define RES_TYPE_ALL		0x7
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* Resource states */
497*4882a593Smuzhiyun #define RES_STATE_WRST		0xF
498*4882a593Smuzhiyun #define RES_STATE_ACTIVE	0xE
499*4882a593Smuzhiyun #define RES_STATE_SLEEP		0x8
500*4882a593Smuzhiyun #define RES_STATE_OFF		0x0
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* Power resources */
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* Power providers */
505*4882a593Smuzhiyun #define RES_VAUX1               1
506*4882a593Smuzhiyun #define RES_VAUX2               2
507*4882a593Smuzhiyun #define RES_VAUX3               3
508*4882a593Smuzhiyun #define RES_VAUX4               4
509*4882a593Smuzhiyun #define RES_VMMC1               5
510*4882a593Smuzhiyun #define RES_VMMC2               6
511*4882a593Smuzhiyun #define RES_VPLL1               7
512*4882a593Smuzhiyun #define RES_VPLL2               8
513*4882a593Smuzhiyun #define RES_VSIM                9
514*4882a593Smuzhiyun #define RES_VDAC                10
515*4882a593Smuzhiyun #define RES_VINTANA1            11
516*4882a593Smuzhiyun #define RES_VINTANA2            12
517*4882a593Smuzhiyun #define RES_VINTDIG             13
518*4882a593Smuzhiyun #define RES_VIO                 14
519*4882a593Smuzhiyun #define RES_VDD1                15
520*4882a593Smuzhiyun #define RES_VDD2                16
521*4882a593Smuzhiyun #define RES_VUSB_1V5            17
522*4882a593Smuzhiyun #define RES_VUSB_1V8            18
523*4882a593Smuzhiyun #define RES_VUSB_3V1            19
524*4882a593Smuzhiyun #define RES_VUSBCP              20
525*4882a593Smuzhiyun #define RES_REGEN               21
526*4882a593Smuzhiyun /* Reset and control */
527*4882a593Smuzhiyun #define RES_NRES_PWRON          22
528*4882a593Smuzhiyun #define RES_CLKEN               23
529*4882a593Smuzhiyun #define RES_SYSEN               24
530*4882a593Smuzhiyun #define RES_HFCLKOUT            25
531*4882a593Smuzhiyun #define RES_32KCLKOUT           26
532*4882a593Smuzhiyun #define RES_RESET               27
533*4882a593Smuzhiyun /* Power Reference */
534*4882a593Smuzhiyun #define RES_MAIN_REF            28
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define TOTAL_RESOURCES		28
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun  * Power Bus Message Format ... these can be sent individually by Linux,
539*4882a593Smuzhiyun  * but are usually part of downloaded scripts that are run when various
540*4882a593Smuzhiyun  * power events are triggered.
541*4882a593Smuzhiyun  *
542*4882a593Smuzhiyun  *  Broadcast Message (16 Bits):
543*4882a593Smuzhiyun  *    DEV_GRP[15:13] MT[12]  RES_GRP[11:9]  RES_TYPE2[8:7] RES_TYPE[6:4]
544*4882a593Smuzhiyun  *    RES_STATE[3:0]
545*4882a593Smuzhiyun  *
546*4882a593Smuzhiyun  *  Singular Message (16 Bits):
547*4882a593Smuzhiyun  *    DEV_GRP[15:13] MT[12]  RES_ID[11:4]  RES_STATE[3:0]
548*4882a593Smuzhiyun  */
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
551*4882a593Smuzhiyun 	( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
552*4882a593Smuzhiyun 	| (type) << 4 | (state))
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define MSG_SINGULAR(devgrp, id, state) \
555*4882a593Smuzhiyun 	((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define MSG_BROADCAST_ALL(devgrp, state) \
558*4882a593Smuzhiyun 	((devgrp) << 5 | (state))
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun #define MSG_BROADCAST_REF MSG_BROADCAST_ALL
561*4882a593Smuzhiyun #define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
562*4882a593Smuzhiyun #define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
563*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun struct twl4030_clock_init_data {
566*4882a593Smuzhiyun 	bool ck32k_lowpwr_enable;
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun struct twl4030_bci_platform_data {
570*4882a593Smuzhiyun 	int *battery_tmp_tbl;
571*4882a593Smuzhiyun 	unsigned int tblsize;
572*4882a593Smuzhiyun 	int	bb_uvolt;	/* voltage to charge backup battery */
573*4882a593Smuzhiyun 	int	bb_uamp;	/* current for backup battery charging */
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun /* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
577*4882a593Smuzhiyun struct twl4030_gpio_platform_data {
578*4882a593Smuzhiyun 	/* package the two LED signals as output-only GPIOs? */
579*4882a593Smuzhiyun 	bool		use_leds;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
582*4882a593Smuzhiyun 	u8		mmc_cd;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
585*4882a593Smuzhiyun 	u32		debounce;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
588*4882a593Smuzhiyun 	 * should be enabled.  Else, if that bit is set in "pulldowns",
589*4882a593Smuzhiyun 	 * that pulldown is enabled.  Don't waste power by letting any
590*4882a593Smuzhiyun 	 * digital inputs float...
591*4882a593Smuzhiyun 	 */
592*4882a593Smuzhiyun 	u32		pullups;
593*4882a593Smuzhiyun 	u32		pulldowns;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	int		(*setup)(struct device *dev,
596*4882a593Smuzhiyun 				unsigned gpio, unsigned ngpio);
597*4882a593Smuzhiyun 	int		(*teardown)(struct device *dev,
598*4882a593Smuzhiyun 				unsigned gpio, unsigned ngpio);
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun struct twl4030_madc_platform_data {
602*4882a593Smuzhiyun 	int		irq_line;
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /* Boards have unique mappings of {row, col} --> keycode.
606*4882a593Smuzhiyun  * Column and row are 8 bits each, but range only from 0..7.
607*4882a593Smuzhiyun  * a PERSISTENT_KEY is "always on" and never reported.
608*4882a593Smuzhiyun  */
609*4882a593Smuzhiyun #define PERSISTENT_KEY(r, c)	KEY((r), (c), KEY_RESERVED)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun struct twl4030_keypad_data {
612*4882a593Smuzhiyun 	const struct matrix_keymap_data *keymap_data;
613*4882a593Smuzhiyun 	unsigned rows;
614*4882a593Smuzhiyun 	unsigned cols;
615*4882a593Smuzhiyun 	bool rep;
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun enum twl4030_usb_mode {
619*4882a593Smuzhiyun 	T2_USB_MODE_ULPI = 1,
620*4882a593Smuzhiyun 	T2_USB_MODE_CEA2011_3PIN = 2,
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun struct twl4030_usb_data {
624*4882a593Smuzhiyun 	enum twl4030_usb_mode	usb_mode;
625*4882a593Smuzhiyun 	unsigned long		features;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	int		(*phy_init)(struct device *dev);
628*4882a593Smuzhiyun 	int		(*phy_exit)(struct device *dev);
629*4882a593Smuzhiyun 	/* Power on/off the PHY */
630*4882a593Smuzhiyun 	int		(*phy_power)(struct device *dev, int iD, int on);
631*4882a593Smuzhiyun 	/* enable/disable  phy clocks */
632*4882a593Smuzhiyun 	int		(*phy_set_clock)(struct device *dev, int on);
633*4882a593Smuzhiyun 	/* suspend/resume of phy */
634*4882a593Smuzhiyun 	int		(*phy_suspend)(struct device *dev, int suspend);
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun struct twl4030_ins {
638*4882a593Smuzhiyun 	u16 pmb_message;
639*4882a593Smuzhiyun 	u8 delay;
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun struct twl4030_script {
643*4882a593Smuzhiyun 	struct twl4030_ins *script;
644*4882a593Smuzhiyun 	unsigned size;
645*4882a593Smuzhiyun 	u8 flags;
646*4882a593Smuzhiyun #define TWL4030_WRST_SCRIPT	(1<<0)
647*4882a593Smuzhiyun #define TWL4030_WAKEUP12_SCRIPT	(1<<1)
648*4882a593Smuzhiyun #define TWL4030_WAKEUP3_SCRIPT	(1<<2)
649*4882a593Smuzhiyun #define TWL4030_SLEEP_SCRIPT	(1<<3)
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun struct twl4030_resconfig {
653*4882a593Smuzhiyun 	u8 resource;
654*4882a593Smuzhiyun 	u8 devgroup;	/* Processor group that Power resource belongs to */
655*4882a593Smuzhiyun 	u8 type;	/* Power resource addressed, 6 / broadcast message */
656*4882a593Smuzhiyun 	u8 type2;	/* Power resource addressed, 3 / broadcast message */
657*4882a593Smuzhiyun 	u8 remap_off;	/* off state remapping */
658*4882a593Smuzhiyun 	u8 remap_sleep;	/* sleep state remapping */
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun struct twl4030_power_data {
662*4882a593Smuzhiyun 	struct twl4030_script **scripts;
663*4882a593Smuzhiyun 	unsigned num;
664*4882a593Smuzhiyun 	struct twl4030_resconfig *resource_config;
665*4882a593Smuzhiyun 	struct twl4030_resconfig *board_config;
666*4882a593Smuzhiyun #define TWL4030_RESCONFIG_UNDEF	((u8)-1)
667*4882a593Smuzhiyun 	bool use_poweroff;	/* Board is wired for TWL poweroff */
668*4882a593Smuzhiyun 	bool ac_charger_quirk;	/* Disable AC charger on board */
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun extern int twl4030_remove_script(u8 flags);
672*4882a593Smuzhiyun extern void twl4030_power_off(void);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun struct twl4030_codec_data {
675*4882a593Smuzhiyun 	unsigned int digimic_delay; /* in ms */
676*4882a593Smuzhiyun 	unsigned int ramp_delay_value;
677*4882a593Smuzhiyun 	unsigned int offset_cncl_path;
678*4882a593Smuzhiyun 	unsigned int hs_extmute:1;
679*4882a593Smuzhiyun 	int hs_extmute_gpio;
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun struct twl4030_vibra_data {
683*4882a593Smuzhiyun 	unsigned int	coexist;
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun struct twl4030_audio_data {
687*4882a593Smuzhiyun 	unsigned int	audio_mclk;
688*4882a593Smuzhiyun 	struct twl4030_codec_data *codec;
689*4882a593Smuzhiyun 	struct twl4030_vibra_data *vibra;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* twl6040 */
692*4882a593Smuzhiyun 	int audpwron_gpio;	/* audio power-on gpio */
693*4882a593Smuzhiyun 	int naudint_irq;	/* audio interrupt */
694*4882a593Smuzhiyun 	unsigned int irq_base;
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun struct twl4030_platform_data {
698*4882a593Smuzhiyun 	struct twl4030_clock_init_data		*clock;
699*4882a593Smuzhiyun 	struct twl4030_bci_platform_data	*bci;
700*4882a593Smuzhiyun 	struct twl4030_gpio_platform_data	*gpio;
701*4882a593Smuzhiyun 	struct twl4030_madc_platform_data	*madc;
702*4882a593Smuzhiyun 	struct twl4030_keypad_data		*keypad;
703*4882a593Smuzhiyun 	struct twl4030_usb_data			*usb;
704*4882a593Smuzhiyun 	struct twl4030_power_data		*power;
705*4882a593Smuzhiyun 	struct twl4030_audio_data		*audio;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* Common LDO regulators for TWL4030/TWL6030 */
708*4882a593Smuzhiyun 	struct regulator_init_data		*vdac;
709*4882a593Smuzhiyun 	struct regulator_init_data		*vaux1;
710*4882a593Smuzhiyun 	struct regulator_init_data		*vaux2;
711*4882a593Smuzhiyun 	struct regulator_init_data		*vaux3;
712*4882a593Smuzhiyun 	struct regulator_init_data		*vdd1;
713*4882a593Smuzhiyun 	struct regulator_init_data		*vdd2;
714*4882a593Smuzhiyun 	struct regulator_init_data		*vdd3;
715*4882a593Smuzhiyun 	/* TWL4030 LDO regulators */
716*4882a593Smuzhiyun 	struct regulator_init_data		*vpll1;
717*4882a593Smuzhiyun 	struct regulator_init_data		*vpll2;
718*4882a593Smuzhiyun 	struct regulator_init_data		*vmmc1;
719*4882a593Smuzhiyun 	struct regulator_init_data		*vmmc2;
720*4882a593Smuzhiyun 	struct regulator_init_data		*vsim;
721*4882a593Smuzhiyun 	struct regulator_init_data		*vaux4;
722*4882a593Smuzhiyun 	struct regulator_init_data		*vio;
723*4882a593Smuzhiyun 	struct regulator_init_data		*vintana1;
724*4882a593Smuzhiyun 	struct regulator_init_data		*vintana2;
725*4882a593Smuzhiyun 	struct regulator_init_data		*vintdig;
726*4882a593Smuzhiyun 	/* TWL6030 LDO regulators */
727*4882a593Smuzhiyun 	struct regulator_init_data              *vmmc;
728*4882a593Smuzhiyun 	struct regulator_init_data              *vpp;
729*4882a593Smuzhiyun 	struct regulator_init_data              *vusim;
730*4882a593Smuzhiyun 	struct regulator_init_data              *vana;
731*4882a593Smuzhiyun 	struct regulator_init_data              *vcxio;
732*4882a593Smuzhiyun 	struct regulator_init_data              *vusb;
733*4882a593Smuzhiyun 	struct regulator_init_data		*clk32kg;
734*4882a593Smuzhiyun 	struct regulator_init_data              *v1v8;
735*4882a593Smuzhiyun 	struct regulator_init_data              *v2v1;
736*4882a593Smuzhiyun 	/* TWL6032 LDO regulators */
737*4882a593Smuzhiyun 	struct regulator_init_data		*ldo1;
738*4882a593Smuzhiyun 	struct regulator_init_data		*ldo2;
739*4882a593Smuzhiyun 	struct regulator_init_data		*ldo3;
740*4882a593Smuzhiyun 	struct regulator_init_data		*ldo4;
741*4882a593Smuzhiyun 	struct regulator_init_data		*ldo5;
742*4882a593Smuzhiyun 	struct regulator_init_data		*ldo6;
743*4882a593Smuzhiyun 	struct regulator_init_data		*ldo7;
744*4882a593Smuzhiyun 	struct regulator_init_data		*ldoln;
745*4882a593Smuzhiyun 	struct regulator_init_data		*ldousb;
746*4882a593Smuzhiyun 	/* TWL6032 DCDC regulators */
747*4882a593Smuzhiyun 	struct regulator_init_data		*smps3;
748*4882a593Smuzhiyun 	struct regulator_init_data		*smps4;
749*4882a593Smuzhiyun 	struct regulator_init_data		*vio6025;
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun struct twl_regulator_driver_data {
753*4882a593Smuzhiyun 	int		(*set_voltage)(void *data, int target_uV);
754*4882a593Smuzhiyun 	int		(*get_voltage)(void *data);
755*4882a593Smuzhiyun 	void		*data;
756*4882a593Smuzhiyun 	unsigned long	features;
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun /* chip-specific feature flags, for twl_regulator_driver_data.features */
759*4882a593Smuzhiyun #define TWL4030_VAUX2		BIT(0)	/* pre-5030 voltage ranges */
760*4882a593Smuzhiyun #define TPS_SUBSET		BIT(1)	/* tps659[23]0 have fewer LDOs */
761*4882a593Smuzhiyun #define TWL5031			BIT(2)  /* twl5031 has different registers */
762*4882a593Smuzhiyun #define TWL6030_CLASS		BIT(3)	/* TWL6030 class */
763*4882a593Smuzhiyun #define TWL6032_SUBCLASS	BIT(4)  /* TWL6032 has changed registers */
764*4882a593Smuzhiyun #define TWL4030_ALLOW_UNSUPPORTED BIT(5) /* Some voltages are possible
765*4882a593Smuzhiyun 					  * but not officially supported.
766*4882a593Smuzhiyun 					  * This flag is necessary to
767*4882a593Smuzhiyun 					  * enable them.
768*4882a593Smuzhiyun 					  */
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun int twl4030_sih_setup(struct device *dev, int module, int irq_base);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /* Offsets to Power Registers */
775*4882a593Smuzhiyun #define TWL4030_VDAC_DEV_GRP		0x3B
776*4882a593Smuzhiyun #define TWL4030_VDAC_DEDICATED		0x3E
777*4882a593Smuzhiyun #define TWL4030_VAUX1_DEV_GRP		0x17
778*4882a593Smuzhiyun #define TWL4030_VAUX1_DEDICATED		0x1A
779*4882a593Smuzhiyun #define TWL4030_VAUX2_DEV_GRP		0x1B
780*4882a593Smuzhiyun #define TWL4030_VAUX2_DEDICATED		0x1E
781*4882a593Smuzhiyun #define TWL4030_VAUX3_DEV_GRP		0x1F
782*4882a593Smuzhiyun #define TWL4030_VAUX3_DEDICATED		0x22
783*4882a593Smuzhiyun 
twl4030charger_usb_en(int enable)784*4882a593Smuzhiyun static inline int twl4030charger_usb_en(int enable) { return 0; }
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* Linux-specific regulator identifiers ... for now, we only support
789*4882a593Smuzhiyun  * the LDOs, and leave the three buck converters alone.  VDD1 and VDD2
790*4882a593Smuzhiyun  * need to tie into hardware based voltage scaling (cpufreq etc), while
791*4882a593Smuzhiyun  * VIO is generally fixed.
792*4882a593Smuzhiyun  */
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun /* TWL4030 SMPS/LDO's */
795*4882a593Smuzhiyun /* EXTERNAL dc-to-dc buck converters */
796*4882a593Smuzhiyun #define TWL4030_REG_VDD1	0
797*4882a593Smuzhiyun #define TWL4030_REG_VDD2	1
798*4882a593Smuzhiyun #define TWL4030_REG_VIO		2
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun /* EXTERNAL LDOs */
801*4882a593Smuzhiyun #define TWL4030_REG_VDAC	3
802*4882a593Smuzhiyun #define TWL4030_REG_VPLL1	4
803*4882a593Smuzhiyun #define TWL4030_REG_VPLL2	5	/* not on all chips */
804*4882a593Smuzhiyun #define TWL4030_REG_VMMC1	6
805*4882a593Smuzhiyun #define TWL4030_REG_VMMC2	7	/* not on all chips */
806*4882a593Smuzhiyun #define TWL4030_REG_VSIM	8	/* not on all chips */
807*4882a593Smuzhiyun #define TWL4030_REG_VAUX1	9	/* not on all chips */
808*4882a593Smuzhiyun #define TWL4030_REG_VAUX2_4030	10	/* (twl4030-specific) */
809*4882a593Smuzhiyun #define TWL4030_REG_VAUX2	11	/* (twl5030 and newer) */
810*4882a593Smuzhiyun #define TWL4030_REG_VAUX3	12	/* not on all chips */
811*4882a593Smuzhiyun #define TWL4030_REG_VAUX4	13	/* not on all chips */
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun /* INTERNAL LDOs */
814*4882a593Smuzhiyun #define TWL4030_REG_VINTANA1	14
815*4882a593Smuzhiyun #define TWL4030_REG_VINTANA2	15
816*4882a593Smuzhiyun #define TWL4030_REG_VINTDIG	16
817*4882a593Smuzhiyun #define TWL4030_REG_VUSB1V5	17
818*4882a593Smuzhiyun #define TWL4030_REG_VUSB1V8	18
819*4882a593Smuzhiyun #define TWL4030_REG_VUSB3V1	19
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun /* TWL6030 SMPS/LDO's */
822*4882a593Smuzhiyun /* EXTERNAL dc-to-dc buck convertor controllable via SR */
823*4882a593Smuzhiyun #define TWL6030_REG_VDD1	30
824*4882a593Smuzhiyun #define TWL6030_REG_VDD2	31
825*4882a593Smuzhiyun #define TWL6030_REG_VDD3	32
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun /* Non SR compliant dc-to-dc buck convertors */
828*4882a593Smuzhiyun #define TWL6030_REG_VMEM	33
829*4882a593Smuzhiyun #define TWL6030_REG_V2V1	34
830*4882a593Smuzhiyun #define TWL6030_REG_V1V29	35
831*4882a593Smuzhiyun #define TWL6030_REG_V1V8	36
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun /* EXTERNAL LDOs */
834*4882a593Smuzhiyun #define TWL6030_REG_VAUX1_6030	37
835*4882a593Smuzhiyun #define TWL6030_REG_VAUX2_6030	38
836*4882a593Smuzhiyun #define TWL6030_REG_VAUX3_6030	39
837*4882a593Smuzhiyun #define TWL6030_REG_VMMC	40
838*4882a593Smuzhiyun #define TWL6030_REG_VPP		41
839*4882a593Smuzhiyun #define TWL6030_REG_VUSIM	42
840*4882a593Smuzhiyun #define TWL6030_REG_VANA	43
841*4882a593Smuzhiyun #define TWL6030_REG_VCXIO	44
842*4882a593Smuzhiyun #define TWL6030_REG_VDAC	45
843*4882a593Smuzhiyun #define TWL6030_REG_VUSB	46
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /* INTERNAL LDOs */
846*4882a593Smuzhiyun #define TWL6030_REG_VRTC	47
847*4882a593Smuzhiyun #define TWL6030_REG_CLK32KG	48
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun /* LDOs on 6025 have different names */
850*4882a593Smuzhiyun #define TWL6032_REG_LDO2	49
851*4882a593Smuzhiyun #define TWL6032_REG_LDO4	50
852*4882a593Smuzhiyun #define TWL6032_REG_LDO3	51
853*4882a593Smuzhiyun #define TWL6032_REG_LDO5	52
854*4882a593Smuzhiyun #define TWL6032_REG_LDO1	53
855*4882a593Smuzhiyun #define TWL6032_REG_LDO7	54
856*4882a593Smuzhiyun #define TWL6032_REG_LDO6	55
857*4882a593Smuzhiyun #define TWL6032_REG_LDOLN	56
858*4882a593Smuzhiyun #define TWL6032_REG_LDOUSB	57
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /* 6025 DCDC supplies */
861*4882a593Smuzhiyun #define TWL6032_REG_SMPS3	58
862*4882a593Smuzhiyun #define TWL6032_REG_SMPS4	59
863*4882a593Smuzhiyun #define TWL6032_REG_VIO		60
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #endif /* End of __TWL4030_H */
867