xref: /OK3568_Linux_fs/kernel/include/linux/mfd/tps80031.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * tps80031.h -- TI TPS80031 and TI TPS80032 PMIC driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2012, NVIDIA Corporation.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Laxman Dewangan <ldewangan@nvidia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any kind,
13*4882a593Smuzhiyun  * whether express or implied; without even the implied warranty of
14*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15*4882a593Smuzhiyun  * General Public License for more details.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
20*4882a593Smuzhiyun  * 02111-1307, USA
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifndef __LINUX_MFD_TPS80031_H
24*4882a593Smuzhiyun #define __LINUX_MFD_TPS80031_H
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/device.h>
27*4882a593Smuzhiyun #include <linux/regmap.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Pull-ups/Pull-downs */
30*4882a593Smuzhiyun #define TPS80031_CFG_INPUT_PUPD1			0xF0
31*4882a593Smuzhiyun #define TPS80031_CFG_INPUT_PUPD2			0xF1
32*4882a593Smuzhiyun #define TPS80031_CFG_INPUT_PUPD3			0xF2
33*4882a593Smuzhiyun #define TPS80031_CFG_INPUT_PUPD4			0xF3
34*4882a593Smuzhiyun #define TPS80031_CFG_LDO_PD1				0xF4
35*4882a593Smuzhiyun #define TPS80031_CFG_LDO_PD2				0xF5
36*4882a593Smuzhiyun #define TPS80031_CFG_SMPS_PD				0xF6
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Real Time Clock */
39*4882a593Smuzhiyun #define TPS80031_SECONDS_REG				0x00
40*4882a593Smuzhiyun #define TPS80031_MINUTES_REG				0x01
41*4882a593Smuzhiyun #define TPS80031_HOURS_REG				0x02
42*4882a593Smuzhiyun #define TPS80031_DAYS_REG				0x03
43*4882a593Smuzhiyun #define TPS80031_MONTHS_REG				0x04
44*4882a593Smuzhiyun #define TPS80031_YEARS_REG				0x05
45*4882a593Smuzhiyun #define TPS80031_WEEKS_REG				0x06
46*4882a593Smuzhiyun #define TPS80031_ALARM_SECONDS_REG			0x08
47*4882a593Smuzhiyun #define TPS80031_ALARM_MINUTES_REG			0x09
48*4882a593Smuzhiyun #define TPS80031_ALARM_HOURS_REG			0x0A
49*4882a593Smuzhiyun #define TPS80031_ALARM_DAYS_REG				0x0B
50*4882a593Smuzhiyun #define TPS80031_ALARM_MONTHS_REG			0x0C
51*4882a593Smuzhiyun #define TPS80031_ALARM_YEARS_REG			0x0D
52*4882a593Smuzhiyun #define TPS80031_RTC_CTRL_REG				0x10
53*4882a593Smuzhiyun #define TPS80031_RTC_STATUS_REG				0x11
54*4882a593Smuzhiyun #define TPS80031_RTC_INTERRUPTS_REG			0x12
55*4882a593Smuzhiyun #define TPS80031_RTC_COMP_LSB_REG			0x13
56*4882a593Smuzhiyun #define TPS80031_RTC_COMP_MSB_REG			0x14
57*4882a593Smuzhiyun #define TPS80031_RTC_RESET_STATUS_REG			0x16
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*PMC Master Module */
60*4882a593Smuzhiyun #define TPS80031_PHOENIX_START_CONDITION		0x1F
61*4882a593Smuzhiyun #define TPS80031_PHOENIX_MSK_TRANSITION			0x20
62*4882a593Smuzhiyun #define TPS80031_STS_HW_CONDITIONS			0x21
63*4882a593Smuzhiyun #define TPS80031_PHOENIX_LAST_TURNOFF_STS		0x22
64*4882a593Smuzhiyun #define TPS80031_VSYSMIN_LO_THRESHOLD			0x23
65*4882a593Smuzhiyun #define TPS80031_VSYSMIN_HI_THRESHOLD			0x24
66*4882a593Smuzhiyun #define TPS80031_PHOENIX_DEV_ON				0x25
67*4882a593Smuzhiyun #define TPS80031_STS_PWR_GRP_STATE			0x27
68*4882a593Smuzhiyun #define TPS80031_PH_CFG_VSYSLOW				0x28
69*4882a593Smuzhiyun #define TPS80031_PH_STS_BOOT				0x29
70*4882a593Smuzhiyun #define TPS80031_PHOENIX_SENS_TRANSITION		0x2A
71*4882a593Smuzhiyun #define TPS80031_PHOENIX_SEQ_CFG			0x2B
72*4882a593Smuzhiyun #define TPS80031_PRIMARY_WATCHDOG_CFG			0X2C
73*4882a593Smuzhiyun #define TPS80031_KEY_PRESS_DUR_CFG			0X2D
74*4882a593Smuzhiyun #define TPS80031_SMPS_LDO_SHORT_STS			0x2E
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* PMC Slave Module - Broadcast */
77*4882a593Smuzhiyun #define TPS80031_BROADCAST_ADDR_ALL			0x31
78*4882a593Smuzhiyun #define TPS80031_BROADCAST_ADDR_REF			0x32
79*4882a593Smuzhiyun #define TPS80031_BROADCAST_ADDR_PROV			0x33
80*4882a593Smuzhiyun #define TPS80031_BROADCAST_ADDR_CLK_RST			0x34
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* PMC Slave Module  SMPS Regulators */
83*4882a593Smuzhiyun #define TPS80031_SMPS4_CFG_TRANS			0x41
84*4882a593Smuzhiyun #define TPS80031_SMPS4_CFG_STATE			0x42
85*4882a593Smuzhiyun #define TPS80031_SMPS4_CFG_VOLTAGE			0x44
86*4882a593Smuzhiyun #define TPS80031_VIO_CFG_TRANS				0x47
87*4882a593Smuzhiyun #define TPS80031_VIO_CFG_STATE				0x48
88*4882a593Smuzhiyun #define TPS80031_VIO_CFG_FORCE				0x49
89*4882a593Smuzhiyun #define TPS80031_VIO_CFG_VOLTAGE			0x4A
90*4882a593Smuzhiyun #define TPS80031_VIO_CFG_STEP				0x48
91*4882a593Smuzhiyun #define TPS80031_SMPS1_CFG_TRANS			0x53
92*4882a593Smuzhiyun #define TPS80031_SMPS1_CFG_STATE			0x54
93*4882a593Smuzhiyun #define TPS80031_SMPS1_CFG_FORCE			0x55
94*4882a593Smuzhiyun #define TPS80031_SMPS1_CFG_VOLTAGE			0x56
95*4882a593Smuzhiyun #define TPS80031_SMPS1_CFG_STEP				0x57
96*4882a593Smuzhiyun #define TPS80031_SMPS2_CFG_TRANS			0x59
97*4882a593Smuzhiyun #define TPS80031_SMPS2_CFG_STATE			0x5A
98*4882a593Smuzhiyun #define TPS80031_SMPS2_CFG_FORCE			0x5B
99*4882a593Smuzhiyun #define TPS80031_SMPS2_CFG_VOLTAGE			0x5C
100*4882a593Smuzhiyun #define TPS80031_SMPS2_CFG_STEP				0x5D
101*4882a593Smuzhiyun #define TPS80031_SMPS3_CFG_TRANS			0x65
102*4882a593Smuzhiyun #define TPS80031_SMPS3_CFG_STATE			0x66
103*4882a593Smuzhiyun #define TPS80031_SMPS3_CFG_VOLTAGE			0x68
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* PMC Slave Module  LDO Regulators */
106*4882a593Smuzhiyun #define TPS80031_VANA_CFG_TRANS				0x81
107*4882a593Smuzhiyun #define TPS80031_VANA_CFG_STATE				0x82
108*4882a593Smuzhiyun #define TPS80031_VANA_CFG_VOLTAGE			0x83
109*4882a593Smuzhiyun #define TPS80031_LDO2_CFG_TRANS				0x85
110*4882a593Smuzhiyun #define TPS80031_LDO2_CFG_STATE				0x86
111*4882a593Smuzhiyun #define TPS80031_LDO2_CFG_VOLTAGE			0x87
112*4882a593Smuzhiyun #define TPS80031_LDO4_CFG_TRANS				0x89
113*4882a593Smuzhiyun #define TPS80031_LDO4_CFG_STATE				0x8A
114*4882a593Smuzhiyun #define TPS80031_LDO4_CFG_VOLTAGE			0x8B
115*4882a593Smuzhiyun #define TPS80031_LDO3_CFG_TRANS				0x8D
116*4882a593Smuzhiyun #define TPS80031_LDO3_CFG_STATE				0x8E
117*4882a593Smuzhiyun #define TPS80031_LDO3_CFG_VOLTAGE			0x8F
118*4882a593Smuzhiyun #define TPS80031_LDO6_CFG_TRANS				0x91
119*4882a593Smuzhiyun #define TPS80031_LDO6_CFG_STATE				0x92
120*4882a593Smuzhiyun #define TPS80031_LDO6_CFG_VOLTAGE			0x93
121*4882a593Smuzhiyun #define TPS80031_LDOLN_CFG_TRANS			0x95
122*4882a593Smuzhiyun #define TPS80031_LDOLN_CFG_STATE			0x96
123*4882a593Smuzhiyun #define TPS80031_LDOLN_CFG_VOLTAGE			0x97
124*4882a593Smuzhiyun #define TPS80031_LDO5_CFG_TRANS				0x99
125*4882a593Smuzhiyun #define TPS80031_LDO5_CFG_STATE				0x9A
126*4882a593Smuzhiyun #define TPS80031_LDO5_CFG_VOLTAGE			0x9B
127*4882a593Smuzhiyun #define TPS80031_LDO1_CFG_TRANS				0x9D
128*4882a593Smuzhiyun #define TPS80031_LDO1_CFG_STATE				0x9E
129*4882a593Smuzhiyun #define TPS80031_LDO1_CFG_VOLTAGE			0x9F
130*4882a593Smuzhiyun #define TPS80031_LDOUSB_CFG_TRANS			0xA1
131*4882a593Smuzhiyun #define TPS80031_LDOUSB_CFG_STATE			0xA2
132*4882a593Smuzhiyun #define TPS80031_LDOUSB_CFG_VOLTAGE			0xA3
133*4882a593Smuzhiyun #define TPS80031_LDO7_CFG_TRANS				0xA5
134*4882a593Smuzhiyun #define TPS80031_LDO7_CFG_STATE				0xA6
135*4882a593Smuzhiyun #define TPS80031_LDO7_CFG_VOLTAGE			0xA7
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* PMC Slave Module  External Control */
138*4882a593Smuzhiyun #define TPS80031_REGEN1_CFG_TRANS			0xAE
139*4882a593Smuzhiyun #define TPS80031_REGEN1_CFG_STATE			0xAF
140*4882a593Smuzhiyun #define TPS80031_REGEN2_CFG_TRANS			0xB1
141*4882a593Smuzhiyun #define TPS80031_REGEN2_CFG_STATE			0xB2
142*4882a593Smuzhiyun #define TPS80031_SYSEN_CFG_TRANS			0xB4
143*4882a593Smuzhiyun #define TPS80031_SYSEN_CFG_STATE			0xB5
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* PMC Slave Module  Internal Control */
146*4882a593Smuzhiyun #define TPS80031_NRESPWRON_CFG_TRANS			0xB7
147*4882a593Smuzhiyun #define TPS80031_NRESPWRON_CFG_STATE			0xB8
148*4882a593Smuzhiyun #define TPS80031_CLK32KAO_CFG_TRANS			0xBA
149*4882a593Smuzhiyun #define TPS80031_CLK32KAO_CFG_STATE			0xBB
150*4882a593Smuzhiyun #define TPS80031_CLK32KG_CFG_TRANS			0xBD
151*4882a593Smuzhiyun #define TPS80031_CLK32KG_CFG_STATE			0xBE
152*4882a593Smuzhiyun #define TPS80031_CLK32KAUDIO_CFG_TRANS			0xC0
153*4882a593Smuzhiyun #define TPS80031_CLK32KAUDIO_CFG_STATE			0xC1
154*4882a593Smuzhiyun #define TPS80031_VRTC_CFG_TRANS				0xC3
155*4882a593Smuzhiyun #define TPS80031_VRTC_CFG_STATE				0xC4
156*4882a593Smuzhiyun #define TPS80031_BIAS_CFG_TRANS				0xC6
157*4882a593Smuzhiyun #define TPS80031_BIAS_CFG_STATE				0xC7
158*4882a593Smuzhiyun #define TPS80031_VSYSMIN_HI_CFG_TRANS			0xC9
159*4882a593Smuzhiyun #define TPS80031_VSYSMIN_HI_CFG_STATE			0xCA
160*4882a593Smuzhiyun #define TPS80031_RC6MHZ_CFG_TRANS			0xCC
161*4882a593Smuzhiyun #define TPS80031_RC6MHZ_CFG_STATE			0xCD
162*4882a593Smuzhiyun #define TPS80031_TMP_CFG_TRANS				0xCF
163*4882a593Smuzhiyun #define TPS80031_TMP_CFG_STATE				0xD0
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* PMC Slave Module  resources assignment */
166*4882a593Smuzhiyun #define TPS80031_PREQ1_RES_ASS_A			0xD7
167*4882a593Smuzhiyun #define TPS80031_PREQ1_RES_ASS_B			0xD8
168*4882a593Smuzhiyun #define TPS80031_PREQ1_RES_ASS_C			0xD9
169*4882a593Smuzhiyun #define TPS80031_PREQ2_RES_ASS_A			0xDA
170*4882a593Smuzhiyun #define TPS80031_PREQ2_RES_ASS_B			0xDB
171*4882a593Smuzhiyun #define TPS80031_PREQ2_RES_ASS_C			0xDC
172*4882a593Smuzhiyun #define TPS80031_PREQ3_RES_ASS_A			0xDD
173*4882a593Smuzhiyun #define TPS80031_PREQ3_RES_ASS_B			0xDE
174*4882a593Smuzhiyun #define TPS80031_PREQ3_RES_ASS_C			0xDF
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* PMC Slave Module  Miscellaneous */
177*4882a593Smuzhiyun #define TPS80031_SMPS_OFFSET				0xE0
178*4882a593Smuzhiyun #define TPS80031_SMPS_MULT				0xE3
179*4882a593Smuzhiyun #define TPS80031_MISC1					0xE4
180*4882a593Smuzhiyun #define TPS80031_MISC2					0xE5
181*4882a593Smuzhiyun #define TPS80031_BBSPOR_CFG				0xE6
182*4882a593Smuzhiyun #define TPS80031_TMP_CFG				0xE7
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* Battery Charging Controller and Indicator LED */
185*4882a593Smuzhiyun #define TPS80031_CONTROLLER_CTRL2			0xDA
186*4882a593Smuzhiyun #define TPS80031_CONTROLLER_VSEL_COMP			0xDB
187*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_VSYSREG			0xDC
188*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_VICHRG_PC			0xDD
189*4882a593Smuzhiyun #define TPS80031_LINEAR_CHRG_STS			0xDE
190*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK			0xE0
191*4882a593Smuzhiyun #define TPS80031_CONTROLLER_CTRL1			0xE1
192*4882a593Smuzhiyun #define TPS80031_CONTROLLER_WDG				0xE2
193*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1			0xE3
194*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_INT_STATUS			0xE4
195*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_INT_MASK			0xE5
196*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_STATUS_INT1			0xE6
197*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_STATUS_INT2			0xE7
198*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CTRL1			0xE8
199*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CTRL2			0xE9
200*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CTRL3			0xEA
201*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_STAT1			0xEB
202*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_VOREG			0xEC
203*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_VICHRG			0xED
204*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CINLIMIT			0xEE
205*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CTRLLIMIT1			0xEF
206*4882a593Smuzhiyun #define TPS80031_CHARGERUSB_CTRLLIMIT2			0xF0
207*4882a593Smuzhiyun #define TPS80031_LED_PWM_CTRL1				0xF4
208*4882a593Smuzhiyun #define TPS80031_LED_PWM_CTRL2				0xF5
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* USB On-The-Go  */
211*4882a593Smuzhiyun #define TPS80031_BACKUP_REG				0xFA
212*4882a593Smuzhiyun #define TPS80031_USB_VENDOR_ID_LSB			0x00
213*4882a593Smuzhiyun #define TPS80031_USB_VENDOR_ID_MSB			0x01
214*4882a593Smuzhiyun #define TPS80031_USB_PRODUCT_ID_LSB			0x02
215*4882a593Smuzhiyun #define TPS80031_USB_PRODUCT_ID_MSB			0x03
216*4882a593Smuzhiyun #define TPS80031_USB_VBUS_CTRL_SET			0x04
217*4882a593Smuzhiyun #define TPS80031_USB_VBUS_CTRL_CLR			0x05
218*4882a593Smuzhiyun #define TPS80031_USB_ID_CTRL_SET			0x06
219*4882a593Smuzhiyun #define TPS80031_USB_ID_CTRL_CLR			0x07
220*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_SRC			0x08
221*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_LATCH_SET			0x09
222*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_LATCH_CLR			0x0A
223*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_EN_LO_SET			0x0B
224*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_EN_LO_CLR			0x0C
225*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_EN_HI_SET			0x0D
226*4882a593Smuzhiyun #define TPS80031_USB_VBUS_INT_EN_HI_CLR			0x0E
227*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_SRC				0x0F
228*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_LATCH_SET			0x10
229*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_LATCH_CLR			0x11
230*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_EN_LO_SET			0x12
231*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_EN_LO_CLR			0x13
232*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_EN_HI_SET			0x14
233*4882a593Smuzhiyun #define TPS80031_USB_ID_INT_EN_HI_CLR			0x15
234*4882a593Smuzhiyun #define TPS80031_USB_OTG_ADP_CTRL			0x16
235*4882a593Smuzhiyun #define TPS80031_USB_OTG_ADP_HIGH			0x17
236*4882a593Smuzhiyun #define TPS80031_USB_OTG_ADP_LOW			0x18
237*4882a593Smuzhiyun #define TPS80031_USB_OTG_ADP_RISE			0x19
238*4882a593Smuzhiyun #define TPS80031_USB_OTG_REVISION			0x1A
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* Gas Gauge */
241*4882a593Smuzhiyun #define TPS80031_FG_REG_00				0xC0
242*4882a593Smuzhiyun #define TPS80031_FG_REG_01				0xC1
243*4882a593Smuzhiyun #define TPS80031_FG_REG_02				0xC2
244*4882a593Smuzhiyun #define TPS80031_FG_REG_03				0xC3
245*4882a593Smuzhiyun #define TPS80031_FG_REG_04				0xC4
246*4882a593Smuzhiyun #define TPS80031_FG_REG_05				0xC5
247*4882a593Smuzhiyun #define TPS80031_FG_REG_06				0xC6
248*4882a593Smuzhiyun #define TPS80031_FG_REG_07				0xC7
249*4882a593Smuzhiyun #define TPS80031_FG_REG_08				0xC8
250*4882a593Smuzhiyun #define TPS80031_FG_REG_09				0xC9
251*4882a593Smuzhiyun #define TPS80031_FG_REG_10				0xCA
252*4882a593Smuzhiyun #define TPS80031_FG_REG_11				0xCB
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* General Purpose ADC */
255*4882a593Smuzhiyun #define TPS80031_GPADC_CTRL				0x2E
256*4882a593Smuzhiyun #define TPS80031_GPADC_CTRL2				0x2F
257*4882a593Smuzhiyun #define TPS80031_RTSELECT_LSB				0x32
258*4882a593Smuzhiyun #define TPS80031_RTSELECT_ISB				0x33
259*4882a593Smuzhiyun #define TPS80031_RTSELECT_MSB				0x34
260*4882a593Smuzhiyun #define TPS80031_GPSELECT_ISB				0x35
261*4882a593Smuzhiyun #define TPS80031_CTRL_P1				0x36
262*4882a593Smuzhiyun #define TPS80031_RTCH0_LSB				0x37
263*4882a593Smuzhiyun #define TPS80031_RTCH0_MSB				0x38
264*4882a593Smuzhiyun #define TPS80031_RTCH1_LSB				0x39
265*4882a593Smuzhiyun #define TPS80031_RTCH1_MSB				0x3A
266*4882a593Smuzhiyun #define TPS80031_GPCH0_LSB				0x3B
267*4882a593Smuzhiyun #define TPS80031_GPCH0_MSB				0x3C
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* SIM, MMC and Battery Detection */
270*4882a593Smuzhiyun #define TPS80031_SIMDEBOUNCING				0xEB
271*4882a593Smuzhiyun #define TPS80031_SIMCTRL				0xEC
272*4882a593Smuzhiyun #define TPS80031_MMCDEBOUNCING				0xED
273*4882a593Smuzhiyun #define TPS80031_MMCCTRL				0xEE
274*4882a593Smuzhiyun #define TPS80031_BATDEBOUNCING				0xEF
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* Vibrator Driver and PWMs */
277*4882a593Smuzhiyun #define TPS80031_VIBCTRL				0x9B
278*4882a593Smuzhiyun #define TPS80031_VIBMODE				0x9C
279*4882a593Smuzhiyun #define TPS80031_PWM1ON					0xBA
280*4882a593Smuzhiyun #define TPS80031_PWM1OFF				0xBB
281*4882a593Smuzhiyun #define TPS80031_PWM2ON					0xBD
282*4882a593Smuzhiyun #define TPS80031_PWM2OFF				0xBE
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* Control Interface */
285*4882a593Smuzhiyun #define TPS80031_INT_STS_A				0xD0
286*4882a593Smuzhiyun #define TPS80031_INT_STS_B				0xD1
287*4882a593Smuzhiyun #define TPS80031_INT_STS_C				0xD2
288*4882a593Smuzhiyun #define TPS80031_INT_MSK_LINE_A				0xD3
289*4882a593Smuzhiyun #define TPS80031_INT_MSK_LINE_B				0xD4
290*4882a593Smuzhiyun #define TPS80031_INT_MSK_LINE_C				0xD5
291*4882a593Smuzhiyun #define TPS80031_INT_MSK_STS_A				0xD6
292*4882a593Smuzhiyun #define TPS80031_INT_MSK_STS_B				0xD7
293*4882a593Smuzhiyun #define TPS80031_INT_MSK_STS_C				0xD8
294*4882a593Smuzhiyun #define TPS80031_TOGGLE1				0x90
295*4882a593Smuzhiyun #define TPS80031_TOGGLE2				0x91
296*4882a593Smuzhiyun #define TPS80031_TOGGLE3				0x92
297*4882a593Smuzhiyun #define TPS80031_PWDNSTATUS1				0x93
298*4882a593Smuzhiyun #define TPS80031_PWDNSTATUS2				0x94
299*4882a593Smuzhiyun #define TPS80031_VALIDITY0				0x17
300*4882a593Smuzhiyun #define TPS80031_VALIDITY1				0x18
301*4882a593Smuzhiyun #define TPS80031_VALIDITY2				0x19
302*4882a593Smuzhiyun #define TPS80031_VALIDITY3				0x1A
303*4882a593Smuzhiyun #define TPS80031_VALIDITY4				0x1B
304*4882a593Smuzhiyun #define TPS80031_VALIDITY5				0x1C
305*4882a593Smuzhiyun #define TPS80031_VALIDITY6				0x1D
306*4882a593Smuzhiyun #define TPS80031_VALIDITY7				0x1E
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* Version number related register */
309*4882a593Smuzhiyun #define TPS80031_JTAGVERNUM				0x87
310*4882a593Smuzhiyun #define TPS80031_EPROM_REV				0xDF
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* GPADC Trimming Bits. */
313*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM0				0xCC
314*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM1				0xCD
315*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM2				0xCE
316*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM3				0xCF
317*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM4				0xD0
318*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM5				0xD1
319*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM6				0xD2
320*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM7				0xD3
321*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM8				0xD4
322*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM9				0xD5
323*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM10				0xD6
324*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM11				0xD7
325*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM12				0xD8
326*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM13				0xD9
327*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM14				0xDA
328*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM15				0xDB
329*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM16				0xDC
330*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM17				0xDD
331*4882a593Smuzhiyun #define TPS80031_GPADC_TRIM18				0xDE
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* TPS80031_CONTROLLER_STAT1 bit fields */
334*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_BAT_TEMP		0
335*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_BAT_REMOVED		1
336*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_VBUS_DET		2
337*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_VAC_DET		3
338*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_FAULT_WDG		4
339*4882a593Smuzhiyun #define TPS80031_CONTROLLER_STAT1_LINCH_GATED		6
340*4882a593Smuzhiyun /* TPS80031_CONTROLLER_INT_MASK bit filed */
341*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MVAC_DET		0
342*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MVBUS_DET		1
343*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MBAT_TEMP		2
344*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MFAULT_WDG		3
345*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MBAT_REMOVED	4
346*4882a593Smuzhiyun #define TPS80031_CONTROLLER_INT_MASK_MLINCH_GATED	5
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define TPS80031_CHARGE_CONTROL_SUB_INT_MASK		0x3F
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* TPS80031_PHOENIX_DEV_ON bit field */
351*4882a593Smuzhiyun #define TPS80031_DEVOFF					0x1
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define TPS80031_EXT_CONTROL_CFG_TRANS			0
354*4882a593Smuzhiyun #define TPS80031_EXT_CONTROL_CFG_STATE			1
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* State register field */
357*4882a593Smuzhiyun #define TPS80031_STATE_OFF				0x00
358*4882a593Smuzhiyun #define TPS80031_STATE_ON				0x01
359*4882a593Smuzhiyun #define TPS80031_STATE_MASK				0x03
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /* Trans register field */
362*4882a593Smuzhiyun #define TPS80031_TRANS_ACTIVE_OFF			0x00
363*4882a593Smuzhiyun #define TPS80031_TRANS_ACTIVE_ON			0x01
364*4882a593Smuzhiyun #define TPS80031_TRANS_ACTIVE_MASK			0x03
365*4882a593Smuzhiyun #define TPS80031_TRANS_SLEEP_OFF			0x00
366*4882a593Smuzhiyun #define TPS80031_TRANS_SLEEP_ON				0x04
367*4882a593Smuzhiyun #define TPS80031_TRANS_SLEEP_MASK			0x0C
368*4882a593Smuzhiyun #define TPS80031_TRANS_OFF_OFF				0x00
369*4882a593Smuzhiyun #define TPS80031_TRANS_OFF_ACTIVE			0x10
370*4882a593Smuzhiyun #define TPS80031_TRANS_OFF_MASK				0x30
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define TPS80031_EXT_PWR_REQ		(TPS80031_PWR_REQ_INPUT_PREQ1 | \
373*4882a593Smuzhiyun 					TPS80031_PWR_REQ_INPUT_PREQ2 | \
374*4882a593Smuzhiyun 					TPS80031_PWR_REQ_INPUT_PREQ3)
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* TPS80031_BBSPOR_CFG bit field */
377*4882a593Smuzhiyun #define TPS80031_BBSPOR_CHG_EN				0x8
378*4882a593Smuzhiyun #define TPS80031_MAX_REGISTER				0xFF
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct i2c_client;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* Supported chips */
383*4882a593Smuzhiyun enum chips {
384*4882a593Smuzhiyun 	TPS80031 = 0x00000001,
385*4882a593Smuzhiyun 	TPS80032 = 0x00000002,
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun enum {
389*4882a593Smuzhiyun 	TPS80031_INT_PWRON,
390*4882a593Smuzhiyun 	TPS80031_INT_RPWRON,
391*4882a593Smuzhiyun 	TPS80031_INT_SYS_VLOW,
392*4882a593Smuzhiyun 	TPS80031_INT_RTC_ALARM,
393*4882a593Smuzhiyun 	TPS80031_INT_RTC_PERIOD,
394*4882a593Smuzhiyun 	TPS80031_INT_HOT_DIE,
395*4882a593Smuzhiyun 	TPS80031_INT_VXX_SHORT,
396*4882a593Smuzhiyun 	TPS80031_INT_SPDURATION,
397*4882a593Smuzhiyun 	TPS80031_INT_WATCHDOG,
398*4882a593Smuzhiyun 	TPS80031_INT_BAT,
399*4882a593Smuzhiyun 	TPS80031_INT_SIM,
400*4882a593Smuzhiyun 	TPS80031_INT_MMC,
401*4882a593Smuzhiyun 	TPS80031_INT_RES,
402*4882a593Smuzhiyun 	TPS80031_INT_GPADC_RT,
403*4882a593Smuzhiyun 	TPS80031_INT_GPADC_SW2_EOC,
404*4882a593Smuzhiyun 	TPS80031_INT_CC_AUTOCAL,
405*4882a593Smuzhiyun 	TPS80031_INT_ID_WKUP,
406*4882a593Smuzhiyun 	TPS80031_INT_VBUSS_WKUP,
407*4882a593Smuzhiyun 	TPS80031_INT_ID,
408*4882a593Smuzhiyun 	TPS80031_INT_VBUS,
409*4882a593Smuzhiyun 	TPS80031_INT_CHRG_CTRL,
410*4882a593Smuzhiyun 	TPS80031_INT_EXT_CHRG,
411*4882a593Smuzhiyun 	TPS80031_INT_INT_CHRG,
412*4882a593Smuzhiyun 	TPS80031_INT_RES2,
413*4882a593Smuzhiyun 	TPS80031_INT_BAT_TEMP_OVRANGE,
414*4882a593Smuzhiyun 	TPS80031_INT_BAT_REMOVED,
415*4882a593Smuzhiyun 	TPS80031_INT_VBUS_DET,
416*4882a593Smuzhiyun 	TPS80031_INT_VAC_DET,
417*4882a593Smuzhiyun 	TPS80031_INT_FAULT_WDG,
418*4882a593Smuzhiyun 	TPS80031_INT_LINCH_GATED,
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Last interrupt id to get the end number */
421*4882a593Smuzhiyun 	TPS80031_INT_NR,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* TPS80031 Slave IDs */
425*4882a593Smuzhiyun #define TPS80031_NUM_SLAVES				4
426*4882a593Smuzhiyun #define TPS80031_SLAVE_ID0				0
427*4882a593Smuzhiyun #define TPS80031_SLAVE_ID1				1
428*4882a593Smuzhiyun #define TPS80031_SLAVE_ID2				2
429*4882a593Smuzhiyun #define TPS80031_SLAVE_ID3				3
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* TPS80031 I2C addresses */
432*4882a593Smuzhiyun #define TPS80031_I2C_ID0_ADDR				0x12
433*4882a593Smuzhiyun #define TPS80031_I2C_ID1_ADDR				0x48
434*4882a593Smuzhiyun #define TPS80031_I2C_ID2_ADDR				0x49
435*4882a593Smuzhiyun #define TPS80031_I2C_ID3_ADDR				0x4A
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun enum {
438*4882a593Smuzhiyun 	TPS80031_REGULATOR_VIO,
439*4882a593Smuzhiyun 	TPS80031_REGULATOR_SMPS1,
440*4882a593Smuzhiyun 	TPS80031_REGULATOR_SMPS2,
441*4882a593Smuzhiyun 	TPS80031_REGULATOR_SMPS3,
442*4882a593Smuzhiyun 	TPS80031_REGULATOR_SMPS4,
443*4882a593Smuzhiyun 	TPS80031_REGULATOR_VANA,
444*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO1,
445*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO2,
446*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO3,
447*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO4,
448*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO5,
449*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO6,
450*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDO7,
451*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDOLN,
452*4882a593Smuzhiyun 	TPS80031_REGULATOR_LDOUSB,
453*4882a593Smuzhiyun 	TPS80031_REGULATOR_VBUS,
454*4882a593Smuzhiyun 	TPS80031_REGULATOR_REGEN1,
455*4882a593Smuzhiyun 	TPS80031_REGULATOR_REGEN2,
456*4882a593Smuzhiyun 	TPS80031_REGULATOR_SYSEN,
457*4882a593Smuzhiyun 	TPS80031_REGULATOR_MAX,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* Different configurations for the rails */
461*4882a593Smuzhiyun enum {
462*4882a593Smuzhiyun 	/* USBLDO input selection */
463*4882a593Smuzhiyun 	TPS80031_USBLDO_INPUT_VSYS		= 0x00000001,
464*4882a593Smuzhiyun 	TPS80031_USBLDO_INPUT_PMID		= 0x00000002,
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* LDO3 output mode */
467*4882a593Smuzhiyun 	TPS80031_LDO3_OUTPUT_VIB		= 0x00000004,
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* VBUS configuration */
470*4882a593Smuzhiyun 	TPS80031_VBUS_DISCHRG_EN_PDN		= 0x00000004,
471*4882a593Smuzhiyun 	TPS80031_VBUS_SW_ONLY			= 0x00000008,
472*4882a593Smuzhiyun 	TPS80031_VBUS_SW_N_ID			= 0x00000010,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* External controls requests */
476*4882a593Smuzhiyun enum tps80031_ext_control {
477*4882a593Smuzhiyun 	TPS80031_PWR_REQ_INPUT_NONE		= 0x00000000,
478*4882a593Smuzhiyun 	TPS80031_PWR_REQ_INPUT_PREQ1		= 0x00000001,
479*4882a593Smuzhiyun 	TPS80031_PWR_REQ_INPUT_PREQ2		= 0x00000002,
480*4882a593Smuzhiyun 	TPS80031_PWR_REQ_INPUT_PREQ3		= 0x00000004,
481*4882a593Smuzhiyun 	TPS80031_PWR_OFF_ON_SLEEP		= 0x00000008,
482*4882a593Smuzhiyun 	TPS80031_PWR_ON_ON_SLEEP		= 0x00000010,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun enum tps80031_pupd_pins {
486*4882a593Smuzhiyun 	TPS80031_PREQ1 = 0,
487*4882a593Smuzhiyun 	TPS80031_PREQ2A,
488*4882a593Smuzhiyun 	TPS80031_PREQ2B,
489*4882a593Smuzhiyun 	TPS80031_PREQ2C,
490*4882a593Smuzhiyun 	TPS80031_PREQ3,
491*4882a593Smuzhiyun 	TPS80031_NRES_WARM,
492*4882a593Smuzhiyun 	TPS80031_PWM_FORCE,
493*4882a593Smuzhiyun 	TPS80031_CHRG_EXT_CHRG_STATZ,
494*4882a593Smuzhiyun 	TPS80031_SIM,
495*4882a593Smuzhiyun 	TPS80031_MMC,
496*4882a593Smuzhiyun 	TPS80031_GPADC_START,
497*4882a593Smuzhiyun 	TPS80031_DVSI2C_SCL,
498*4882a593Smuzhiyun 	TPS80031_DVSI2C_SDA,
499*4882a593Smuzhiyun 	TPS80031_CTLI2C_SCL,
500*4882a593Smuzhiyun 	TPS80031_CTLI2C_SDA,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun enum tps80031_pupd_settings {
504*4882a593Smuzhiyun 	TPS80031_PUPD_NORMAL,
505*4882a593Smuzhiyun 	TPS80031_PUPD_PULLDOWN,
506*4882a593Smuzhiyun 	TPS80031_PUPD_PULLUP,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun struct tps80031 {
510*4882a593Smuzhiyun 	struct device		*dev;
511*4882a593Smuzhiyun 	unsigned long		chip_info;
512*4882a593Smuzhiyun 	int			es_version;
513*4882a593Smuzhiyun 	struct i2c_client	*clients[TPS80031_NUM_SLAVES];
514*4882a593Smuzhiyun 	struct regmap		*regmap[TPS80031_NUM_SLAVES];
515*4882a593Smuzhiyun 	struct regmap_irq_chip_data *irq_data;
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun struct tps80031_pupd_init_data {
519*4882a593Smuzhiyun 	int input_pin;
520*4882a593Smuzhiyun 	int setting;
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun  * struct tps80031_regulator_platform_data - tps80031 regulator platform data.
525*4882a593Smuzhiyun  *
526*4882a593Smuzhiyun  * @reg_init_data: The regulator init data.
527*4882a593Smuzhiyun  * @ext_ctrl_flag: External control flag for sleep/power request control.
528*4882a593Smuzhiyun  * @config_flags: Configuration flag to configure the rails.
529*4882a593Smuzhiyun  *		  It should be ORed of config enums.
530*4882a593Smuzhiyun  */
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun struct tps80031_regulator_platform_data {
533*4882a593Smuzhiyun 	struct regulator_init_data *reg_init_data;
534*4882a593Smuzhiyun 	unsigned int ext_ctrl_flag;
535*4882a593Smuzhiyun 	unsigned int config_flags;
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun struct tps80031_platform_data {
539*4882a593Smuzhiyun 	int irq_base;
540*4882a593Smuzhiyun 	bool use_power_off;
541*4882a593Smuzhiyun 	struct tps80031_pupd_init_data *pupd_init_data;
542*4882a593Smuzhiyun 	int pupd_init_data_size;
543*4882a593Smuzhiyun 	struct tps80031_regulator_platform_data
544*4882a593Smuzhiyun 			*regulator_pdata[TPS80031_REGULATOR_MAX];
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
tps80031_write(struct device * dev,int sid,int reg,uint8_t val)547*4882a593Smuzhiyun static inline int tps80031_write(struct device *dev, int sid,
548*4882a593Smuzhiyun 		int reg, uint8_t val)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return regmap_write(tps80031->regmap[sid], reg, val);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
tps80031_writes(struct device * dev,int sid,int reg,int len,uint8_t * val)555*4882a593Smuzhiyun static inline int tps80031_writes(struct device *dev, int sid, int reg,
556*4882a593Smuzhiyun 		int len, uint8_t *val)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return regmap_bulk_write(tps80031->regmap[sid], reg, val, len);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
tps80031_read(struct device * dev,int sid,int reg,uint8_t * val)563*4882a593Smuzhiyun static inline int tps80031_read(struct device *dev, int sid,
564*4882a593Smuzhiyun 		int reg, uint8_t *val)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
567*4882a593Smuzhiyun 	unsigned int ival;
568*4882a593Smuzhiyun 	int ret;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	ret = regmap_read(tps80031->regmap[sid], reg, &ival);
571*4882a593Smuzhiyun 	if (ret < 0) {
572*4882a593Smuzhiyun 		dev_err(dev, "failed reading from reg 0x%02x\n", reg);
573*4882a593Smuzhiyun 		return ret;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	*val = ival;
577*4882a593Smuzhiyun 	return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
tps80031_reads(struct device * dev,int sid,int reg,int len,uint8_t * val)580*4882a593Smuzhiyun static inline int tps80031_reads(struct device *dev, int sid,
581*4882a593Smuzhiyun 		int reg, int len, uint8_t *val)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	return regmap_bulk_read(tps80031->regmap[sid], reg, val, len);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
tps80031_set_bits(struct device * dev,int sid,int reg,uint8_t bit_mask)588*4882a593Smuzhiyun static inline int tps80031_set_bits(struct device *dev, int sid,
589*4882a593Smuzhiyun 		int reg, uint8_t bit_mask)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return regmap_update_bits(tps80031->regmap[sid], reg,
594*4882a593Smuzhiyun 				bit_mask, bit_mask);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
tps80031_clr_bits(struct device * dev,int sid,int reg,uint8_t bit_mask)597*4882a593Smuzhiyun static inline int tps80031_clr_bits(struct device *dev, int sid,
598*4882a593Smuzhiyun 		int reg, uint8_t bit_mask)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return regmap_update_bits(tps80031->regmap[sid], reg, bit_mask, 0);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
tps80031_update(struct device * dev,int sid,int reg,uint8_t val,uint8_t mask)605*4882a593Smuzhiyun static inline int tps80031_update(struct device *dev, int sid,
606*4882a593Smuzhiyun 		int reg, uint8_t val, uint8_t mask)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	return regmap_update_bits(tps80031->regmap[sid], reg, mask, val);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
tps80031_get_chip_info(struct device * dev)613*4882a593Smuzhiyun static inline unsigned long tps80031_get_chip_info(struct device *dev)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return tps80031->chip_info;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
tps80031_get_pmu_version(struct device * dev)620*4882a593Smuzhiyun static inline int tps80031_get_pmu_version(struct device *dev)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return tps80031->es_version;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
tps80031_irq_get_virq(struct device * dev,int irq)627*4882a593Smuzhiyun static inline int tps80031_irq_get_virq(struct device *dev, int irq)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct tps80031 *tps80031 = dev_get_drvdata(dev);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return regmap_irq_get_virq(tps80031->irq_data, irq);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun extern int tps80031_ext_power_req_config(struct device *dev,
635*4882a593Smuzhiyun 		unsigned long ext_ctrl_flag, int preq_bit,
636*4882a593Smuzhiyun 		int state_reg_add, int trans_reg_add);
637*4882a593Smuzhiyun #endif /*__LINUX_MFD_TPS80031_H */
638