xref: /OK3568_Linux_fs/kernel/include/linux/mfd/tps65912.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Texas Instruments Incorporated - https://www.ti.com/
3*4882a593Smuzhiyun  *	Andrew F. Davis <afd@ti.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
6*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License version 2 as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
10*4882a593Smuzhiyun  * kind, whether expressed or implied; without even the implied warranty
11*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*4882a593Smuzhiyun  * GNU General Public License version 2 for more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Based on the TPS65218 driver and the previous TPS65912 driver by
15*4882a593Smuzhiyun  * Margarita Olaya Cabrera <magi@slimlogic.co.uk>
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifndef __LINUX_MFD_TPS65912_H
19*4882a593Smuzhiyun #define __LINUX_MFD_TPS65912_H
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* List of registers for TPS65912 */
25*4882a593Smuzhiyun #define TPS65912_DCDC1_CTRL		0x00
26*4882a593Smuzhiyun #define TPS65912_DCDC2_CTRL		0x01
27*4882a593Smuzhiyun #define TPS65912_DCDC3_CTRL		0x02
28*4882a593Smuzhiyun #define TPS65912_DCDC4_CTRL		0x03
29*4882a593Smuzhiyun #define TPS65912_DCDC1_OP		0x04
30*4882a593Smuzhiyun #define TPS65912_DCDC1_AVS		0x05
31*4882a593Smuzhiyun #define TPS65912_DCDC1_LIMIT		0x06
32*4882a593Smuzhiyun #define TPS65912_DCDC2_OP		0x07
33*4882a593Smuzhiyun #define TPS65912_DCDC2_AVS		0x08
34*4882a593Smuzhiyun #define TPS65912_DCDC2_LIMIT		0x09
35*4882a593Smuzhiyun #define TPS65912_DCDC3_OP		0x0A
36*4882a593Smuzhiyun #define TPS65912_DCDC3_AVS		0x0B
37*4882a593Smuzhiyun #define TPS65912_DCDC3_LIMIT		0x0C
38*4882a593Smuzhiyun #define TPS65912_DCDC4_OP		0x0D
39*4882a593Smuzhiyun #define TPS65912_DCDC4_AVS		0x0E
40*4882a593Smuzhiyun #define TPS65912_DCDC4_LIMIT		0x0F
41*4882a593Smuzhiyun #define TPS65912_LDO1_OP		0x10
42*4882a593Smuzhiyun #define TPS65912_LDO1_AVS		0x11
43*4882a593Smuzhiyun #define TPS65912_LDO1_LIMIT		0x12
44*4882a593Smuzhiyun #define TPS65912_LDO2_OP		0x13
45*4882a593Smuzhiyun #define TPS65912_LDO2_AVS		0x14
46*4882a593Smuzhiyun #define TPS65912_LDO2_LIMIT		0x15
47*4882a593Smuzhiyun #define TPS65912_LDO3_OP		0x16
48*4882a593Smuzhiyun #define TPS65912_LDO3_AVS		0x17
49*4882a593Smuzhiyun #define TPS65912_LDO3_LIMIT		0x18
50*4882a593Smuzhiyun #define TPS65912_LDO4_OP		0x19
51*4882a593Smuzhiyun #define TPS65912_LDO4_AVS		0x1A
52*4882a593Smuzhiyun #define TPS65912_LDO4_LIMIT		0x1B
53*4882a593Smuzhiyun #define TPS65912_LDO5			0x1C
54*4882a593Smuzhiyun #define TPS65912_LDO6			0x1D
55*4882a593Smuzhiyun #define TPS65912_LDO7			0x1E
56*4882a593Smuzhiyun #define TPS65912_LDO8			0x1F
57*4882a593Smuzhiyun #define TPS65912_LDO9			0x20
58*4882a593Smuzhiyun #define TPS65912_LDO10			0x21
59*4882a593Smuzhiyun #define TPS65912_THRM			0x22
60*4882a593Smuzhiyun #define TPS65912_CLK32OUT		0x23
61*4882a593Smuzhiyun #define TPS65912_DEVCTRL		0x24
62*4882a593Smuzhiyun #define TPS65912_DEVCTRL2		0x25
63*4882a593Smuzhiyun #define TPS65912_I2C_SPI_CFG		0x26
64*4882a593Smuzhiyun #define TPS65912_KEEP_ON		0x27
65*4882a593Smuzhiyun #define TPS65912_KEEP_ON2		0x28
66*4882a593Smuzhiyun #define TPS65912_SET_OFF1		0x29
67*4882a593Smuzhiyun #define TPS65912_SET_OFF2		0x2A
68*4882a593Smuzhiyun #define TPS65912_DEF_VOLT		0x2B
69*4882a593Smuzhiyun #define TPS65912_DEF_VOLT_MAPPING	0x2C
70*4882a593Smuzhiyun #define TPS65912_DISCHARGE		0x2D
71*4882a593Smuzhiyun #define TPS65912_DISCHARGE2		0x2E
72*4882a593Smuzhiyun #define TPS65912_EN1_SET1		0x2F
73*4882a593Smuzhiyun #define TPS65912_EN1_SET2		0x30
74*4882a593Smuzhiyun #define TPS65912_EN2_SET1		0x31
75*4882a593Smuzhiyun #define TPS65912_EN2_SET2		0x32
76*4882a593Smuzhiyun #define TPS65912_EN3_SET1		0x33
77*4882a593Smuzhiyun #define TPS65912_EN3_SET2		0x34
78*4882a593Smuzhiyun #define TPS65912_EN4_SET1		0x35
79*4882a593Smuzhiyun #define TPS65912_EN4_SET2		0x36
80*4882a593Smuzhiyun #define TPS65912_PGOOD			0x37
81*4882a593Smuzhiyun #define TPS65912_PGOOD2			0x38
82*4882a593Smuzhiyun #define TPS65912_INT_STS		0x39
83*4882a593Smuzhiyun #define TPS65912_INT_MSK		0x3A
84*4882a593Smuzhiyun #define TPS65912_INT_STS2		0x3B
85*4882a593Smuzhiyun #define TPS65912_INT_MSK2		0x3C
86*4882a593Smuzhiyun #define TPS65912_INT_STS3		0x3D
87*4882a593Smuzhiyun #define TPS65912_INT_MSK3		0x3E
88*4882a593Smuzhiyun #define TPS65912_INT_STS4		0x3F
89*4882a593Smuzhiyun #define TPS65912_INT_MSK4		0x40
90*4882a593Smuzhiyun #define TPS65912_GPIO1			0x41
91*4882a593Smuzhiyun #define TPS65912_GPIO2			0x42
92*4882a593Smuzhiyun #define TPS65912_GPIO3			0x43
93*4882a593Smuzhiyun #define TPS65912_GPIO4			0x44
94*4882a593Smuzhiyun #define TPS65912_GPIO5			0x45
95*4882a593Smuzhiyun #define TPS65912_VMON			0x46
96*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL1		0x47
97*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL2		0x48
98*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL3		0x49
99*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL4		0x4A
100*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL5		0x4B
101*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL6		0x4C
102*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL7		0x4D
103*4882a593Smuzhiyun #define TPS65912_LEDA_CTRL8		0x4E
104*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL1		0x4F
105*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL2		0x50
106*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL3		0x51
107*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL4		0x52
108*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL5		0x53
109*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL6		0x54
110*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL7		0x55
111*4882a593Smuzhiyun #define TPS65912_LEDB_CTRL8		0x56
112*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL1		0x57
113*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL2		0x58
114*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL3		0x59
115*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL4		0x5A
116*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL5		0x5B
117*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL6		0x5C
118*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL7		0x5D
119*4882a593Smuzhiyun #define TPS65912_LEDC_CTRL8		0x5E
120*4882a593Smuzhiyun #define TPS65912_LED_RAMP_UP_TIME	0x5F
121*4882a593Smuzhiyun #define TPS65912_LED_RAMP_DOWN_TIME	0x60
122*4882a593Smuzhiyun #define TPS65912_LED_SEQ_EN		0x61
123*4882a593Smuzhiyun #define TPS65912_LOADSWITCH		0x62
124*4882a593Smuzhiyun #define TPS65912_SPARE			0x63
125*4882a593Smuzhiyun #define TPS65912_VERNUM			0x64
126*4882a593Smuzhiyun #define TPS6591X_MAX_REGISTER		0x64
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* INT_STS Register field definitions */
129*4882a593Smuzhiyun #define TPS65912_INT_STS_PWRHOLD_F	BIT(0)
130*4882a593Smuzhiyun #define TPS65912_INT_STS_VMON		BIT(1)
131*4882a593Smuzhiyun #define TPS65912_INT_STS_PWRON		BIT(2)
132*4882a593Smuzhiyun #define TPS65912_INT_STS_PWRON_LP	BIT(3)
133*4882a593Smuzhiyun #define TPS65912_INT_STS_PWRHOLD_R	BIT(4)
134*4882a593Smuzhiyun #define TPS65912_INT_STS_HOTDIE		BIT(5)
135*4882a593Smuzhiyun #define TPS65912_INT_STS_GPIO1_R	BIT(6)
136*4882a593Smuzhiyun #define TPS65912_INT_STS_GPIO1_F	BIT(7)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* INT_STS Register field definitions */
139*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO2_R	BIT(0)
140*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO2_F	BIT(1)
141*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO3_R	BIT(2)
142*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO3_F	BIT(3)
143*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO4_R	BIT(4)
144*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO4_F	BIT(5)
145*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO5_R	BIT(6)
146*4882a593Smuzhiyun #define TPS65912_INT_STS2_GPIO5_F	BIT(7)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* INT_STS Register field definitions */
149*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_DCDC1	BIT(0)
150*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_DCDC2	BIT(1)
151*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_DCDC3	BIT(2)
152*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_DCDC4	BIT(3)
153*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_LDO1	BIT(4)
154*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_LDO2	BIT(5)
155*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_LDO3	BIT(6)
156*4882a593Smuzhiyun #define TPS65912_INT_STS3_PGOOD_LDO4	BIT(7)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* INT_STS Register field definitions */
159*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO5	BIT(0)
160*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO6	BIT(1)
161*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO7	BIT(2)
162*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO8	BIT(3)
163*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO9	BIT(4)
164*4882a593Smuzhiyun #define TPS65912_INT_STS4_PGOOD_LDO10	BIT(5)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* GPIO 1 and 2 Register field definitions */
167*4882a593Smuzhiyun #define GPIO_SLEEP_MASK			0x80
168*4882a593Smuzhiyun #define GPIO_SLEEP_SHIFT		7
169*4882a593Smuzhiyun #define GPIO_DEB_MASK			0x10
170*4882a593Smuzhiyun #define GPIO_DEB_SHIFT			4
171*4882a593Smuzhiyun #define GPIO_CFG_MASK			0x04
172*4882a593Smuzhiyun #define GPIO_CFG_SHIFT			2
173*4882a593Smuzhiyun #define GPIO_STS_MASK			0x02
174*4882a593Smuzhiyun #define GPIO_STS_SHIFT			1
175*4882a593Smuzhiyun #define GPIO_SET_MASK			0x01
176*4882a593Smuzhiyun #define GPIO_SET_SHIFT			0
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* GPIO 3 Register field definitions */
179*4882a593Smuzhiyun #define GPIO3_SLEEP_MASK		0x80
180*4882a593Smuzhiyun #define GPIO3_SLEEP_SHIFT		7
181*4882a593Smuzhiyun #define GPIO3_SEL_MASK			0x40
182*4882a593Smuzhiyun #define GPIO3_SEL_SHIFT			6
183*4882a593Smuzhiyun #define GPIO3_ODEN_MASK			0x20
184*4882a593Smuzhiyun #define GPIO3_ODEN_SHIFT		5
185*4882a593Smuzhiyun #define GPIO3_DEB_MASK			0x10
186*4882a593Smuzhiyun #define GPIO3_DEB_SHIFT			4
187*4882a593Smuzhiyun #define GPIO3_PDEN_MASK			0x08
188*4882a593Smuzhiyun #define GPIO3_PDEN_SHIFT		3
189*4882a593Smuzhiyun #define GPIO3_CFG_MASK			0x04
190*4882a593Smuzhiyun #define GPIO3_CFG_SHIFT			2
191*4882a593Smuzhiyun #define GPIO3_STS_MASK			0x02
192*4882a593Smuzhiyun #define GPIO3_STS_SHIFT			1
193*4882a593Smuzhiyun #define GPIO3_SET_MASK			0x01
194*4882a593Smuzhiyun #define GPIO3_SET_SHIFT			0
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* GPIO 4 Register field definitions */
197*4882a593Smuzhiyun #define GPIO4_SLEEP_MASK		0x80
198*4882a593Smuzhiyun #define GPIO4_SLEEP_SHIFT		7
199*4882a593Smuzhiyun #define GPIO4_SEL_MASK			0x40
200*4882a593Smuzhiyun #define GPIO4_SEL_SHIFT			6
201*4882a593Smuzhiyun #define GPIO4_ODEN_MASK			0x20
202*4882a593Smuzhiyun #define GPIO4_ODEN_SHIFT		5
203*4882a593Smuzhiyun #define GPIO4_DEB_MASK			0x10
204*4882a593Smuzhiyun #define GPIO4_DEB_SHIFT			4
205*4882a593Smuzhiyun #define GPIO4_PDEN_MASK			0x08
206*4882a593Smuzhiyun #define GPIO4_PDEN_SHIFT		3
207*4882a593Smuzhiyun #define GPIO4_CFG_MASK			0x04
208*4882a593Smuzhiyun #define GPIO4_CFG_SHIFT			2
209*4882a593Smuzhiyun #define GPIO4_STS_MASK			0x02
210*4882a593Smuzhiyun #define GPIO4_STS_SHIFT			1
211*4882a593Smuzhiyun #define GPIO4_SET_MASK			0x01
212*4882a593Smuzhiyun #define GPIO4_SET_SHIFT			0
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* Register THERM  (0x80) register.RegisterDescription */
215*4882a593Smuzhiyun #define THERM_THERM_HD_MASK		0x20
216*4882a593Smuzhiyun #define THERM_THERM_HD_SHIFT		5
217*4882a593Smuzhiyun #define THERM_THERM_TS_MASK		0x10
218*4882a593Smuzhiyun #define THERM_THERM_TS_SHIFT		4
219*4882a593Smuzhiyun #define THERM_THERM_HDSEL_MASK		0x0C
220*4882a593Smuzhiyun #define THERM_THERM_HDSEL_SHIFT		2
221*4882a593Smuzhiyun #define THERM_RSVD1_MASK		0x02
222*4882a593Smuzhiyun #define THERM_RSVD1_SHIFT		1
223*4882a593Smuzhiyun #define THERM_THERM_STATE_MASK		0x01
224*4882a593Smuzhiyun #define THERM_THERM_STATE_SHIFT		0
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* Register DCDCCTRL1 register.RegisterDescription */
227*4882a593Smuzhiyun #define DCDCCTRL_VCON_ENABLE_MASK	0x80
228*4882a593Smuzhiyun #define DCDCCTRL_VCON_ENABLE_SHIFT	7
229*4882a593Smuzhiyun #define DCDCCTRL_VCON_RANGE1_MASK	0x40
230*4882a593Smuzhiyun #define DCDCCTRL_VCON_RANGE1_SHIFT	6
231*4882a593Smuzhiyun #define DCDCCTRL_VCON_RANGE0_MASK	0x20
232*4882a593Smuzhiyun #define DCDCCTRL_VCON_RANGE0_SHIFT	5
233*4882a593Smuzhiyun #define DCDCCTRL_TSTEP2_MASK		0x10
234*4882a593Smuzhiyun #define DCDCCTRL_TSTEP2_SHIFT		4
235*4882a593Smuzhiyun #define DCDCCTRL_TSTEP1_MASK		0x08
236*4882a593Smuzhiyun #define DCDCCTRL_TSTEP1_SHIFT		3
237*4882a593Smuzhiyun #define DCDCCTRL_TSTEP0_MASK		0x04
238*4882a593Smuzhiyun #define DCDCCTRL_TSTEP0_SHIFT		2
239*4882a593Smuzhiyun #define DCDCCTRL_DCDC1_MODE_MASK	0x02
240*4882a593Smuzhiyun #define DCDCCTRL_DCDC1_MODE_SHIFT	1
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* Register DCDCCTRL2 and DCDCCTRL3 register.RegisterDescription */
243*4882a593Smuzhiyun #define DCDCCTRL_TSTEP2_MASK		0x10
244*4882a593Smuzhiyun #define DCDCCTRL_TSTEP2_SHIFT		4
245*4882a593Smuzhiyun #define DCDCCTRL_TSTEP1_MASK		0x08
246*4882a593Smuzhiyun #define DCDCCTRL_TSTEP1_SHIFT		3
247*4882a593Smuzhiyun #define DCDCCTRL_TSTEP0_MASK		0x04
248*4882a593Smuzhiyun #define DCDCCTRL_TSTEP0_SHIFT		2
249*4882a593Smuzhiyun #define DCDCCTRL_DCDC_MODE_MASK		0x02
250*4882a593Smuzhiyun #define DCDCCTRL_DCDC_MODE_SHIFT	1
251*4882a593Smuzhiyun #define DCDCCTRL_RSVD0_MASK		0x01
252*4882a593Smuzhiyun #define DCDCCTRL_RSVD0_SHIFT		0
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* Register DCDCCTRL4 register.RegisterDescription */
255*4882a593Smuzhiyun #define DCDCCTRL_RAMP_TIME_MASK		0x01
256*4882a593Smuzhiyun #define DCDCCTRL_RAMP_TIME_SHIFT	0
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* Register DCDCx_AVS */
259*4882a593Smuzhiyun #define DCDC_AVS_ENABLE_MASK		0x80
260*4882a593Smuzhiyun #define DCDC_AVS_ENABLE_SHIFT		7
261*4882a593Smuzhiyun #define DCDC_AVS_ECO_MASK		0x40
262*4882a593Smuzhiyun #define DCDC_AVS_ECO_SHIFT		6
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Register DCDCx_LIMIT */
265*4882a593Smuzhiyun #define DCDC_LIMIT_RANGE_MASK		0xC0
266*4882a593Smuzhiyun #define DCDC_LIMIT_RANGE_SHIFT		6
267*4882a593Smuzhiyun #define DCDC_LIMIT_MAX_SEL_MASK		0x3F
268*4882a593Smuzhiyun #define DCDC_LIMIT_MAX_SEL_SHIFT	0
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* Define the TPS65912 IRQ numbers */
271*4882a593Smuzhiyun enum tps65912_irqs {
272*4882a593Smuzhiyun 	/* INT_STS registers */
273*4882a593Smuzhiyun 	TPS65912_IRQ_PWRHOLD_F,
274*4882a593Smuzhiyun 	TPS65912_IRQ_VMON,
275*4882a593Smuzhiyun 	TPS65912_IRQ_PWRON,
276*4882a593Smuzhiyun 	TPS65912_IRQ_PWRON_LP,
277*4882a593Smuzhiyun 	TPS65912_IRQ_PWRHOLD_R,
278*4882a593Smuzhiyun 	TPS65912_IRQ_HOTDIE,
279*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO1_R,
280*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO1_F,
281*4882a593Smuzhiyun 	/* INT_STS2 registers */
282*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO2_R,
283*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO2_F,
284*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO3_R,
285*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO3_F,
286*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO4_R,
287*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO4_F,
288*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO5_R,
289*4882a593Smuzhiyun 	TPS65912_IRQ_GPIO5_F,
290*4882a593Smuzhiyun 	/* INT_STS3 registers */
291*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_DCDC1,
292*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_DCDC2,
293*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_DCDC3,
294*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_DCDC4,
295*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO1,
296*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO2,
297*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO3,
298*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO4,
299*4882a593Smuzhiyun 	/* INT_STS4 registers */
300*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO5,
301*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO6,
302*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO7,
303*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO8,
304*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO9,
305*4882a593Smuzhiyun 	TPS65912_IRQ_PGOOD_LDO10,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun  * struct tps65912 - state holder for the tps65912 driver
310*4882a593Smuzhiyun  *
311*4882a593Smuzhiyun  * Device data may be used to access the TPS65912 chip
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun struct tps65912 {
314*4882a593Smuzhiyun 	struct device *dev;
315*4882a593Smuzhiyun 	struct regmap *regmap;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* IRQ Data */
318*4882a593Smuzhiyun 	int irq;
319*4882a593Smuzhiyun 	struct regmap_irq_chip_data *irq_data;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun extern const struct regmap_config tps65912_regmap_config;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun int tps65912_device_init(struct tps65912 *tps);
325*4882a593Smuzhiyun int tps65912_device_exit(struct tps65912 *tps);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #endif /*  __LINUX_MFD_TPS65912_H */
328