1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * linux/mfd/tps65218.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Functions to access TPS65219 power management chip. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments Incorporated - https://www.ti.com/ 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 9*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License version 2 as 10*4882a593Smuzhiyun * published by the Free Software Foundation. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any 13*4882a593Smuzhiyun * kind, whether expressed or implied; without even the implied warranty 14*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*4882a593Smuzhiyun * GNU General Public License version 2 for more details. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef __LINUX_MFD_TPS65218_H 19*4882a593Smuzhiyun #define __LINUX_MFD_TPS65218_H 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #include <linux/i2c.h> 22*4882a593Smuzhiyun #include <linux/regulator/driver.h> 23*4882a593Smuzhiyun #include <linux/regulator/machine.h> 24*4882a593Smuzhiyun #include <linux/bitops.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* TPS chip id list */ 27*4882a593Smuzhiyun #define TPS65218 0xF0 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* I2C ID for TPS65218 part */ 30*4882a593Smuzhiyun #define TPS65218_I2C_ID 0x24 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* All register addresses */ 33*4882a593Smuzhiyun #define TPS65218_REG_CHIPID 0x00 34*4882a593Smuzhiyun #define TPS65218_REG_INT1 0x01 35*4882a593Smuzhiyun #define TPS65218_REG_INT2 0x02 36*4882a593Smuzhiyun #define TPS65218_REG_INT_MASK1 0x03 37*4882a593Smuzhiyun #define TPS65218_REG_INT_MASK2 0x04 38*4882a593Smuzhiyun #define TPS65218_REG_STATUS 0x05 39*4882a593Smuzhiyun #define TPS65218_REG_CONTROL 0x06 40*4882a593Smuzhiyun #define TPS65218_REG_FLAG 0x07 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define TPS65218_REG_PASSWORD 0x10 43*4882a593Smuzhiyun #define TPS65218_REG_ENABLE1 0x11 44*4882a593Smuzhiyun #define TPS65218_REG_ENABLE2 0x12 45*4882a593Smuzhiyun #define TPS65218_REG_CONFIG1 0x13 46*4882a593Smuzhiyun #define TPS65218_REG_CONFIG2 0x14 47*4882a593Smuzhiyun #define TPS65218_REG_CONFIG3 0x15 48*4882a593Smuzhiyun #define TPS65218_REG_CONTROL_DCDC1 0x16 49*4882a593Smuzhiyun #define TPS65218_REG_CONTROL_DCDC2 0x17 50*4882a593Smuzhiyun #define TPS65218_REG_CONTROL_DCDC3 0x18 51*4882a593Smuzhiyun #define TPS65218_REG_CONTROL_DCDC4 0x19 52*4882a593Smuzhiyun #define TPS65218_REG_CONTRL_SLEW_RATE 0x1A 53*4882a593Smuzhiyun #define TPS65218_REG_CONTROL_LDO1 0x1B 54*4882a593Smuzhiyun #define TPS65218_REG_SEQ1 0x20 55*4882a593Smuzhiyun #define TPS65218_REG_SEQ2 0x21 56*4882a593Smuzhiyun #define TPS65218_REG_SEQ3 0x22 57*4882a593Smuzhiyun #define TPS65218_REG_SEQ4 0x23 58*4882a593Smuzhiyun #define TPS65218_REG_SEQ5 0x24 59*4882a593Smuzhiyun #define TPS65218_REG_SEQ6 0x25 60*4882a593Smuzhiyun #define TPS65218_REG_SEQ7 0x26 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* Register field definitions */ 63*4882a593Smuzhiyun #define TPS65218_CHIPID_CHIP_MASK 0xF8 64*4882a593Smuzhiyun #define TPS65218_CHIPID_REV_MASK 0x07 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define TPS65218_REV_1_0 0x0 67*4882a593Smuzhiyun #define TPS65218_REV_1_1 0x1 68*4882a593Smuzhiyun #define TPS65218_REV_2_0 0x2 69*4882a593Smuzhiyun #define TPS65218_REV_2_1 0x3 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define TPS65218_INT1_VPRG BIT(5) 72*4882a593Smuzhiyun #define TPS65218_INT1_AC BIT(4) 73*4882a593Smuzhiyun #define TPS65218_INT1_PB BIT(3) 74*4882a593Smuzhiyun #define TPS65218_INT1_HOT BIT(2) 75*4882a593Smuzhiyun #define TPS65218_INT1_CC_AQC BIT(1) 76*4882a593Smuzhiyun #define TPS65218_INT1_PRGC BIT(0) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define TPS65218_INT2_LS3_F BIT(5) 79*4882a593Smuzhiyun #define TPS65218_INT2_LS2_F BIT(4) 80*4882a593Smuzhiyun #define TPS65218_INT2_LS1_F BIT(3) 81*4882a593Smuzhiyun #define TPS65218_INT2_LS3_I BIT(2) 82*4882a593Smuzhiyun #define TPS65218_INT2_LS2_I BIT(1) 83*4882a593Smuzhiyun #define TPS65218_INT2_LS1_I BIT(0) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define TPS65218_INT_MASK1_VPRG BIT(5) 86*4882a593Smuzhiyun #define TPS65218_INT_MASK1_AC BIT(4) 87*4882a593Smuzhiyun #define TPS65218_INT_MASK1_PB BIT(3) 88*4882a593Smuzhiyun #define TPS65218_INT_MASK1_HOT BIT(2) 89*4882a593Smuzhiyun #define TPS65218_INT_MASK1_CC_AQC BIT(1) 90*4882a593Smuzhiyun #define TPS65218_INT_MASK1_PRGC BIT(0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS3_F BIT(5) 93*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS2_F BIT(4) 94*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS1_F BIT(3) 95*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS3_I BIT(2) 96*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS2_I BIT(1) 97*4882a593Smuzhiyun #define TPS65218_INT_MASK2_LS1_I BIT(0) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define TPS65218_STATUS_FSEAL BIT(7) 100*4882a593Smuzhiyun #define TPS65218_STATUS_EE BIT(6) 101*4882a593Smuzhiyun #define TPS65218_STATUS_AC_STATE BIT(5) 102*4882a593Smuzhiyun #define TPS65218_STATUS_PB_STATE BIT(4) 103*4882a593Smuzhiyun #define TPS65218_STATUS_STATE_MASK 0xC 104*4882a593Smuzhiyun #define TPS65218_STATUS_CC_STAT 0x3 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define TPS65218_CONTROL_OFFNPFO BIT(1) 107*4882a593Smuzhiyun #define TPS65218_CONTROL_CC_AQ BIT(0) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define TPS65218_FLAG_GPO3_FLG BIT(7) 110*4882a593Smuzhiyun #define TPS65218_FLAG_GPO2_FLG BIT(6) 111*4882a593Smuzhiyun #define TPS65218_FLAG_GPO1_FLG BIT(5) 112*4882a593Smuzhiyun #define TPS65218_FLAG_LDO1_FLG BIT(4) 113*4882a593Smuzhiyun #define TPS65218_FLAG_DC4_FLG BIT(3) 114*4882a593Smuzhiyun #define TPS65218_FLAG_DC3_FLG BIT(2) 115*4882a593Smuzhiyun #define TPS65218_FLAG_DC2_FLG BIT(1) 116*4882a593Smuzhiyun #define TPS65218_FLAG_DC1_FLG BIT(0) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC6_EN BIT(5) 119*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC5_EN BIT(4) 120*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC4_EN BIT(3) 121*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC3_EN BIT(2) 122*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC2_EN BIT(1) 123*4882a593Smuzhiyun #define TPS65218_ENABLE1_DC1_EN BIT(0) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define TPS65218_ENABLE2_GPIO3 BIT(6) 126*4882a593Smuzhiyun #define TPS65218_ENABLE2_GPIO2 BIT(5) 127*4882a593Smuzhiyun #define TPS65218_ENABLE2_GPIO1 BIT(4) 128*4882a593Smuzhiyun #define TPS65218_ENABLE2_LS3_EN BIT(3) 129*4882a593Smuzhiyun #define TPS65218_ENABLE2_LS2_EN BIT(2) 130*4882a593Smuzhiyun #define TPS65218_ENABLE2_LS1_EN BIT(1) 131*4882a593Smuzhiyun #define TPS65218_ENABLE2_LDO1_EN BIT(0) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define TPS65218_CONFIG1_TRST BIT(7) 135*4882a593Smuzhiyun #define TPS65218_CONFIG1_GPO2_BUF BIT(6) 136*4882a593Smuzhiyun #define TPS65218_CONFIG1_IO1_SEL BIT(5) 137*4882a593Smuzhiyun #define TPS65218_CONFIG1_PGDLY_MASK 0x18 138*4882a593Smuzhiyun #define TPS65218_CONFIG1_STRICT BIT(2) 139*4882a593Smuzhiyun #define TPS65218_CONFIG1_UVLO_MASK 0x3 140*4882a593Smuzhiyun #define TPS65218_CONFIG1_UVLO_2750000 0x0 141*4882a593Smuzhiyun #define TPS65218_CONFIG1_UVLO_2950000 0x1 142*4882a593Smuzhiyun #define TPS65218_CONFIG1_UVLO_3250000 0x2 143*4882a593Smuzhiyun #define TPS65218_CONFIG1_UVLO_3350000 0x3 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define TPS65218_CONFIG2_DC12_RST BIT(7) 146*4882a593Smuzhiyun #define TPS65218_CONFIG2_UVLOHYS BIT(6) 147*4882a593Smuzhiyun #define TPS65218_CONFIG2_LS3ILIM_MASK 0xC 148*4882a593Smuzhiyun #define TPS65218_CONFIG2_LS2ILIM_MASK 0x3 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS3NPFO BIT(5) 151*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS2NPFO BIT(4) 152*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS1NPFO BIT(3) 153*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS3DCHRG BIT(2) 154*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS2DCHRG BIT(1) 155*4882a593Smuzhiyun #define TPS65218_CONFIG3_LS1DCHRG BIT(0) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC1_PFM BIT(7) 158*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC1_MASK 0x7F 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC2_PFM BIT(7) 161*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC2_MASK 0x3F 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC3_PFM BIT(7) 164*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC3_MASK 0x3F 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC4_PFM BIT(7) 167*4882a593Smuzhiyun #define TPS65218_CONTROL_DCDC4_MASK 0x3F 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define TPS65218_SLEW_RATE_GO BIT(7) 170*4882a593Smuzhiyun #define TPS65218_SLEW_RATE_GODSBL BIT(6) 171*4882a593Smuzhiyun #define TPS65218_SLEW_RATE_SLEW_MASK 0x7 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define TPS65218_CONTROL_LDO1_MASK 0x3F 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY8 BIT(7) 176*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY7 BIT(6) 177*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY6 BIT(5) 178*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY5 BIT(4) 179*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY4 BIT(3) 180*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY3 BIT(2) 181*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY2 BIT(1) 182*4882a593Smuzhiyun #define TPS65218_SEQ1_DLY1 BIT(0) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define TPS65218_SEQ2_DLYFCTR BIT(7) 185*4882a593Smuzhiyun #define TPS65218_SEQ2_DLY9 BIT(0) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define TPS65218_SEQ3_DC2_SEQ_MASK 0xF0 188*4882a593Smuzhiyun #define TPS65218_SEQ3_DC1_SEQ_MASK 0xF 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define TPS65218_SEQ4_DC4_SEQ_MASK 0xF0 191*4882a593Smuzhiyun #define TPS65218_SEQ4_DC3_SEQ_MASK 0xF 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define TPS65218_SEQ5_DC6_SEQ_MASK 0xF0 194*4882a593Smuzhiyun #define TPS65218_SEQ5_DC5_SEQ_MASK 0xF 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define TPS65218_SEQ6_LS1_SEQ_MASK 0xF0 197*4882a593Smuzhiyun #define TPS65218_SEQ6_LDO1_SEQ_MASK 0xF 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define TPS65218_SEQ7_GPO3_SEQ_MASK 0xF0 200*4882a593Smuzhiyun #define TPS65218_SEQ7_GPO1_SEQ_MASK 0xF 201*4882a593Smuzhiyun #define TPS65218_PROTECT_NONE 0 202*4882a593Smuzhiyun #define TPS65218_PROTECT_L1 1 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun enum tps65218_regulator_id { 205*4882a593Smuzhiyun /* DCDC's */ 206*4882a593Smuzhiyun TPS65218_DCDC_1, 207*4882a593Smuzhiyun TPS65218_DCDC_2, 208*4882a593Smuzhiyun TPS65218_DCDC_3, 209*4882a593Smuzhiyun TPS65218_DCDC_4, 210*4882a593Smuzhiyun TPS65218_DCDC_5, 211*4882a593Smuzhiyun TPS65218_DCDC_6, 212*4882a593Smuzhiyun /* LDOs */ 213*4882a593Smuzhiyun TPS65218_LDO_1, 214*4882a593Smuzhiyun /* LS's */ 215*4882a593Smuzhiyun TPS65218_LS_2, 216*4882a593Smuzhiyun TPS65218_LS_3, 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define TPS65218_MAX_REG_ID TPS65218_LDO_1 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* Number of step-down converters available */ 222*4882a593Smuzhiyun #define TPS65218_NUM_DCDC 6 223*4882a593Smuzhiyun /* Number of LDO voltage regulators available */ 224*4882a593Smuzhiyun #define TPS65218_NUM_LDO 1 225*4882a593Smuzhiyun /* Number of total LS current regulators available */ 226*4882a593Smuzhiyun #define TPS65218_NUM_LS 2 227*4882a593Smuzhiyun /* Number of total regulators available */ 228*4882a593Smuzhiyun #define TPS65218_NUM_REGULATOR (TPS65218_NUM_DCDC + TPS65218_NUM_LDO \ 229*4882a593Smuzhiyun + TPS65218_NUM_LS) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Define the TPS65218 IRQ numbers */ 232*4882a593Smuzhiyun enum tps65218_irqs { 233*4882a593Smuzhiyun /* INT1 registers */ 234*4882a593Smuzhiyun TPS65218_PRGC_IRQ, 235*4882a593Smuzhiyun TPS65218_CC_AQC_IRQ, 236*4882a593Smuzhiyun TPS65218_HOT_IRQ, 237*4882a593Smuzhiyun TPS65218_PB_IRQ, 238*4882a593Smuzhiyun TPS65218_AC_IRQ, 239*4882a593Smuzhiyun TPS65218_VPRG_IRQ, 240*4882a593Smuzhiyun TPS65218_INVALID1_IRQ, 241*4882a593Smuzhiyun TPS65218_INVALID2_IRQ, 242*4882a593Smuzhiyun /* INT2 registers */ 243*4882a593Smuzhiyun TPS65218_LS1_I_IRQ, 244*4882a593Smuzhiyun TPS65218_LS2_I_IRQ, 245*4882a593Smuzhiyun TPS65218_LS3_I_IRQ, 246*4882a593Smuzhiyun TPS65218_LS1_F_IRQ, 247*4882a593Smuzhiyun TPS65218_LS2_F_IRQ, 248*4882a593Smuzhiyun TPS65218_LS3_F_IRQ, 249*4882a593Smuzhiyun TPS65218_INVALID3_IRQ, 250*4882a593Smuzhiyun TPS65218_INVALID4_IRQ, 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /** 254*4882a593Smuzhiyun * struct tps65218 - tps65218 sub-driver chip access routines 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun * Device data may be used to access the TPS65218 chip 257*4882a593Smuzhiyun */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun struct tps65218 { 260*4882a593Smuzhiyun struct device *dev; 261*4882a593Smuzhiyun unsigned int id; 262*4882a593Smuzhiyun u8 rev; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun struct mutex tps_lock; /* lock guarding the data structure */ 265*4882a593Smuzhiyun /* IRQ Data */ 266*4882a593Smuzhiyun int irq; 267*4882a593Smuzhiyun u32 irq_mask; 268*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data; 269*4882a593Smuzhiyun struct regulator_desc desc[TPS65218_NUM_REGULATOR]; 270*4882a593Smuzhiyun struct regmap *regmap; 271*4882a593Smuzhiyun u8 *strobes; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun int tps65218_reg_write(struct tps65218 *tps, unsigned int reg, 275*4882a593Smuzhiyun unsigned int val, unsigned int level); 276*4882a593Smuzhiyun int tps65218_set_bits(struct tps65218 *tps, unsigned int reg, 277*4882a593Smuzhiyun unsigned int mask, unsigned int val, unsigned int level); 278*4882a593Smuzhiyun int tps65218_clear_bits(struct tps65218 *tps, unsigned int reg, 279*4882a593Smuzhiyun unsigned int mask, unsigned int level); 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #endif /* __LINUX_MFD_TPS65218_H */ 282