xref: /OK3568_Linux_fs/kernel/include/linux/mfd/ti_am335x_tscadc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #ifndef __LINUX_TI_AM335X_TSCADC_MFD_H
2*4882a593Smuzhiyun #define __LINUX_TI_AM335X_TSCADC_MFD_H
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * TI Touch Screen / ADC MFD driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
10*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
11*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun  * GNU General Public License for more details.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/mfd/core.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define REG_RAWIRQSTATUS	0x024
22*4882a593Smuzhiyun #define REG_IRQSTATUS		0x028
23*4882a593Smuzhiyun #define REG_IRQENABLE		0x02C
24*4882a593Smuzhiyun #define REG_IRQCLR		0x030
25*4882a593Smuzhiyun #define REG_IRQWAKEUP		0x034
26*4882a593Smuzhiyun #define REG_DMAENABLE_SET	0x038
27*4882a593Smuzhiyun #define REG_DMAENABLE_CLEAR	0x03c
28*4882a593Smuzhiyun #define REG_CTRL		0x040
29*4882a593Smuzhiyun #define REG_ADCFSM		0x044
30*4882a593Smuzhiyun #define REG_CLKDIV		0x04C
31*4882a593Smuzhiyun #define REG_SE			0x054
32*4882a593Smuzhiyun #define REG_IDLECONFIG		0x058
33*4882a593Smuzhiyun #define REG_CHARGECONFIG	0x05C
34*4882a593Smuzhiyun #define REG_CHARGEDELAY		0x060
35*4882a593Smuzhiyun #define REG_STEPCONFIG(n)	(0x64 + ((n) * 8))
36*4882a593Smuzhiyun #define REG_STEPDELAY(n)	(0x68 + ((n) * 8))
37*4882a593Smuzhiyun #define REG_FIFO0CNT		0xE4
38*4882a593Smuzhiyun #define REG_FIFO0THR		0xE8
39*4882a593Smuzhiyun #define REG_FIFO1CNT		0xF0
40*4882a593Smuzhiyun #define REG_FIFO1THR		0xF4
41*4882a593Smuzhiyun #define REG_DMA1REQ		0xF8
42*4882a593Smuzhiyun #define REG_FIFO0		0x100
43*4882a593Smuzhiyun #define REG_FIFO1		0x200
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*	Register Bitfields	*/
46*4882a593Smuzhiyun /* IRQ wakeup enable */
47*4882a593Smuzhiyun #define IRQWKUP_ENB		BIT(0)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Step Enable */
50*4882a593Smuzhiyun #define STEPENB_MASK		(0x1FFFF << 0)
51*4882a593Smuzhiyun #define STEPENB(val)		((val) << 0)
52*4882a593Smuzhiyun #define ENB(val)			(1 << (val))
53*4882a593Smuzhiyun #define STPENB_STEPENB		STEPENB(0x1FFFF)
54*4882a593Smuzhiyun #define STPENB_STEPENB_TC	STEPENB(0x1FFF)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* IRQ enable */
57*4882a593Smuzhiyun #define IRQENB_HW_PEN		BIT(0)
58*4882a593Smuzhiyun #define IRQENB_EOS		BIT(1)
59*4882a593Smuzhiyun #define IRQENB_FIFO0THRES	BIT(2)
60*4882a593Smuzhiyun #define IRQENB_FIFO0OVRRUN	BIT(3)
61*4882a593Smuzhiyun #define IRQENB_FIFO0UNDRFLW	BIT(4)
62*4882a593Smuzhiyun #define IRQENB_FIFO1THRES	BIT(5)
63*4882a593Smuzhiyun #define IRQENB_FIFO1OVRRUN	BIT(6)
64*4882a593Smuzhiyun #define IRQENB_FIFO1UNDRFLW	BIT(7)
65*4882a593Smuzhiyun #define IRQENB_PENUP		BIT(9)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Step Configuration */
68*4882a593Smuzhiyun #define STEPCONFIG_MODE_MASK	(3 << 0)
69*4882a593Smuzhiyun #define STEPCONFIG_MODE(val)	((val) << 0)
70*4882a593Smuzhiyun #define STEPCONFIG_MODE_SWCNT	STEPCONFIG_MODE(1)
71*4882a593Smuzhiyun #define STEPCONFIG_MODE_HWSYNC	STEPCONFIG_MODE(2)
72*4882a593Smuzhiyun #define STEPCONFIG_AVG_MASK	(7 << 2)
73*4882a593Smuzhiyun #define STEPCONFIG_AVG(val)	((val) << 2)
74*4882a593Smuzhiyun #define STEPCONFIG_AVG_16	STEPCONFIG_AVG(4)
75*4882a593Smuzhiyun #define STEPCONFIG_XPP		BIT(5)
76*4882a593Smuzhiyun #define STEPCONFIG_XNN		BIT(6)
77*4882a593Smuzhiyun #define STEPCONFIG_YPP		BIT(7)
78*4882a593Smuzhiyun #define STEPCONFIG_YNN		BIT(8)
79*4882a593Smuzhiyun #define STEPCONFIG_XNP		BIT(9)
80*4882a593Smuzhiyun #define STEPCONFIG_YPN		BIT(10)
81*4882a593Smuzhiyun #define STEPCONFIG_RFP(val)	((val) << 12)
82*4882a593Smuzhiyun #define STEPCONFIG_RFP_VREFP	(0x3 << 12)
83*4882a593Smuzhiyun #define STEPCONFIG_INM_MASK	(0xF << 15)
84*4882a593Smuzhiyun #define STEPCONFIG_INM(val)	((val) << 15)
85*4882a593Smuzhiyun #define STEPCONFIG_INM_ADCREFM	STEPCONFIG_INM(8)
86*4882a593Smuzhiyun #define STEPCONFIG_INP_MASK	(0xF << 19)
87*4882a593Smuzhiyun #define STEPCONFIG_INP(val)	((val) << 19)
88*4882a593Smuzhiyun #define STEPCONFIG_INP_AN4	STEPCONFIG_INP(4)
89*4882a593Smuzhiyun #define STEPCONFIG_INP_ADCREFM	STEPCONFIG_INP(8)
90*4882a593Smuzhiyun #define STEPCONFIG_FIFO1	BIT(26)
91*4882a593Smuzhiyun #define STEPCONFIG_RFM(val)	((val) << 23)
92*4882a593Smuzhiyun #define STEPCONFIG_RFM_VREFN	(0x3 << 23)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Delay register */
95*4882a593Smuzhiyun #define STEPDELAY_OPEN_MASK	(0x3FFFF << 0)
96*4882a593Smuzhiyun #define STEPDELAY_OPEN(val)	((val) << 0)
97*4882a593Smuzhiyun #define STEPCONFIG_OPENDLY	STEPDELAY_OPEN(0x098)
98*4882a593Smuzhiyun #define STEPDELAY_SAMPLE_MASK	(0xFF << 24)
99*4882a593Smuzhiyun #define STEPDELAY_SAMPLE(val)	((val) << 24)
100*4882a593Smuzhiyun #define STEPCONFIG_SAMPLEDLY	STEPDELAY_SAMPLE(0)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Charge Config */
103*4882a593Smuzhiyun #define STEPCHARGE_RFP_MASK	(7 << 12)
104*4882a593Smuzhiyun #define STEPCHARGE_RFP(val)	((val) << 12)
105*4882a593Smuzhiyun #define STEPCHARGE_RFP_XPUL	STEPCHARGE_RFP(1)
106*4882a593Smuzhiyun #define STEPCHARGE_INM_MASK	(0xF << 15)
107*4882a593Smuzhiyun #define STEPCHARGE_INM(val)	((val) << 15)
108*4882a593Smuzhiyun #define STEPCHARGE_INM_AN1	STEPCHARGE_INM(1)
109*4882a593Smuzhiyun #define STEPCHARGE_INP_MASK	(0xF << 19)
110*4882a593Smuzhiyun #define STEPCHARGE_INP(val)	((val) << 19)
111*4882a593Smuzhiyun #define STEPCHARGE_RFM_MASK	(3 << 23)
112*4882a593Smuzhiyun #define STEPCHARGE_RFM(val)	((val) << 23)
113*4882a593Smuzhiyun #define STEPCHARGE_RFM_XNUR	STEPCHARGE_RFM(1)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Charge delay */
116*4882a593Smuzhiyun #define CHARGEDLY_OPEN_MASK	(0x3FFFF << 0)
117*4882a593Smuzhiyun #define CHARGEDLY_OPEN(val)	((val) << 0)
118*4882a593Smuzhiyun #define CHARGEDLY_OPENDLY	CHARGEDLY_OPEN(0x400)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Control register */
121*4882a593Smuzhiyun #define CNTRLREG_TSCSSENB	BIT(0)
122*4882a593Smuzhiyun #define CNTRLREG_STEPID		BIT(1)
123*4882a593Smuzhiyun #define CNTRLREG_STEPCONFIGWRT	BIT(2)
124*4882a593Smuzhiyun #define CNTRLREG_POWERDOWN	BIT(4)
125*4882a593Smuzhiyun #define CNTRLREG_AFE_CTRL_MASK	(3 << 5)
126*4882a593Smuzhiyun #define CNTRLREG_AFE_CTRL(val)	((val) << 5)
127*4882a593Smuzhiyun #define CNTRLREG_4WIRE		CNTRLREG_AFE_CTRL(1)
128*4882a593Smuzhiyun #define CNTRLREG_5WIRE		CNTRLREG_AFE_CTRL(2)
129*4882a593Smuzhiyun #define CNTRLREG_8WIRE		CNTRLREG_AFE_CTRL(3)
130*4882a593Smuzhiyun #define CNTRLREG_TSCENB		BIT(7)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* FIFO READ Register */
133*4882a593Smuzhiyun #define FIFOREAD_DATA_MASK (0xfff << 0)
134*4882a593Smuzhiyun #define FIFOREAD_CHNLID_MASK (0xf << 16)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* DMA ENABLE/CLEAR Register */
137*4882a593Smuzhiyun #define DMA_FIFO0		BIT(0)
138*4882a593Smuzhiyun #define DMA_FIFO1		BIT(1)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Sequencer Status */
141*4882a593Smuzhiyun #define SEQ_STATUS BIT(5)
142*4882a593Smuzhiyun #define CHARGE_STEP		0x11
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define ADC_CLK			3000000
145*4882a593Smuzhiyun #define TOTAL_STEPS		16
146*4882a593Smuzhiyun #define TOTAL_CHANNELS		8
147*4882a593Smuzhiyun #define FIFO1_THRESHOLD		19
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * time in us for processing a single channel, calculated as follows:
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * max num cycles = open delay + (sample delay + conv time) * averaging
153*4882a593Smuzhiyun  *
154*4882a593Smuzhiyun  * max num cycles: 262143 + (255 + 13) * 16 = 266431
155*4882a593Smuzhiyun  *
156*4882a593Smuzhiyun  * clock frequency: 26MHz / 8 = 3.25MHz
157*4882a593Smuzhiyun  * clock period: 1 / 3.25MHz = 308ns
158*4882a593Smuzhiyun  *
159*4882a593Smuzhiyun  * max processing time: 266431 * 308ns = 83ms(approx)
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #define IDLE_TIMEOUT 83 /* milliseconds */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define TSCADC_CELLS		2
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun struct ti_tscadc_dev {
166*4882a593Smuzhiyun 	struct device *dev;
167*4882a593Smuzhiyun 	struct regmap *regmap;
168*4882a593Smuzhiyun 	void __iomem *tscadc_base;
169*4882a593Smuzhiyun 	phys_addr_t tscadc_phys_base;
170*4882a593Smuzhiyun 	int irq;
171*4882a593Smuzhiyun 	int used_cells;	/* 1-2 */
172*4882a593Smuzhiyun 	int tsc_wires;
173*4882a593Smuzhiyun 	int tsc_cell;	/* -1 if not used */
174*4882a593Smuzhiyun 	int adc_cell;	/* -1 if not used */
175*4882a593Smuzhiyun 	struct mfd_cell cells[TSCADC_CELLS];
176*4882a593Smuzhiyun 	u32 reg_se_cache;
177*4882a593Smuzhiyun 	bool adc_waiting;
178*4882a593Smuzhiyun 	bool adc_in_use;
179*4882a593Smuzhiyun 	wait_queue_head_t reg_se_wait;
180*4882a593Smuzhiyun 	spinlock_t reg_lock;
181*4882a593Smuzhiyun 	unsigned int clk_div;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* tsc device */
184*4882a593Smuzhiyun 	struct titsc *tsc;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* adc device */
187*4882a593Smuzhiyun 	struct adc_device *adc;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
ti_tscadc_dev_get(struct platform_device * p)190*4882a593Smuzhiyun static inline struct ti_tscadc_dev *ti_tscadc_dev_get(struct platform_device *p)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct ti_tscadc_dev **tscadc_dev = p->dev.platform_data;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return *tscadc_dev;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun void am335x_tsc_se_set_cache(struct ti_tscadc_dev *tsadc, u32 val);
198*4882a593Smuzhiyun void am335x_tsc_se_set_once(struct ti_tscadc_dev *tsadc, u32 val);
199*4882a593Smuzhiyun void am335x_tsc_se_clr(struct ti_tscadc_dev *tsadc, u32 val);
200*4882a593Smuzhiyun void am335x_tsc_se_adc_done(struct ti_tscadc_dev *tsadc);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #endif
203