xref: /OK3568_Linux_fs/kernel/include/linux/mfd/sun4i-gpadc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* Header of ADC MFD core driver for sunxi platforms
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2016 Quentin Schulz <quentin.schulz@free-electrons.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __SUN4I_GPADC__H__
8*4882a593Smuzhiyun #define __SUN4I_GPADC__H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0				0x00
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_ADC_FIRST_DLY(x)		((GENMASK(7, 0) & (x)) << 24)
13*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_ADC_FIRST_DLY_MODE		BIT(23)
14*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_ADC_CLK_SELECT		BIT(22)
15*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_ADC_CLK_DIVIDER(x)		((GENMASK(1, 0) & (x)) << 20)
16*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_FS_DIV(x)			((GENMASK(3, 0) & (x)) << 16)
17*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL0_T_ACQ(x)			(GENMASK(15, 0) & (x))
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1				0x04
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_STYLUS_UP_DEBOUNCE(x)		((GENMASK(7, 0) & (x)) << 12)
22*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_STYLUS_UP_DEBOUNCE_EN		BIT(9)
23*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_TOUCH_PAN_CALI_EN		BIT(6)
24*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_TP_DUAL_EN			BIT(5)
25*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_TP_MODE_EN			BIT(4)
26*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_TP_ADC_SELECT			BIT(3)
27*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_ADC_CHAN_SELECT(x)		(GENMASK(2, 0) & (x))
28*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL1_ADC_CHAN_MASK			GENMASK(2, 0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* TP_CTRL1 bits for sun6i SOCs */
31*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_TOUCH_PAN_CALI_EN		BIT(7)
32*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_TP_DUAL_EN			BIT(6)
33*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_TP_MODE_EN			BIT(5)
34*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_TP_ADC_SELECT			BIT(4)
35*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_ADC_CHAN_SELECT(x)		(GENMASK(3, 0) & BIT(x))
36*4882a593Smuzhiyun #define SUN6I_GPADC_CTRL1_ADC_CHAN_MASK			GENMASK(3, 0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* TP_CTRL1 bits for sun8i SoCs */
39*4882a593Smuzhiyun #define SUN8I_GPADC_CTRL1_CHOP_TEMP_EN			BIT(8)
40*4882a593Smuzhiyun #define SUN8I_GPADC_CTRL1_GPADC_CALI_EN			BIT(7)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL2				0x08
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL2_TP_SENSITIVE_ADJUST(x)	((GENMASK(3, 0) & (x)) << 28)
45*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL2_TP_MODE_SELECT(x)		((GENMASK(1, 0) & (x)) << 26)
46*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL2_PRE_MEA_EN			BIT(24)
47*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL2_PRE_MEA_THRE_CNT(x)		(GENMASK(23, 0) & (x))
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL3				0x0c
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL3_FILTER_EN			BIT(2)
52*4882a593Smuzhiyun #define SUN4I_GPADC_CTRL3_FILTER_TYPE(x)		(GENMASK(1, 0) & (x))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define SUN4I_GPADC_TPR					0x18
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SUN4I_GPADC_TPR_TEMP_ENABLE			BIT(16)
57*4882a593Smuzhiyun #define SUN4I_GPADC_TPR_TEMP_PERIOD(x)			(GENMASK(15, 0) & (x))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC				0x10
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TEMP_IRQ_EN		BIT(18)
62*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_OVERRUN_IRQ_EN		BIT(17)
63*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_DATA_IRQ_EN		BIT(16)
64*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_DATA_XY_CHANGE		BIT(13)
65*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_FIFO_TRIG_LEVEL(x)	((GENMASK(4, 0) & (x)) << 8)
66*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_DATA_DRQ_EN		BIT(7)
67*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_FIFO_FLUSH		BIT(4)
68*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_UP_IRQ_EN		BIT(1)
69*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOC_TP_DOWN_IRQ_EN		BIT(0)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS				0x14
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_TEMP_DATA_PENDING		BIT(18)
74*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_FIFO_OVERRUN_PENDING	BIT(17)
75*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_FIFO_DATA_PENDING		BIT(16)
76*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_TP_IDLE_FLG		BIT(2)
77*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_TP_UP_PENDING		BIT(1)
78*4882a593Smuzhiyun #define SUN4I_GPADC_INT_FIFOS_TP_DOWN_PENDING		BIT(0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define SUN4I_GPADC_CDAT				0x1c
81*4882a593Smuzhiyun #define SUN4I_GPADC_TEMP_DATA				0x20
82*4882a593Smuzhiyun #define SUN4I_GPADC_DATA				0x24
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define SUN4I_GPADC_IRQ_FIFO_DATA			0
85*4882a593Smuzhiyun #define SUN4I_GPADC_IRQ_TEMP_DATA			1
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* 10s delay before suspending the IP */
88*4882a593Smuzhiyun #define SUN4I_GPADC_AUTOSUSPEND_DELAY			10000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct sun4i_gpadc_dev {
91*4882a593Smuzhiyun 	struct device			*dev;
92*4882a593Smuzhiyun 	struct regmap			*regmap;
93*4882a593Smuzhiyun 	struct regmap_irq_chip_data	*regmap_irqc;
94*4882a593Smuzhiyun 	void __iomem			*base;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #endif
98