xref: /OK3568_Linux_fs/kernel/include/linux/mfd/stmfx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019 STMicroelectronics
4*4882a593Smuzhiyun  * Author(s): Amelie Delaunay <amelie.delaunay@st.com>.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef MFD_STMFX_H
8*4882a593Smuzhiyun #define MFD_STMFX_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* General */
13*4882a593Smuzhiyun #define STMFX_REG_CHIP_ID		0x00 /* R */
14*4882a593Smuzhiyun #define STMFX_REG_FW_VERSION_MSB	0x01 /* R */
15*4882a593Smuzhiyun #define STMFX_REG_FW_VERSION_LSB	0x02 /* R */
16*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL		0x40 /* RW */
17*4882a593Smuzhiyun /* IRQ output management */
18*4882a593Smuzhiyun #define STMFX_REG_IRQ_OUT_PIN		0x41 /* RW */
19*4882a593Smuzhiyun #define STMFX_REG_IRQ_SRC_EN		0x42 /* RW */
20*4882a593Smuzhiyun #define STMFX_REG_IRQ_PENDING		0x08 /* R */
21*4882a593Smuzhiyun #define STMFX_REG_IRQ_ACK		0x44 /* RW */
22*4882a593Smuzhiyun /* GPIO management */
23*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_PENDING1	0x0C /* R */
24*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_PENDING2	0x0D /* R */
25*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_PENDING3	0x0E /* R */
26*4882a593Smuzhiyun #define STMFX_REG_GPIO_STATE1		0x10 /* R */
27*4882a593Smuzhiyun #define STMFX_REG_GPIO_STATE2		0x11 /* R */
28*4882a593Smuzhiyun #define STMFX_REG_GPIO_STATE3		0x12 /* R */
29*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_SRC1		0x48 /* RW */
30*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_SRC2		0x49 /* RW */
31*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_SRC3		0x4A /* RW */
32*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_EVT1		0x4C /* RW */
33*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_EVT2		0x4D /* RW */
34*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_EVT3		0x4E /* RW */
35*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_TYPE1		0x50 /* RW */
36*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_TYPE2		0x51 /* RW */
37*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_TYPE3		0x52 /* RW */
38*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_ACK1		0x54 /* RW */
39*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_ACK2		0x55 /* RW */
40*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_ACK3		0x56 /* RW */
41*4882a593Smuzhiyun #define STMFX_REG_GPIO_DIR1		0x60 /* RW */
42*4882a593Smuzhiyun #define STMFX_REG_GPIO_DIR2		0x61 /* RW */
43*4882a593Smuzhiyun #define STMFX_REG_GPIO_DIR3		0x62 /* RW */
44*4882a593Smuzhiyun #define STMFX_REG_GPIO_TYPE1		0x64 /* RW */
45*4882a593Smuzhiyun #define STMFX_REG_GPIO_TYPE2		0x65 /* RW */
46*4882a593Smuzhiyun #define STMFX_REG_GPIO_TYPE3		0x66 /* RW */
47*4882a593Smuzhiyun #define STMFX_REG_GPIO_PUPD1		0x68 /* RW */
48*4882a593Smuzhiyun #define STMFX_REG_GPIO_PUPD2		0x69 /* RW */
49*4882a593Smuzhiyun #define STMFX_REG_GPIO_PUPD3		0x6A /* RW */
50*4882a593Smuzhiyun #define STMFX_REG_GPO_SET1		0x6C /* RW */
51*4882a593Smuzhiyun #define STMFX_REG_GPO_SET2		0x6D /* RW */
52*4882a593Smuzhiyun #define STMFX_REG_GPO_SET3		0x6E /* RW */
53*4882a593Smuzhiyun #define STMFX_REG_GPO_CLR1		0x70 /* RW */
54*4882a593Smuzhiyun #define STMFX_REG_GPO_CLR2		0x71 /* RW */
55*4882a593Smuzhiyun #define STMFX_REG_GPO_CLR3		0x72 /* RW */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define STMFX_REG_MAX			0xB0
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* MFX boot time is around 10ms, so after reset, we have to wait this delay */
60*4882a593Smuzhiyun #define STMFX_BOOT_TIME_MS 10
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* STMFX_REG_CHIP_ID bitfields */
63*4882a593Smuzhiyun #define STMFX_REG_CHIP_ID_MASK		GENMASK(7, 0)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* STMFX_REG_SYS_CTRL bitfields */
66*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL_GPIO_EN	BIT(0)
67*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL_TS_EN	BIT(1)
68*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL_IDD_EN	BIT(2)
69*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL_ALTGPIO_EN	BIT(3)
70*4882a593Smuzhiyun #define STMFX_REG_SYS_CTRL_SWRST	BIT(7)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* STMFX_REG_IRQ_OUT_PIN bitfields */
73*4882a593Smuzhiyun #define STMFX_REG_IRQ_OUT_PIN_TYPE	BIT(0) /* 0-OD 1-PP */
74*4882a593Smuzhiyun #define STMFX_REG_IRQ_OUT_PIN_POL	BIT(1) /* 0-active LOW 1-active HIGH */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* STMFX_REG_IRQ_(SRC_EN/PENDING/ACK) bit shift */
77*4882a593Smuzhiyun enum stmfx_irqs {
78*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_GPIO = 0,
79*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_IDD,
80*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_ERROR,
81*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_TS_DET,
82*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_TS_NE,
83*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_TS_TH,
84*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_TS_FULL,
85*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_EN_TS_OVF,
86*4882a593Smuzhiyun 	STMFX_REG_IRQ_SRC_MAX,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum stmfx_functions {
90*4882a593Smuzhiyun 	STMFX_FUNC_GPIO		= BIT(0), /* GPIO[15:0] */
91*4882a593Smuzhiyun 	STMFX_FUNC_ALTGPIO_LOW	= BIT(1), /* aGPIO[3:0] */
92*4882a593Smuzhiyun 	STMFX_FUNC_ALTGPIO_HIGH = BIT(2), /* aGPIO[7:4] */
93*4882a593Smuzhiyun 	STMFX_FUNC_TS		= BIT(3),
94*4882a593Smuzhiyun 	STMFX_FUNC_IDD		= BIT(4),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /**
98*4882a593Smuzhiyun  * struct stmfx_ddata - STMFX MFD structure
99*4882a593Smuzhiyun  * @device:		device reference used for logs
100*4882a593Smuzhiyun  * @map:		register map
101*4882a593Smuzhiyun  * @vdd:		STMFX power supply
102*4882a593Smuzhiyun  * @irq_domain:		IRQ domain
103*4882a593Smuzhiyun  * @lock:		IRQ bus lock
104*4882a593Smuzhiyun  * @irq_src:		cache of IRQ_SRC_EN register for bus_lock
105*4882a593Smuzhiyun  * @bkp_sysctrl:	backup of SYS_CTRL register for suspend/resume
106*4882a593Smuzhiyun  * @bkp_irqoutpin:	backup of IRQ_OUT_PIN register for suspend/resume
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun struct stmfx {
109*4882a593Smuzhiyun 	struct device *dev;
110*4882a593Smuzhiyun 	struct regmap *map;
111*4882a593Smuzhiyun 	struct regulator *vdd;
112*4882a593Smuzhiyun 	int irq;
113*4882a593Smuzhiyun 	struct irq_domain *irq_domain;
114*4882a593Smuzhiyun 	struct mutex lock; /* IRQ bus lock */
115*4882a593Smuzhiyun 	u8 irq_src;
116*4882a593Smuzhiyun #ifdef CONFIG_PM
117*4882a593Smuzhiyun 	u8 bkp_sysctrl;
118*4882a593Smuzhiyun 	u8 bkp_irqoutpin;
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun int stmfx_function_enable(struct stmfx *stmfx, u32 func);
123*4882a593Smuzhiyun int stmfx_function_disable(struct stmfx *stmfx, u32 func);
124*4882a593Smuzhiyun #endif
125