1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /* Copyright (C) 2018 ROHM Semiconductors */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __LINUX_MFD_BD70528_H__
5*4882a593Smuzhiyun #define __LINUX_MFD_BD70528_H__
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bits.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/mfd/rohm-generic.h>
10*4882a593Smuzhiyun #include <linux/mfd/rohm-shared.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun enum {
14*4882a593Smuzhiyun BD70528_BUCK1,
15*4882a593Smuzhiyun BD70528_BUCK2,
16*4882a593Smuzhiyun BD70528_BUCK3,
17*4882a593Smuzhiyun BD70528_LDO1,
18*4882a593Smuzhiyun BD70528_LDO2,
19*4882a593Smuzhiyun BD70528_LDO3,
20*4882a593Smuzhiyun BD70528_LED1,
21*4882a593Smuzhiyun BD70528_LED2,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct bd70528_data {
25*4882a593Smuzhiyun struct rohm_regmap_dev chip;
26*4882a593Smuzhiyun struct mutex rtc_timer_lock;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define BD70528_BUCK_VOLTS 0x10
30*4882a593Smuzhiyun #define BD70528_LDO_VOLTS 0x20
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define BD70528_REG_BUCK1_EN 0x0F
33*4882a593Smuzhiyun #define BD70528_REG_BUCK1_VOLT 0x15
34*4882a593Smuzhiyun #define BD70528_REG_BUCK2_EN 0x10
35*4882a593Smuzhiyun #define BD70528_REG_BUCK2_VOLT 0x16
36*4882a593Smuzhiyun #define BD70528_REG_BUCK3_EN 0x11
37*4882a593Smuzhiyun #define BD70528_REG_BUCK3_VOLT 0x17
38*4882a593Smuzhiyun #define BD70528_REG_LDO1_EN 0x1b
39*4882a593Smuzhiyun #define BD70528_REG_LDO1_VOLT 0x1e
40*4882a593Smuzhiyun #define BD70528_REG_LDO2_EN 0x1c
41*4882a593Smuzhiyun #define BD70528_REG_LDO2_VOLT 0x1f
42*4882a593Smuzhiyun #define BD70528_REG_LDO3_EN 0x1d
43*4882a593Smuzhiyun #define BD70528_REG_LDO3_VOLT 0x20
44*4882a593Smuzhiyun #define BD70528_REG_LED_CTRL 0x2b
45*4882a593Smuzhiyun #define BD70528_REG_LED_VOLT 0x29
46*4882a593Smuzhiyun #define BD70528_REG_LED_EN 0x2a
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* main irq registers */
49*4882a593Smuzhiyun #define BD70528_REG_INT_MAIN 0x7E
50*4882a593Smuzhiyun #define BD70528_REG_INT_MAIN_MASK 0x74
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* 'sub irq' registers */
53*4882a593Smuzhiyun #define BD70528_REG_INT_SHDN 0x7F
54*4882a593Smuzhiyun #define BD70528_REG_INT_PWR_FLT 0x80
55*4882a593Smuzhiyun #define BD70528_REG_INT_VR_FLT 0x81
56*4882a593Smuzhiyun #define BD70528_REG_INT_MISC 0x82
57*4882a593Smuzhiyun #define BD70528_REG_INT_BAT1 0x83
58*4882a593Smuzhiyun #define BD70528_REG_INT_BAT2 0x84
59*4882a593Smuzhiyun #define BD70528_REG_INT_RTC 0x85
60*4882a593Smuzhiyun #define BD70528_REG_INT_GPIO 0x86
61*4882a593Smuzhiyun #define BD70528_REG_INT_OP_FAIL 0x87
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define BD70528_REG_INT_SHDN_MASK 0x75
64*4882a593Smuzhiyun #define BD70528_REG_INT_PWR_FLT_MASK 0x76
65*4882a593Smuzhiyun #define BD70528_REG_INT_VR_FLT_MASK 0x77
66*4882a593Smuzhiyun #define BD70528_REG_INT_MISC_MASK 0x78
67*4882a593Smuzhiyun #define BD70528_REG_INT_BAT1_MASK 0x79
68*4882a593Smuzhiyun #define BD70528_REG_INT_BAT2_MASK 0x7a
69*4882a593Smuzhiyun #define BD70528_REG_INT_RTC_MASK 0x7b
70*4882a593Smuzhiyun #define BD70528_REG_INT_GPIO_MASK 0x7c
71*4882a593Smuzhiyun #define BD70528_REG_INT_OP_FAIL_MASK 0x7d
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Reset related 'magic' registers */
74*4882a593Smuzhiyun #define BD70528_REG_SHIPMODE 0x03
75*4882a593Smuzhiyun #define BD70528_REG_HWRESET 0x04
76*4882a593Smuzhiyun #define BD70528_REG_WARMRESET 0x05
77*4882a593Smuzhiyun #define BD70528_REG_STANDBY 0x06
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* GPIO registers */
80*4882a593Smuzhiyun #define BD70528_REG_GPIO_STATE 0x8F
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define BD70528_REG_GPIO1_IN 0x4d
83*4882a593Smuzhiyun #define BD70528_REG_GPIO2_IN 0x4f
84*4882a593Smuzhiyun #define BD70528_REG_GPIO3_IN 0x51
85*4882a593Smuzhiyun #define BD70528_REG_GPIO4_IN 0x53
86*4882a593Smuzhiyun #define BD70528_REG_GPIO1_OUT 0x4e
87*4882a593Smuzhiyun #define BD70528_REG_GPIO2_OUT 0x50
88*4882a593Smuzhiyun #define BD70528_REG_GPIO3_OUT 0x52
89*4882a593Smuzhiyun #define BD70528_REG_GPIO4_OUT 0x54
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* RTC */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define BD70528_REG_RTC_COUNT_H 0x2d
94*4882a593Smuzhiyun #define BD70528_REG_RTC_COUNT_L 0x2e
95*4882a593Smuzhiyun #define BD70528_REG_RTC_SEC 0x2f
96*4882a593Smuzhiyun #define BD70528_REG_RTC_MINUTE 0x30
97*4882a593Smuzhiyun #define BD70528_REG_RTC_HOUR 0x31
98*4882a593Smuzhiyun #define BD70528_REG_RTC_WEEK 0x32
99*4882a593Smuzhiyun #define BD70528_REG_RTC_DAY 0x33
100*4882a593Smuzhiyun #define BD70528_REG_RTC_MONTH 0x34
101*4882a593Smuzhiyun #define BD70528_REG_RTC_YEAR 0x35
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_SEC 0x36
104*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_START BD70528_REG_RTC_ALM_SEC
105*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_MINUTE 0x37
106*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_HOUR 0x38
107*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_WEEK 0x39
108*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_DAY 0x3a
109*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_MONTH 0x3b
110*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_YEAR 0x3c
111*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_MASK 0x3d
112*4882a593Smuzhiyun #define BD70528_REG_RTC_ALM_REPEAT 0x3e
113*4882a593Smuzhiyun #define BD70528_REG_RTC_START BD70528_REG_RTC_SEC
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define BD70528_REG_RTC_WAKE_SEC 0x43
116*4882a593Smuzhiyun #define BD70528_REG_RTC_WAKE_START BD70528_REG_RTC_WAKE_SEC
117*4882a593Smuzhiyun #define BD70528_REG_RTC_WAKE_MIN 0x44
118*4882a593Smuzhiyun #define BD70528_REG_RTC_WAKE_HOUR 0x45
119*4882a593Smuzhiyun #define BD70528_REG_RTC_WAKE_CTRL 0x46
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define BD70528_REG_ELAPSED_TIMER_EN 0x42
122*4882a593Smuzhiyun #define BD70528_REG_WAKE_EN 0x46
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* WDT registers */
125*4882a593Smuzhiyun #define BD70528_REG_WDT_CTRL 0x4A
126*4882a593Smuzhiyun #define BD70528_REG_WDT_HOUR 0x49
127*4882a593Smuzhiyun #define BD70528_REG_WDT_MINUTE 0x48
128*4882a593Smuzhiyun #define BD70528_REG_WDT_SEC 0x47
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Charger / Battery */
131*4882a593Smuzhiyun #define BD70528_REG_CHG_CURR_STAT 0x59
132*4882a593Smuzhiyun #define BD70528_REG_CHG_BAT_STAT 0x57
133*4882a593Smuzhiyun #define BD70528_REG_CHG_BAT_TEMP 0x58
134*4882a593Smuzhiyun #define BD70528_REG_CHG_IN_STAT 0x56
135*4882a593Smuzhiyun #define BD70528_REG_CHG_DCIN_ILIM 0x5d
136*4882a593Smuzhiyun #define BD70528_REG_CHG_CHG_CURR_WARM 0x61
137*4882a593Smuzhiyun #define BD70528_REG_CHG_CHG_CURR_COLD 0x62
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Masks for main IRQ register bits */
140*4882a593Smuzhiyun enum {
141*4882a593Smuzhiyun BD70528_INT_SHDN,
142*4882a593Smuzhiyun #define BD70528_INT_SHDN_MASK BIT(BD70528_INT_SHDN)
143*4882a593Smuzhiyun BD70528_INT_PWR_FLT,
144*4882a593Smuzhiyun #define BD70528_INT_PWR_FLT_MASK BIT(BD70528_INT_PWR_FLT)
145*4882a593Smuzhiyun BD70528_INT_VR_FLT,
146*4882a593Smuzhiyun #define BD70528_INT_VR_FLT_MASK BIT(BD70528_INT_VR_FLT)
147*4882a593Smuzhiyun BD70528_INT_MISC,
148*4882a593Smuzhiyun #define BD70528_INT_MISC_MASK BIT(BD70528_INT_MISC)
149*4882a593Smuzhiyun BD70528_INT_BAT1,
150*4882a593Smuzhiyun #define BD70528_INT_BAT1_MASK BIT(BD70528_INT_BAT1)
151*4882a593Smuzhiyun BD70528_INT_RTC,
152*4882a593Smuzhiyun #define BD70528_INT_RTC_MASK BIT(BD70528_INT_RTC)
153*4882a593Smuzhiyun BD70528_INT_GPIO,
154*4882a593Smuzhiyun #define BD70528_INT_GPIO_MASK BIT(BD70528_INT_GPIO)
155*4882a593Smuzhiyun BD70528_INT_OP_FAIL,
156*4882a593Smuzhiyun #define BD70528_INT_OP_FAIL_MASK BIT(BD70528_INT_OP_FAIL)
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* IRQs */
160*4882a593Smuzhiyun enum {
161*4882a593Smuzhiyun /* Shutdown register IRQs */
162*4882a593Smuzhiyun BD70528_INT_LONGPUSH,
163*4882a593Smuzhiyun BD70528_INT_WDT,
164*4882a593Smuzhiyun BD70528_INT_HWRESET,
165*4882a593Smuzhiyun BD70528_INT_RSTB_FAULT,
166*4882a593Smuzhiyun BD70528_INT_VBAT_UVLO,
167*4882a593Smuzhiyun BD70528_INT_TSD,
168*4882a593Smuzhiyun BD70528_INT_RSTIN,
169*4882a593Smuzhiyun /* Power failure register IRQs */
170*4882a593Smuzhiyun BD70528_INT_BUCK1_FAULT,
171*4882a593Smuzhiyun BD70528_INT_BUCK2_FAULT,
172*4882a593Smuzhiyun BD70528_INT_BUCK3_FAULT,
173*4882a593Smuzhiyun BD70528_INT_LDO1_FAULT,
174*4882a593Smuzhiyun BD70528_INT_LDO2_FAULT,
175*4882a593Smuzhiyun BD70528_INT_LDO3_FAULT,
176*4882a593Smuzhiyun BD70528_INT_LED1_FAULT,
177*4882a593Smuzhiyun BD70528_INT_LED2_FAULT,
178*4882a593Smuzhiyun /* VR FAULT register IRQs */
179*4882a593Smuzhiyun BD70528_INT_BUCK1_OCP,
180*4882a593Smuzhiyun BD70528_INT_BUCK2_OCP,
181*4882a593Smuzhiyun BD70528_INT_BUCK3_OCP,
182*4882a593Smuzhiyun BD70528_INT_LED1_OCP,
183*4882a593Smuzhiyun BD70528_INT_LED2_OCP,
184*4882a593Smuzhiyun BD70528_INT_BUCK1_FULLON,
185*4882a593Smuzhiyun BD70528_INT_BUCK2_FULLON,
186*4882a593Smuzhiyun /* PMU register interrupts */
187*4882a593Smuzhiyun BD70528_INT_SHORTPUSH,
188*4882a593Smuzhiyun BD70528_INT_AUTO_WAKEUP,
189*4882a593Smuzhiyun BD70528_INT_STATE_CHANGE,
190*4882a593Smuzhiyun /* Charger 1 register IRQs */
191*4882a593Smuzhiyun BD70528_INT_BAT_OV_RES,
192*4882a593Smuzhiyun BD70528_INT_BAT_OV_DET,
193*4882a593Smuzhiyun BD70528_INT_DBAT_DET,
194*4882a593Smuzhiyun BD70528_INT_BATTSD_COLD_RES,
195*4882a593Smuzhiyun BD70528_INT_BATTSD_COLD_DET,
196*4882a593Smuzhiyun BD70528_INT_BATTSD_HOT_RES,
197*4882a593Smuzhiyun BD70528_INT_BATTSD_HOT_DET,
198*4882a593Smuzhiyun BD70528_INT_CHG_TSD,
199*4882a593Smuzhiyun /* Charger 2 register IRQs */
200*4882a593Smuzhiyun BD70528_INT_BAT_RMV,
201*4882a593Smuzhiyun BD70528_INT_BAT_DET,
202*4882a593Smuzhiyun BD70528_INT_DCIN2_OV_RES,
203*4882a593Smuzhiyun BD70528_INT_DCIN2_OV_DET,
204*4882a593Smuzhiyun BD70528_INT_DCIN2_RMV,
205*4882a593Smuzhiyun BD70528_INT_DCIN2_DET,
206*4882a593Smuzhiyun BD70528_INT_DCIN1_RMV,
207*4882a593Smuzhiyun BD70528_INT_DCIN1_DET,
208*4882a593Smuzhiyun /* RTC register IRQs */
209*4882a593Smuzhiyun BD70528_INT_RTC_ALARM,
210*4882a593Smuzhiyun BD70528_INT_ELPS_TIM,
211*4882a593Smuzhiyun /* GPIO register IRQs */
212*4882a593Smuzhiyun BD70528_INT_GPIO0,
213*4882a593Smuzhiyun BD70528_INT_GPIO1,
214*4882a593Smuzhiyun BD70528_INT_GPIO2,
215*4882a593Smuzhiyun BD70528_INT_GPIO3,
216*4882a593Smuzhiyun /* Invalid operation register IRQs */
217*4882a593Smuzhiyun BD70528_INT_BUCK1_DVS_OPFAIL,
218*4882a593Smuzhiyun BD70528_INT_BUCK2_DVS_OPFAIL,
219*4882a593Smuzhiyun BD70528_INT_BUCK3_DVS_OPFAIL,
220*4882a593Smuzhiyun BD70528_INT_LED1_VOLT_OPFAIL,
221*4882a593Smuzhiyun BD70528_INT_LED2_VOLT_OPFAIL,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Masks */
225*4882a593Smuzhiyun #define BD70528_INT_LONGPUSH_MASK 0x1
226*4882a593Smuzhiyun #define BD70528_INT_WDT_MASK 0x2
227*4882a593Smuzhiyun #define BD70528_INT_HWRESET_MASK 0x4
228*4882a593Smuzhiyun #define BD70528_INT_RSTB_FAULT_MASK 0x8
229*4882a593Smuzhiyun #define BD70528_INT_VBAT_UVLO_MASK 0x10
230*4882a593Smuzhiyun #define BD70528_INT_TSD_MASK 0x20
231*4882a593Smuzhiyun #define BD70528_INT_RSTIN_MASK 0x40
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define BD70528_INT_BUCK1_FAULT_MASK 0x1
234*4882a593Smuzhiyun #define BD70528_INT_BUCK2_FAULT_MASK 0x2
235*4882a593Smuzhiyun #define BD70528_INT_BUCK3_FAULT_MASK 0x4
236*4882a593Smuzhiyun #define BD70528_INT_LDO1_FAULT_MASK 0x8
237*4882a593Smuzhiyun #define BD70528_INT_LDO2_FAULT_MASK 0x10
238*4882a593Smuzhiyun #define BD70528_INT_LDO3_FAULT_MASK 0x20
239*4882a593Smuzhiyun #define BD70528_INT_LED1_FAULT_MASK 0x40
240*4882a593Smuzhiyun #define BD70528_INT_LED2_FAULT_MASK 0x80
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define BD70528_INT_BUCK1_OCP_MASK 0x1
243*4882a593Smuzhiyun #define BD70528_INT_BUCK2_OCP_MASK 0x2
244*4882a593Smuzhiyun #define BD70528_INT_BUCK3_OCP_MASK 0x4
245*4882a593Smuzhiyun #define BD70528_INT_LED1_OCP_MASK 0x8
246*4882a593Smuzhiyun #define BD70528_INT_LED2_OCP_MASK 0x10
247*4882a593Smuzhiyun #define BD70528_INT_BUCK1_FULLON_MASK 0x20
248*4882a593Smuzhiyun #define BD70528_INT_BUCK2_FULLON_MASK 0x40
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define BD70528_INT_SHORTPUSH_MASK 0x1
251*4882a593Smuzhiyun #define BD70528_INT_AUTO_WAKEUP_MASK 0x2
252*4882a593Smuzhiyun #define BD70528_INT_STATE_CHANGE_MASK 0x10
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define BD70528_INT_BAT_OV_RES_MASK 0x1
255*4882a593Smuzhiyun #define BD70528_INT_BAT_OV_DET_MASK 0x2
256*4882a593Smuzhiyun #define BD70528_INT_DBAT_DET_MASK 0x4
257*4882a593Smuzhiyun #define BD70528_INT_BATTSD_COLD_RES_MASK 0x8
258*4882a593Smuzhiyun #define BD70528_INT_BATTSD_COLD_DET_MASK 0x10
259*4882a593Smuzhiyun #define BD70528_INT_BATTSD_HOT_RES_MASK 0x20
260*4882a593Smuzhiyun #define BD70528_INT_BATTSD_HOT_DET_MASK 0x40
261*4882a593Smuzhiyun #define BD70528_INT_CHG_TSD_MASK 0x80
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #define BD70528_INT_BAT_RMV_MASK 0x1
264*4882a593Smuzhiyun #define BD70528_INT_BAT_DET_MASK 0x2
265*4882a593Smuzhiyun #define BD70528_INT_DCIN2_OV_RES_MASK 0x4
266*4882a593Smuzhiyun #define BD70528_INT_DCIN2_OV_DET_MASK 0x8
267*4882a593Smuzhiyun #define BD70528_INT_DCIN2_RMV_MASK 0x10
268*4882a593Smuzhiyun #define BD70528_INT_DCIN2_DET_MASK 0x20
269*4882a593Smuzhiyun #define BD70528_INT_DCIN1_RMV_MASK 0x40
270*4882a593Smuzhiyun #define BD70528_INT_DCIN1_DET_MASK 0x80
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define BD70528_INT_RTC_ALARM_MASK 0x1
273*4882a593Smuzhiyun #define BD70528_INT_ELPS_TIM_MASK 0x2
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define BD70528_INT_GPIO0_MASK 0x1
276*4882a593Smuzhiyun #define BD70528_INT_GPIO1_MASK 0x2
277*4882a593Smuzhiyun #define BD70528_INT_GPIO2_MASK 0x4
278*4882a593Smuzhiyun #define BD70528_INT_GPIO3_MASK 0x8
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define BD70528_INT_BUCK1_DVS_OPFAIL_MASK 0x1
281*4882a593Smuzhiyun #define BD70528_INT_BUCK2_DVS_OPFAIL_MASK 0x2
282*4882a593Smuzhiyun #define BD70528_INT_BUCK3_DVS_OPFAIL_MASK 0x4
283*4882a593Smuzhiyun #define BD70528_INT_LED1_VOLT_OPFAIL_MASK 0x10
284*4882a593Smuzhiyun #define BD70528_INT_LED2_VOLT_OPFAIL_MASK 0x20
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define BD70528_DEBOUNCE_MASK 0x3
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define BD70528_DEBOUNCE_DISABLE 0
289*4882a593Smuzhiyun #define BD70528_DEBOUNCE_15MS 1
290*4882a593Smuzhiyun #define BD70528_DEBOUNCE_30MS 2
291*4882a593Smuzhiyun #define BD70528_DEBOUNCE_50MS 3
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define BD70528_GPIO_DRIVE_MASK 0x2
294*4882a593Smuzhiyun #define BD70528_GPIO_PUSH_PULL 0x0
295*4882a593Smuzhiyun #define BD70528_GPIO_OPEN_DRAIN 0x2
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define BD70528_GPIO_OUT_EN_MASK 0x80
298*4882a593Smuzhiyun #define BD70528_GPIO_OUT_ENABLE 0x80
299*4882a593Smuzhiyun #define BD70528_GPIO_OUT_DISABLE 0x0
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #define BD70528_GPIO_OUT_HI 0x1
302*4882a593Smuzhiyun #define BD70528_GPIO_OUT_LO 0x0
303*4882a593Smuzhiyun #define BD70528_GPIO_OUT_MASK 0x1
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #define BD70528_GPIO_IN_STATE_BASE 1
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* RTC masks to mask out reserved bits */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define BD70528_MASK_ELAPSED_TIMER_EN 0x1
310*4882a593Smuzhiyun /* Mask second, min and hour fields
311*4882a593Smuzhiyun * HW would support ALM irq for over 24h
312*4882a593Smuzhiyun * (by setting day, month and year too)
313*4882a593Smuzhiyun * but as we wish to keep this same as for
314*4882a593Smuzhiyun * wake-up we limit ALM to 24H and only
315*4882a593Smuzhiyun * unmask sec, min and hour
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun #define BD70528_MASK_WAKE_EN 0x1
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* WDT masks */
320*4882a593Smuzhiyun #define BD70528_MASK_WDT_EN 0x1
321*4882a593Smuzhiyun #define BD70528_MASK_WDT_HOUR 0x1
322*4882a593Smuzhiyun #define BD70528_MASK_WDT_MINUTE 0x7f
323*4882a593Smuzhiyun #define BD70528_MASK_WDT_SEC 0x7f
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define BD70528_WDT_STATE_BIT 0x1
326*4882a593Smuzhiyun #define BD70528_ELAPSED_STATE_BIT 0x2
327*4882a593Smuzhiyun #define BD70528_WAKE_STATE_BIT 0x4
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Charger masks */
330*4882a593Smuzhiyun #define BD70528_MASK_CHG_STAT 0x7f
331*4882a593Smuzhiyun #define BD70528_MASK_CHG_BAT_TIMER 0x20
332*4882a593Smuzhiyun #define BD70528_MASK_CHG_BAT_OVERVOLT 0x10
333*4882a593Smuzhiyun #define BD70528_MASK_CHG_BAT_DETECT 0x1
334*4882a593Smuzhiyun #define BD70528_MASK_CHG_DCIN1_UVLO 0x1
335*4882a593Smuzhiyun #define BD70528_MASK_CHG_DCIN_ILIM 0x3f
336*4882a593Smuzhiyun #define BD70528_MASK_CHG_CHG_CURR 0x1f
337*4882a593Smuzhiyun #define BD70528_MASK_CHG_TRICKLE_CURR 0x10
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * Note, external battery register is the lonely rider at
341*4882a593Smuzhiyun * address 0xc5. See how to stuff that in the regmap
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun #define BD70528_MAX_REGISTER 0x94
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Buck control masks */
346*4882a593Smuzhiyun #define BD70528_MASK_RUN_EN 0x4
347*4882a593Smuzhiyun #define BD70528_MASK_STBY_EN 0x2
348*4882a593Smuzhiyun #define BD70528_MASK_IDLE_EN 0x1
349*4882a593Smuzhiyun #define BD70528_MASK_LED1_EN 0x1
350*4882a593Smuzhiyun #define BD70528_MASK_LED2_EN 0x10
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define BD70528_MASK_BUCK_VOLT 0xf
353*4882a593Smuzhiyun #define BD70528_MASK_LDO_VOLT 0x1f
354*4882a593Smuzhiyun #define BD70528_MASK_LED1_VOLT 0x1
355*4882a593Smuzhiyun #define BD70528_MASK_LED2_VOLT 0x10
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Misc irq masks */
358*4882a593Smuzhiyun #define BD70528_INT_MASK_SHORT_PUSH 1
359*4882a593Smuzhiyun #define BD70528_INT_MASK_AUTO_WAKE 2
360*4882a593Smuzhiyun #define BD70528_INT_MASK_POWER_STATE 4
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define BD70528_MASK_BUCK_RAMP 0x10
363*4882a593Smuzhiyun #define BD70528_SIFT_BUCK_RAMP 4
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_BD70528_WATCHDOG)
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun int bd70528_wdt_set(struct rohm_regmap_dev *data, int enable, int *old_state);
368*4882a593Smuzhiyun void bd70528_wdt_lock(struct rohm_regmap_dev *data);
369*4882a593Smuzhiyun void bd70528_wdt_unlock(struct rohm_regmap_dev *data);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #else /* CONFIG_BD70528_WATCHDOG */
372*4882a593Smuzhiyun
bd70528_wdt_set(struct rohm_regmap_dev * data,int enable,int * old_state)373*4882a593Smuzhiyun static inline int bd70528_wdt_set(struct rohm_regmap_dev *data, int enable,
374*4882a593Smuzhiyun int *old_state)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
bd70528_wdt_lock(struct rohm_regmap_dev * data)379*4882a593Smuzhiyun static inline void bd70528_wdt_lock(struct rohm_regmap_dev *data)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
bd70528_wdt_unlock(struct rohm_regmap_dev * data)383*4882a593Smuzhiyun static inline void bd70528_wdt_unlock(struct rohm_regmap_dev *data)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun #endif /* CONFIG_BD70528_WATCHDOG */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun #endif /* __LINUX_MFD_BD70528_H__ */
390